1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/slab.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "clk.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define PLL_BASE_BYPASS BIT(31)
16*4882a593Smuzhiyun #define PLL_BASE_ENABLE BIT(30)
17*4882a593Smuzhiyun #define PLL_BASE_REF_ENABLE BIT(29)
18*4882a593Smuzhiyun #define PLL_BASE_OVERRIDE BIT(28)
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define PLL_BASE_DIVP_SHIFT 20
21*4882a593Smuzhiyun #define PLL_BASE_DIVP_WIDTH 3
22*4882a593Smuzhiyun #define PLL_BASE_DIVN_SHIFT 8
23*4882a593Smuzhiyun #define PLL_BASE_DIVN_WIDTH 10
24*4882a593Smuzhiyun #define PLL_BASE_DIVM_SHIFT 0
25*4882a593Smuzhiyun #define PLL_BASE_DIVM_WIDTH 5
26*4882a593Smuzhiyun #define PLLU_POST_DIVP_MASK 0x1
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PLL_MISC_DCCON_SHIFT 20
29*4882a593Smuzhiyun #define PLL_MISC_CPCON_SHIFT 8
30*4882a593Smuzhiyun #define PLL_MISC_CPCON_WIDTH 4
31*4882a593Smuzhiyun #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
32*4882a593Smuzhiyun #define PLL_MISC_LFCON_SHIFT 4
33*4882a593Smuzhiyun #define PLL_MISC_LFCON_WIDTH 4
34*4882a593Smuzhiyun #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
35*4882a593Smuzhiyun #define PLL_MISC_VCOCON_SHIFT 0
36*4882a593Smuzhiyun #define PLL_MISC_VCOCON_WIDTH 4
37*4882a593Smuzhiyun #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define OUT_OF_TABLE_CPCON 8
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define PMC_PLLP_WB0_OVERRIDE 0xf8
42*4882a593Smuzhiyun #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
43*4882a593Smuzhiyun #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define PLL_POST_LOCK_DELAY 50
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PLLDU_LFCON_SET_DIVN 600
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define PLLE_BASE_DIVCML_SHIFT 24
50*4882a593Smuzhiyun #define PLLE_BASE_DIVCML_MASK 0xf
51*4882a593Smuzhiyun #define PLLE_BASE_DIVP_SHIFT 16
52*4882a593Smuzhiyun #define PLLE_BASE_DIVP_WIDTH 6
53*4882a593Smuzhiyun #define PLLE_BASE_DIVN_SHIFT 8
54*4882a593Smuzhiyun #define PLLE_BASE_DIVN_WIDTH 8
55*4882a593Smuzhiyun #define PLLE_BASE_DIVM_SHIFT 0
56*4882a593Smuzhiyun #define PLLE_BASE_DIVM_WIDTH 8
57*4882a593Smuzhiyun #define PLLE_BASE_ENABLE BIT(31)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define PLLE_MISC_SETUP_BASE_SHIFT 16
60*4882a593Smuzhiyun #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
61*4882a593Smuzhiyun #define PLLE_MISC_LOCK_ENABLE BIT(9)
62*4882a593Smuzhiyun #define PLLE_MISC_READY BIT(15)
63*4882a593Smuzhiyun #define PLLE_MISC_SETUP_EX_SHIFT 2
64*4882a593Smuzhiyun #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
65*4882a593Smuzhiyun #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
66*4882a593Smuzhiyun PLLE_MISC_SETUP_EX_MASK)
67*4882a593Smuzhiyun #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define PLLE_SS_CTRL 0x68
70*4882a593Smuzhiyun #define PLLE_SS_CNTL_BYPASS_SS BIT(10)
71*4882a593Smuzhiyun #define PLLE_SS_CNTL_INTERP_RESET BIT(11)
72*4882a593Smuzhiyun #define PLLE_SS_CNTL_SSC_BYP BIT(12)
73*4882a593Smuzhiyun #define PLLE_SS_CNTL_CENTER BIT(14)
74*4882a593Smuzhiyun #define PLLE_SS_CNTL_INVERT BIT(15)
75*4882a593Smuzhiyun #define PLLE_SS_DISABLE (PLLE_SS_CNTL_BYPASS_SS | PLLE_SS_CNTL_INTERP_RESET |\
76*4882a593Smuzhiyun PLLE_SS_CNTL_SSC_BYP)
77*4882a593Smuzhiyun #define PLLE_SS_MAX_MASK 0x1ff
78*4882a593Smuzhiyun #define PLLE_SS_MAX_VAL_TEGRA114 0x25
79*4882a593Smuzhiyun #define PLLE_SS_MAX_VAL_TEGRA210 0x21
80*4882a593Smuzhiyun #define PLLE_SS_INC_MASK (0xff << 16)
81*4882a593Smuzhiyun #define PLLE_SS_INC_VAL (0x1 << 16)
82*4882a593Smuzhiyun #define PLLE_SS_INCINTRV_MASK (0x3f << 24)
83*4882a593Smuzhiyun #define PLLE_SS_INCINTRV_VAL_TEGRA114 (0x20 << 24)
84*4882a593Smuzhiyun #define PLLE_SS_INCINTRV_VAL_TEGRA210 (0x23 << 24)
85*4882a593Smuzhiyun #define PLLE_SS_COEFFICIENTS_MASK \
86*4882a593Smuzhiyun (PLLE_SS_MAX_MASK | PLLE_SS_INC_MASK | PLLE_SS_INCINTRV_MASK)
87*4882a593Smuzhiyun #define PLLE_SS_COEFFICIENTS_VAL_TEGRA114 \
88*4882a593Smuzhiyun (PLLE_SS_MAX_VAL_TEGRA114 | PLLE_SS_INC_VAL |\
89*4882a593Smuzhiyun PLLE_SS_INCINTRV_VAL_TEGRA114)
90*4882a593Smuzhiyun #define PLLE_SS_COEFFICIENTS_VAL_TEGRA210 \
91*4882a593Smuzhiyun (PLLE_SS_MAX_VAL_TEGRA210 | PLLE_SS_INC_VAL |\
92*4882a593Smuzhiyun PLLE_SS_INCINTRV_VAL_TEGRA210)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define PLLE_AUX_PLLP_SEL BIT(2)
95*4882a593Smuzhiyun #define PLLE_AUX_USE_LOCKDET BIT(3)
96*4882a593Smuzhiyun #define PLLE_AUX_ENABLE_SWCTL BIT(4)
97*4882a593Smuzhiyun #define PLLE_AUX_SS_SWCTL BIT(6)
98*4882a593Smuzhiyun #define PLLE_AUX_SEQ_ENABLE BIT(24)
99*4882a593Smuzhiyun #define PLLE_AUX_SEQ_START_STATE BIT(25)
100*4882a593Smuzhiyun #define PLLE_AUX_PLLRE_SEL BIT(28)
101*4882a593Smuzhiyun #define PLLE_AUX_SS_SEQ_INCLUDE BIT(31)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0 0x51c
104*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
105*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL BIT(2)
106*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET BIT(6)
107*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_SEQ_ENABLE BIT(24)
108*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_SEQ_START_STATE BIT(25)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define SATA_PLL_CFG0 0x490
111*4882a593Smuzhiyun #define SATA_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
112*4882a593Smuzhiyun #define SATA_PLL_CFG0_PADPLL_USE_LOCKDET BIT(2)
113*4882a593Smuzhiyun #define SATA_PLL_CFG0_SEQ_ENABLE BIT(24)
114*4882a593Smuzhiyun #define SATA_PLL_CFG0_SEQ_START_STATE BIT(25)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define PLLE_MISC_PLLE_PTS BIT(8)
117*4882a593Smuzhiyun #define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
118*4882a593Smuzhiyun #define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
119*4882a593Smuzhiyun #define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
120*4882a593Smuzhiyun #define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
121*4882a593Smuzhiyun #define PLLE_MISC_VREG_CTRL_SHIFT 2
122*4882a593Smuzhiyun #define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define PLLCX_MISC_STROBE BIT(31)
125*4882a593Smuzhiyun #define PLLCX_MISC_RESET BIT(30)
126*4882a593Smuzhiyun #define PLLCX_MISC_SDM_DIV_SHIFT 28
127*4882a593Smuzhiyun #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
128*4882a593Smuzhiyun #define PLLCX_MISC_FILT_DIV_SHIFT 26
129*4882a593Smuzhiyun #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
130*4882a593Smuzhiyun #define PLLCX_MISC_ALPHA_SHIFT 18
131*4882a593Smuzhiyun #define PLLCX_MISC_DIV_LOW_RANGE \
132*4882a593Smuzhiyun ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
133*4882a593Smuzhiyun (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
134*4882a593Smuzhiyun #define PLLCX_MISC_DIV_HIGH_RANGE \
135*4882a593Smuzhiyun ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
136*4882a593Smuzhiyun (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
137*4882a593Smuzhiyun #define PLLCX_MISC_COEF_LOW_RANGE \
138*4882a593Smuzhiyun ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
139*4882a593Smuzhiyun #define PLLCX_MISC_KA_SHIFT 2
140*4882a593Smuzhiyun #define PLLCX_MISC_KB_SHIFT 9
141*4882a593Smuzhiyun #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
142*4882a593Smuzhiyun (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
143*4882a593Smuzhiyun PLLCX_MISC_DIV_LOW_RANGE | \
144*4882a593Smuzhiyun PLLCX_MISC_RESET)
145*4882a593Smuzhiyun #define PLLCX_MISC1_DEFAULT 0x000d2308
146*4882a593Smuzhiyun #define PLLCX_MISC2_DEFAULT 0x30211200
147*4882a593Smuzhiyun #define PLLCX_MISC3_DEFAULT 0x200
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define PMC_SATA_PWRGT 0x1ac
150*4882a593Smuzhiyun #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
151*4882a593Smuzhiyun #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define PLLSS_MISC_KCP 0
154*4882a593Smuzhiyun #define PLLSS_MISC_KVCO 0
155*4882a593Smuzhiyun #define PLLSS_MISC_SETUP 0
156*4882a593Smuzhiyun #define PLLSS_EN_SDM 0
157*4882a593Smuzhiyun #define PLLSS_EN_SSC 0
158*4882a593Smuzhiyun #define PLLSS_EN_DITHER2 0
159*4882a593Smuzhiyun #define PLLSS_EN_DITHER 1
160*4882a593Smuzhiyun #define PLLSS_SDM_RESET 0
161*4882a593Smuzhiyun #define PLLSS_CLAMP 0
162*4882a593Smuzhiyun #define PLLSS_SDM_SSC_MAX 0
163*4882a593Smuzhiyun #define PLLSS_SDM_SSC_MIN 0
164*4882a593Smuzhiyun #define PLLSS_SDM_SSC_STEP 0
165*4882a593Smuzhiyun #define PLLSS_SDM_DIN 0
166*4882a593Smuzhiyun #define PLLSS_MISC_DEFAULT ((PLLSS_MISC_KCP << 25) | \
167*4882a593Smuzhiyun (PLLSS_MISC_KVCO << 24) | \
168*4882a593Smuzhiyun PLLSS_MISC_SETUP)
169*4882a593Smuzhiyun #define PLLSS_CFG_DEFAULT ((PLLSS_EN_SDM << 31) | \
170*4882a593Smuzhiyun (PLLSS_EN_SSC << 30) | \
171*4882a593Smuzhiyun (PLLSS_EN_DITHER2 << 29) | \
172*4882a593Smuzhiyun (PLLSS_EN_DITHER << 28) | \
173*4882a593Smuzhiyun (PLLSS_SDM_RESET) << 27 | \
174*4882a593Smuzhiyun (PLLSS_CLAMP << 22))
175*4882a593Smuzhiyun #define PLLSS_CTRL1_DEFAULT \
176*4882a593Smuzhiyun ((PLLSS_SDM_SSC_MAX << 16) | PLLSS_SDM_SSC_MIN)
177*4882a593Smuzhiyun #define PLLSS_CTRL2_DEFAULT \
178*4882a593Smuzhiyun ((PLLSS_SDM_SSC_STEP << 16) | PLLSS_SDM_DIN)
179*4882a593Smuzhiyun #define PLLSS_LOCK_OVERRIDE BIT(24)
180*4882a593Smuzhiyun #define PLLSS_REF_SRC_SEL_SHIFT 25
181*4882a593Smuzhiyun #define PLLSS_REF_SRC_SEL_MASK (3 << PLLSS_REF_SRC_SEL_SHIFT)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define UTMIP_PLL_CFG1 0x484
184*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
185*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 27)
186*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
187*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
188*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
189*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
190*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define UTMIP_PLL_CFG2 0x488
193*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xfff) << 6)
194*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
195*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
196*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERUP BIT(1)
197*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
198*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERUP BIT(3)
199*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
200*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERUP BIT(5)
201*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERDOWN BIT(24)
202*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERUP BIT(25)
203*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_PHY_XTAL_CLOCKEN BIT(30)
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0 0x52c
206*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0)
207*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1)
208*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
209*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4)
210*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5)
211*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
212*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
213*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25)
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0 0x530
216*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_CLK_SWITCH_SWCTL BIT(0)
217*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
218*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
219*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_USE_SWITCH_DETECT BIT(7)
220*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
221*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE BIT(28)
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define XUSB_PLL_CFG0 0x534
224*4882a593Smuzhiyun #define XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY 0x3ff
225*4882a593Smuzhiyun #define XUSB_PLL_CFG0_PLLU_LOCK_DLY (0x3ff << 14)
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define PLLU_BASE_CLKENABLE_USB BIT(21)
228*4882a593Smuzhiyun #define PLLU_BASE_OVERRIDE BIT(24)
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
231*4882a593Smuzhiyun #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
232*4882a593Smuzhiyun #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
233*4882a593Smuzhiyun #define pll_override_readl(offset, p) readl_relaxed(p->pmc + offset)
234*4882a593Smuzhiyun #define pll_readl_sdm_din(p) pll_readl(p->params->sdm_din_reg, p)
235*4882a593Smuzhiyun #define pll_readl_sdm_ctrl(p) pll_readl(p->params->sdm_ctrl_reg, p)
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
238*4882a593Smuzhiyun #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
239*4882a593Smuzhiyun #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
240*4882a593Smuzhiyun #define pll_override_writel(val, offset, p) writel(val, p->pmc + offset)
241*4882a593Smuzhiyun #define pll_writel_sdm_din(val, p) pll_writel(val, p->params->sdm_din_reg, p)
242*4882a593Smuzhiyun #define pll_writel_sdm_ctrl(val, p) pll_writel(val, p->params->sdm_ctrl_reg, p)
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define mask(w) ((1 << (w)) - 1)
245*4882a593Smuzhiyun #define divm_mask(p) mask(p->params->div_nmp->divm_width)
246*4882a593Smuzhiyun #define divn_mask(p) mask(p->params->div_nmp->divn_width)
247*4882a593Smuzhiyun #define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
248*4882a593Smuzhiyun mask(p->params->div_nmp->divp_width))
249*4882a593Smuzhiyun #define sdm_din_mask(p) p->params->sdm_din_mask
250*4882a593Smuzhiyun #define sdm_en_mask(p) p->params->sdm_ctrl_en_mask
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define divm_shift(p) (p)->params->div_nmp->divm_shift
253*4882a593Smuzhiyun #define divn_shift(p) (p)->params->div_nmp->divn_shift
254*4882a593Smuzhiyun #define divp_shift(p) (p)->params->div_nmp->divp_shift
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun #define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p))
257*4882a593Smuzhiyun #define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p))
258*4882a593Smuzhiyun #define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p))
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #define divm_max(p) (divm_mask(p))
261*4882a593Smuzhiyun #define divn_max(p) (divn_mask(p))
262*4882a593Smuzhiyun #define divp_max(p) (1 << (divp_mask(p)))
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define sdin_din_to_data(din) ((u16)((din) ? : 0xFFFFU))
265*4882a593Smuzhiyun #define sdin_data_to_din(dat) (((dat) == 0xFFFFU) ? 0 : (s16)dat)
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static struct div_nmp default_nmp = {
268*4882a593Smuzhiyun .divn_shift = PLL_BASE_DIVN_SHIFT,
269*4882a593Smuzhiyun .divn_width = PLL_BASE_DIVN_WIDTH,
270*4882a593Smuzhiyun .divm_shift = PLL_BASE_DIVM_SHIFT,
271*4882a593Smuzhiyun .divm_width = PLL_BASE_DIVM_WIDTH,
272*4882a593Smuzhiyun .divp_shift = PLL_BASE_DIVP_SHIFT,
273*4882a593Smuzhiyun .divp_width = PLL_BASE_DIVP_WIDTH,
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
clk_pll_enable_lock(struct tegra_clk_pll * pll)276*4882a593Smuzhiyun static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun u32 val;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (!(pll->params->flags & TEGRA_PLL_USE_LOCK))
281*4882a593Smuzhiyun return;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (!(pll->params->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
284*4882a593Smuzhiyun return;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun val = pll_readl_misc(pll);
287*4882a593Smuzhiyun val |= BIT(pll->params->lock_enable_bit_idx);
288*4882a593Smuzhiyun pll_writel_misc(val, pll);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
clk_pll_wait_for_lock(struct tegra_clk_pll * pll)291*4882a593Smuzhiyun static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun int i;
294*4882a593Smuzhiyun u32 val, lock_mask;
295*4882a593Smuzhiyun void __iomem *lock_addr;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (!(pll->params->flags & TEGRA_PLL_USE_LOCK)) {
298*4882a593Smuzhiyun udelay(pll->params->lock_delay);
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun lock_addr = pll->clk_base;
303*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_LOCK_MISC)
304*4882a593Smuzhiyun lock_addr += pll->params->misc_reg;
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun lock_addr += pll->params->base_reg;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun lock_mask = pll->params->lock_mask;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun for (i = 0; i < pll->params->lock_delay; i++) {
311*4882a593Smuzhiyun val = readl_relaxed(lock_addr);
312*4882a593Smuzhiyun if ((val & lock_mask) == lock_mask) {
313*4882a593Smuzhiyun udelay(PLL_POST_LOCK_DELAY);
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun udelay(2); /* timeout = 2 * lock time */
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
320*4882a593Smuzhiyun clk_hw_get_name(&pll->hw));
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return -1;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
tegra_pll_wait_for_lock(struct tegra_clk_pll * pll)325*4882a593Smuzhiyun int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun return clk_pll_wait_for_lock(pll);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
pllm_clk_is_gated_by_pmc(struct tegra_clk_pll * pll)330*4882a593Smuzhiyun static bool pllm_clk_is_gated_by_pmc(struct tegra_clk_pll *pll)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun u32 val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE) &&
335*4882a593Smuzhiyun !(val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
clk_pll_is_enabled(struct clk_hw * hw)338*4882a593Smuzhiyun static int clk_pll_is_enabled(struct clk_hw *hw)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
341*4882a593Smuzhiyun u32 val;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * Power Management Controller (PMC) can override the PLLM clock
345*4882a593Smuzhiyun * settings, including the enable-state. The PLLM is enabled when
346*4882a593Smuzhiyun * PLLM's CaR state is ON and when PLLM isn't gated by PMC.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun if ((pll->params->flags & TEGRA_PLLM) && pllm_clk_is_gated_by_pmc(pll))
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun val = pll_readl_base(pll);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return val & PLL_BASE_ENABLE ? 1 : 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
_clk_pll_enable(struct clk_hw * hw)356*4882a593Smuzhiyun static void _clk_pll_enable(struct clk_hw *hw)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
359*4882a593Smuzhiyun u32 val;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (pll->params->iddq_reg) {
362*4882a593Smuzhiyun val = pll_readl(pll->params->iddq_reg, pll);
363*4882a593Smuzhiyun val &= ~BIT(pll->params->iddq_bit_idx);
364*4882a593Smuzhiyun pll_writel(val, pll->params->iddq_reg, pll);
365*4882a593Smuzhiyun udelay(5);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (pll->params->reset_reg) {
369*4882a593Smuzhiyun val = pll_readl(pll->params->reset_reg, pll);
370*4882a593Smuzhiyun val &= ~BIT(pll->params->reset_bit_idx);
371*4882a593Smuzhiyun pll_writel(val, pll->params->reset_reg, pll);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun clk_pll_enable_lock(pll);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun val = pll_readl_base(pll);
377*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_BYPASS)
378*4882a593Smuzhiyun val &= ~PLL_BASE_BYPASS;
379*4882a593Smuzhiyun val |= PLL_BASE_ENABLE;
380*4882a593Smuzhiyun pll_writel_base(val, pll);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLLM) {
383*4882a593Smuzhiyun val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
384*4882a593Smuzhiyun val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
385*4882a593Smuzhiyun writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
_clk_pll_disable(struct clk_hw * hw)389*4882a593Smuzhiyun static void _clk_pll_disable(struct clk_hw *hw)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
392*4882a593Smuzhiyun u32 val;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun val = pll_readl_base(pll);
395*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_BYPASS)
396*4882a593Smuzhiyun val &= ~PLL_BASE_BYPASS;
397*4882a593Smuzhiyun val &= ~PLL_BASE_ENABLE;
398*4882a593Smuzhiyun pll_writel_base(val, pll);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLLM) {
401*4882a593Smuzhiyun val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
402*4882a593Smuzhiyun val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
403*4882a593Smuzhiyun writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (pll->params->reset_reg) {
407*4882a593Smuzhiyun val = pll_readl(pll->params->reset_reg, pll);
408*4882a593Smuzhiyun val |= BIT(pll->params->reset_bit_idx);
409*4882a593Smuzhiyun pll_writel(val, pll->params->reset_reg, pll);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (pll->params->iddq_reg) {
413*4882a593Smuzhiyun val = pll_readl(pll->params->iddq_reg, pll);
414*4882a593Smuzhiyun val |= BIT(pll->params->iddq_bit_idx);
415*4882a593Smuzhiyun pll_writel(val, pll->params->iddq_reg, pll);
416*4882a593Smuzhiyun udelay(2);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
pll_clk_start_ss(struct tegra_clk_pll * pll)420*4882a593Smuzhiyun static void pll_clk_start_ss(struct tegra_clk_pll *pll)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun if (pll->params->defaults_set && pll->params->ssc_ctrl_reg) {
423*4882a593Smuzhiyun u32 val = pll_readl(pll->params->ssc_ctrl_reg, pll);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun val |= pll->params->ssc_ctrl_en_mask;
426*4882a593Smuzhiyun pll_writel(val, pll->params->ssc_ctrl_reg, pll);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
pll_clk_stop_ss(struct tegra_clk_pll * pll)430*4882a593Smuzhiyun static void pll_clk_stop_ss(struct tegra_clk_pll *pll)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun if (pll->params->defaults_set && pll->params->ssc_ctrl_reg) {
433*4882a593Smuzhiyun u32 val = pll_readl(pll->params->ssc_ctrl_reg, pll);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun val &= ~pll->params->ssc_ctrl_en_mask;
436*4882a593Smuzhiyun pll_writel(val, pll->params->ssc_ctrl_reg, pll);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
clk_pll_enable(struct clk_hw * hw)440*4882a593Smuzhiyun static int clk_pll_enable(struct clk_hw *hw)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
443*4882a593Smuzhiyun unsigned long flags = 0;
444*4882a593Smuzhiyun int ret;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (clk_pll_is_enabled(hw))
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (pll->lock)
450*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun _clk_pll_enable(hw);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun pll_clk_start_ss(pll);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (pll->lock)
459*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return ret;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
clk_pll_disable(struct clk_hw * hw)464*4882a593Smuzhiyun static void clk_pll_disable(struct clk_hw *hw)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
467*4882a593Smuzhiyun unsigned long flags = 0;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (pll->lock)
470*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun pll_clk_stop_ss(pll);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun _clk_pll_disable(hw);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (pll->lock)
477*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
_p_div_to_hw(struct clk_hw * hw,u8 p_div)480*4882a593Smuzhiyun static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
483*4882a593Smuzhiyun const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (p_tohw) {
486*4882a593Smuzhiyun while (p_tohw->pdiv) {
487*4882a593Smuzhiyun if (p_div <= p_tohw->pdiv)
488*4882a593Smuzhiyun return p_tohw->hw_val;
489*4882a593Smuzhiyun p_tohw++;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun return -EINVAL;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun return -EINVAL;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
tegra_pll_p_div_to_hw(struct tegra_clk_pll * pll,u8 p_div)496*4882a593Smuzhiyun int tegra_pll_p_div_to_hw(struct tegra_clk_pll *pll, u8 p_div)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun return _p_div_to_hw(&pll->hw, p_div);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
_hw_to_p_div(struct clk_hw * hw,u8 p_div_hw)501*4882a593Smuzhiyun static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
504*4882a593Smuzhiyun const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (p_tohw) {
507*4882a593Smuzhiyun while (p_tohw->pdiv) {
508*4882a593Smuzhiyun if (p_div_hw == p_tohw->hw_val)
509*4882a593Smuzhiyun return p_tohw->pdiv;
510*4882a593Smuzhiyun p_tohw++;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun return -EINVAL;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return 1 << p_div_hw;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
_get_table_rate(struct clk_hw * hw,struct tegra_clk_pll_freq_table * cfg,unsigned long rate,unsigned long parent_rate)518*4882a593Smuzhiyun static int _get_table_rate(struct clk_hw *hw,
519*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg,
520*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
523*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *sel;
524*4882a593Smuzhiyun int p;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun for (sel = pll->params->freq_table; sel->input_rate != 0; sel++)
527*4882a593Smuzhiyun if (sel->input_rate == parent_rate &&
528*4882a593Smuzhiyun sel->output_rate == rate)
529*4882a593Smuzhiyun break;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (sel->input_rate == 0)
532*4882a593Smuzhiyun return -EINVAL;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (pll->params->pdiv_tohw) {
535*4882a593Smuzhiyun p = _p_div_to_hw(hw, sel->p);
536*4882a593Smuzhiyun if (p < 0)
537*4882a593Smuzhiyun return p;
538*4882a593Smuzhiyun } else {
539*4882a593Smuzhiyun p = ilog2(sel->p);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun cfg->input_rate = sel->input_rate;
543*4882a593Smuzhiyun cfg->output_rate = sel->output_rate;
544*4882a593Smuzhiyun cfg->m = sel->m;
545*4882a593Smuzhiyun cfg->n = sel->n;
546*4882a593Smuzhiyun cfg->p = p;
547*4882a593Smuzhiyun cfg->cpcon = sel->cpcon;
548*4882a593Smuzhiyun cfg->sdm_data = sel->sdm_data;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
_calc_rate(struct clk_hw * hw,struct tegra_clk_pll_freq_table * cfg,unsigned long rate,unsigned long parent_rate)553*4882a593Smuzhiyun static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
554*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
557*4882a593Smuzhiyun unsigned long cfreq;
558*4882a593Smuzhiyun u32 p_div = 0;
559*4882a593Smuzhiyun int ret;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun switch (parent_rate) {
562*4882a593Smuzhiyun case 12000000:
563*4882a593Smuzhiyun case 26000000:
564*4882a593Smuzhiyun cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun case 13000000:
567*4882a593Smuzhiyun cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun case 16800000:
570*4882a593Smuzhiyun case 19200000:
571*4882a593Smuzhiyun cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun case 9600000:
574*4882a593Smuzhiyun case 28800000:
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun * PLL_P_OUT1 rate is not listed in PLLA table
577*4882a593Smuzhiyun */
578*4882a593Smuzhiyun cfreq = parent_rate / (parent_rate / 1000000);
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun default:
581*4882a593Smuzhiyun pr_err("%s Unexpected reference rate %lu\n",
582*4882a593Smuzhiyun __func__, parent_rate);
583*4882a593Smuzhiyun BUG();
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Raise VCO to guarantee 0.5% accuracy */
587*4882a593Smuzhiyun for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
588*4882a593Smuzhiyun cfg->output_rate <<= 1)
589*4882a593Smuzhiyun p_div++;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun cfg->m = parent_rate / cfreq;
592*4882a593Smuzhiyun cfg->n = cfg->output_rate / cfreq;
593*4882a593Smuzhiyun cfg->cpcon = OUT_OF_TABLE_CPCON;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (cfg->m == 0 || cfg->m > divm_max(pll) ||
596*4882a593Smuzhiyun cfg->n > divn_max(pll) || (1 << p_div) > divp_max(pll) ||
597*4882a593Smuzhiyun cfg->output_rate > pll->params->vco_max) {
598*4882a593Smuzhiyun return -EINVAL;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun cfg->output_rate = cfg->n * DIV_ROUND_UP(parent_rate, cfg->m);
602*4882a593Smuzhiyun cfg->output_rate >>= p_div;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (pll->params->pdiv_tohw) {
605*4882a593Smuzhiyun ret = _p_div_to_hw(hw, 1 << p_div);
606*4882a593Smuzhiyun if (ret < 0)
607*4882a593Smuzhiyun return ret;
608*4882a593Smuzhiyun else
609*4882a593Smuzhiyun cfg->p = ret;
610*4882a593Smuzhiyun } else
611*4882a593Smuzhiyun cfg->p = p_div;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun * SDM (Sigma Delta Modulator) divisor is 16-bit 2's complement signed number
618*4882a593Smuzhiyun * within (-2^12 ... 2^12-1) range. Represented in PLL data structure as
619*4882a593Smuzhiyun * unsigned 16-bit value, with "0" divisor mapped to 0xFFFF. Data "0" is used
620*4882a593Smuzhiyun * to indicate that SDM is disabled.
621*4882a593Smuzhiyun *
622*4882a593Smuzhiyun * Effective ndiv value when SDM is enabled: ndiv + 1/2 + sdm_din/2^13
623*4882a593Smuzhiyun */
clk_pll_set_sdm_data(struct clk_hw * hw,struct tegra_clk_pll_freq_table * cfg)624*4882a593Smuzhiyun static void clk_pll_set_sdm_data(struct clk_hw *hw,
625*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
628*4882a593Smuzhiyun u32 val;
629*4882a593Smuzhiyun bool enabled;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (!pll->params->sdm_din_reg)
632*4882a593Smuzhiyun return;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (cfg->sdm_data) {
635*4882a593Smuzhiyun val = pll_readl_sdm_din(pll) & (~sdm_din_mask(pll));
636*4882a593Smuzhiyun val |= sdin_data_to_din(cfg->sdm_data) & sdm_din_mask(pll);
637*4882a593Smuzhiyun pll_writel_sdm_din(val, pll);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun val = pll_readl_sdm_ctrl(pll);
641*4882a593Smuzhiyun enabled = (val & sdm_en_mask(pll));
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (cfg->sdm_data == 0 && enabled)
644*4882a593Smuzhiyun val &= ~pll->params->sdm_ctrl_en_mask;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (cfg->sdm_data != 0 && !enabled)
647*4882a593Smuzhiyun val |= pll->params->sdm_ctrl_en_mask;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun pll_writel_sdm_ctrl(val, pll);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
_update_pll_mnp(struct tegra_clk_pll * pll,struct tegra_clk_pll_freq_table * cfg)652*4882a593Smuzhiyun static void _update_pll_mnp(struct tegra_clk_pll *pll,
653*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun u32 val;
656*4882a593Smuzhiyun struct tegra_clk_pll_params *params = pll->params;
657*4882a593Smuzhiyun struct div_nmp *div_nmp = params->div_nmp;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
660*4882a593Smuzhiyun (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
661*4882a593Smuzhiyun PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
662*4882a593Smuzhiyun val = pll_override_readl(params->pmc_divp_reg, pll);
663*4882a593Smuzhiyun val &= ~(divp_mask(pll) << div_nmp->override_divp_shift);
664*4882a593Smuzhiyun val |= cfg->p << div_nmp->override_divp_shift;
665*4882a593Smuzhiyun pll_override_writel(val, params->pmc_divp_reg, pll);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun val = pll_override_readl(params->pmc_divnm_reg, pll);
668*4882a593Smuzhiyun val &= ~((divm_mask(pll) << div_nmp->override_divm_shift) |
669*4882a593Smuzhiyun (divn_mask(pll) << div_nmp->override_divn_shift));
670*4882a593Smuzhiyun val |= (cfg->m << div_nmp->override_divm_shift) |
671*4882a593Smuzhiyun (cfg->n << div_nmp->override_divn_shift);
672*4882a593Smuzhiyun pll_override_writel(val, params->pmc_divnm_reg, pll);
673*4882a593Smuzhiyun } else {
674*4882a593Smuzhiyun val = pll_readl_base(pll);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun val &= ~(divm_mask_shifted(pll) | divn_mask_shifted(pll) |
677*4882a593Smuzhiyun divp_mask_shifted(pll));
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun val |= (cfg->m << divm_shift(pll)) |
680*4882a593Smuzhiyun (cfg->n << divn_shift(pll)) |
681*4882a593Smuzhiyun (cfg->p << divp_shift(pll));
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun pll_writel_base(val, pll);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun clk_pll_set_sdm_data(&pll->hw, cfg);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
_get_pll_mnp(struct tegra_clk_pll * pll,struct tegra_clk_pll_freq_table * cfg)689*4882a593Smuzhiyun static void _get_pll_mnp(struct tegra_clk_pll *pll,
690*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun u32 val;
693*4882a593Smuzhiyun struct tegra_clk_pll_params *params = pll->params;
694*4882a593Smuzhiyun struct div_nmp *div_nmp = params->div_nmp;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun *cfg = (struct tegra_clk_pll_freq_table) { };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
699*4882a593Smuzhiyun (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
700*4882a593Smuzhiyun PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
701*4882a593Smuzhiyun val = pll_override_readl(params->pmc_divp_reg, pll);
702*4882a593Smuzhiyun cfg->p = (val >> div_nmp->override_divp_shift) & divp_mask(pll);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun val = pll_override_readl(params->pmc_divnm_reg, pll);
705*4882a593Smuzhiyun cfg->m = (val >> div_nmp->override_divm_shift) & divm_mask(pll);
706*4882a593Smuzhiyun cfg->n = (val >> div_nmp->override_divn_shift) & divn_mask(pll);
707*4882a593Smuzhiyun } else {
708*4882a593Smuzhiyun val = pll_readl_base(pll);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun cfg->m = (val >> div_nmp->divm_shift) & divm_mask(pll);
711*4882a593Smuzhiyun cfg->n = (val >> div_nmp->divn_shift) & divn_mask(pll);
712*4882a593Smuzhiyun cfg->p = (val >> div_nmp->divp_shift) & divp_mask(pll);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (pll->params->sdm_din_reg) {
715*4882a593Smuzhiyun if (sdm_en_mask(pll) & pll_readl_sdm_ctrl(pll)) {
716*4882a593Smuzhiyun val = pll_readl_sdm_din(pll);
717*4882a593Smuzhiyun val &= sdm_din_mask(pll);
718*4882a593Smuzhiyun cfg->sdm_data = sdin_din_to_data(val);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
_update_pll_cpcon(struct tegra_clk_pll * pll,struct tegra_clk_pll_freq_table * cfg,unsigned long rate)724*4882a593Smuzhiyun static void _update_pll_cpcon(struct tegra_clk_pll *pll,
725*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg,
726*4882a593Smuzhiyun unsigned long rate)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun u32 val;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun val = pll_readl_misc(pll);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
733*4882a593Smuzhiyun val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_SET_LFCON) {
736*4882a593Smuzhiyun val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
737*4882a593Smuzhiyun if (cfg->n >= PLLDU_LFCON_SET_DIVN)
738*4882a593Smuzhiyun val |= 1 << PLL_MISC_LFCON_SHIFT;
739*4882a593Smuzhiyun } else if (pll->params->flags & TEGRA_PLL_SET_DCCON) {
740*4882a593Smuzhiyun val &= ~(1 << PLL_MISC_DCCON_SHIFT);
741*4882a593Smuzhiyun if (rate >= (pll->params->vco_max >> 1))
742*4882a593Smuzhiyun val |= 1 << PLL_MISC_DCCON_SHIFT;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun pll_writel_misc(val, pll);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
_program_pll(struct clk_hw * hw,struct tegra_clk_pll_freq_table * cfg,unsigned long rate)748*4882a593Smuzhiyun static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
749*4882a593Smuzhiyun unsigned long rate)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
752*4882a593Smuzhiyun struct tegra_clk_pll_freq_table old_cfg;
753*4882a593Smuzhiyun int state, ret = 0;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun state = clk_pll_is_enabled(hw);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (state && pll->params->pre_rate_change) {
758*4882a593Smuzhiyun ret = pll->params->pre_rate_change();
759*4882a593Smuzhiyun if (WARN_ON(ret))
760*4882a593Smuzhiyun return ret;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun _get_pll_mnp(pll, &old_cfg);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (state && pll->params->defaults_set && pll->params->dyn_ramp &&
766*4882a593Smuzhiyun (cfg->m == old_cfg.m) && (cfg->p == old_cfg.p)) {
767*4882a593Smuzhiyun ret = pll->params->dyn_ramp(pll, cfg);
768*4882a593Smuzhiyun if (!ret)
769*4882a593Smuzhiyun goto done;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (state) {
773*4882a593Smuzhiyun pll_clk_stop_ss(pll);
774*4882a593Smuzhiyun _clk_pll_disable(hw);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (!pll->params->defaults_set && pll->params->set_defaults)
778*4882a593Smuzhiyun pll->params->set_defaults(pll);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun _update_pll_mnp(pll, cfg);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_HAS_CPCON)
783*4882a593Smuzhiyun _update_pll_cpcon(pll, cfg, rate);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (state) {
786*4882a593Smuzhiyun _clk_pll_enable(hw);
787*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
788*4882a593Smuzhiyun pll_clk_start_ss(pll);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun done:
792*4882a593Smuzhiyun if (state && pll->params->post_rate_change)
793*4882a593Smuzhiyun pll->params->post_rate_change();
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun return ret;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
clk_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)798*4882a593Smuzhiyun static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
799*4882a593Smuzhiyun unsigned long parent_rate)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
802*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg, old_cfg;
803*4882a593Smuzhiyun unsigned long flags = 0;
804*4882a593Smuzhiyun int ret = 0;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_FIXED) {
807*4882a593Smuzhiyun if (rate != pll->params->fixed_rate) {
808*4882a593Smuzhiyun pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
809*4882a593Smuzhiyun __func__, clk_hw_get_name(hw),
810*4882a593Smuzhiyun pll->params->fixed_rate, rate);
811*4882a593Smuzhiyun return -EINVAL;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun return 0;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
817*4882a593Smuzhiyun pll->params->calc_rate(hw, &cfg, rate, parent_rate)) {
818*4882a593Smuzhiyun pr_err("%s: Failed to set %s rate %lu\n", __func__,
819*4882a593Smuzhiyun clk_hw_get_name(hw), rate);
820*4882a593Smuzhiyun WARN_ON(1);
821*4882a593Smuzhiyun return -EINVAL;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun if (pll->lock)
824*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun _get_pll_mnp(pll, &old_cfg);
827*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_VCO_OUT)
828*4882a593Smuzhiyun cfg.p = old_cfg.p;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p ||
831*4882a593Smuzhiyun old_cfg.sdm_data != cfg.sdm_data)
832*4882a593Smuzhiyun ret = _program_pll(hw, &cfg, rate);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun if (pll->lock)
835*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return ret;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
clk_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)840*4882a593Smuzhiyun static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
841*4882a593Smuzhiyun unsigned long *prate)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
844*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_FIXED) {
847*4882a593Smuzhiyun /* PLLM/MB are used for memory; we do not change rate */
848*4882a593Smuzhiyun if (pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB))
849*4882a593Smuzhiyun return clk_hw_get_rate(hw);
850*4882a593Smuzhiyun return pll->params->fixed_rate;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (_get_table_rate(hw, &cfg, rate, *prate) &&
854*4882a593Smuzhiyun pll->params->calc_rate(hw, &cfg, rate, *prate))
855*4882a593Smuzhiyun return -EINVAL;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun return cfg.output_rate;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)860*4882a593Smuzhiyun static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
861*4882a593Smuzhiyun unsigned long parent_rate)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
864*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg;
865*4882a593Smuzhiyun u32 val;
866*4882a593Smuzhiyun u64 rate = parent_rate;
867*4882a593Smuzhiyun int pdiv;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun val = pll_readl_base(pll);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if ((pll->params->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
872*4882a593Smuzhiyun return parent_rate;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if ((pll->params->flags & TEGRA_PLL_FIXED) &&
875*4882a593Smuzhiyun !(pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
876*4882a593Smuzhiyun !(val & PLL_BASE_OVERRIDE)) {
877*4882a593Smuzhiyun struct tegra_clk_pll_freq_table sel;
878*4882a593Smuzhiyun if (_get_table_rate(hw, &sel, pll->params->fixed_rate,
879*4882a593Smuzhiyun parent_rate)) {
880*4882a593Smuzhiyun pr_err("Clock %s has unknown fixed frequency\n",
881*4882a593Smuzhiyun clk_hw_get_name(hw));
882*4882a593Smuzhiyun BUG();
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun return pll->params->fixed_rate;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun _get_pll_mnp(pll, &cfg);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_VCO_OUT) {
890*4882a593Smuzhiyun pdiv = 1;
891*4882a593Smuzhiyun } else {
892*4882a593Smuzhiyun pdiv = _hw_to_p_div(hw, cfg.p);
893*4882a593Smuzhiyun if (pdiv < 0) {
894*4882a593Smuzhiyun WARN(1, "Clock %s has invalid pdiv value : 0x%x\n",
895*4882a593Smuzhiyun clk_hw_get_name(hw), cfg.p);
896*4882a593Smuzhiyun pdiv = 1;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (pll->params->set_gain)
901*4882a593Smuzhiyun pll->params->set_gain(&cfg);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun cfg.m *= pdiv;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun rate *= cfg.n;
906*4882a593Smuzhiyun do_div(rate, cfg.m);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun return rate;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
clk_plle_training(struct tegra_clk_pll * pll)911*4882a593Smuzhiyun static int clk_plle_training(struct tegra_clk_pll *pll)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun u32 val;
914*4882a593Smuzhiyun unsigned long timeout;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (!pll->pmc)
917*4882a593Smuzhiyun return -ENOSYS;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /*
920*4882a593Smuzhiyun * PLLE is already disabled, and setup cleared;
921*4882a593Smuzhiyun * create falling edge on PLLE IDDQ input.
922*4882a593Smuzhiyun */
923*4882a593Smuzhiyun val = readl(pll->pmc + PMC_SATA_PWRGT);
924*4882a593Smuzhiyun val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
925*4882a593Smuzhiyun writel(val, pll->pmc + PMC_SATA_PWRGT);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun val = readl(pll->pmc + PMC_SATA_PWRGT);
928*4882a593Smuzhiyun val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
929*4882a593Smuzhiyun writel(val, pll->pmc + PMC_SATA_PWRGT);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun val = readl(pll->pmc + PMC_SATA_PWRGT);
932*4882a593Smuzhiyun val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
933*4882a593Smuzhiyun writel(val, pll->pmc + PMC_SATA_PWRGT);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun val = pll_readl_misc(pll);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(100);
938*4882a593Smuzhiyun while (1) {
939*4882a593Smuzhiyun val = pll_readl_misc(pll);
940*4882a593Smuzhiyun if (val & PLLE_MISC_READY)
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
943*4882a593Smuzhiyun pr_err("%s: timeout waiting for PLLE\n", __func__);
944*4882a593Smuzhiyun return -EBUSY;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun udelay(300);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
clk_plle_enable(struct clk_hw * hw)952*4882a593Smuzhiyun static int clk_plle_enable(struct clk_hw *hw)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
955*4882a593Smuzhiyun struct tegra_clk_pll_freq_table sel;
956*4882a593Smuzhiyun unsigned long input_rate;
957*4882a593Smuzhiyun u32 val;
958*4882a593Smuzhiyun int err;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (clk_pll_is_enabled(hw))
961*4882a593Smuzhiyun return 0;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
966*4882a593Smuzhiyun return -EINVAL;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun clk_pll_disable(hw);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun val = pll_readl_misc(pll);
971*4882a593Smuzhiyun val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
972*4882a593Smuzhiyun pll_writel_misc(val, pll);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun val = pll_readl_misc(pll);
975*4882a593Smuzhiyun if (!(val & PLLE_MISC_READY)) {
976*4882a593Smuzhiyun err = clk_plle_training(pll);
977*4882a593Smuzhiyun if (err)
978*4882a593Smuzhiyun return err;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLLE_CONFIGURE) {
982*4882a593Smuzhiyun /* configure dividers */
983*4882a593Smuzhiyun val = pll_readl_base(pll);
984*4882a593Smuzhiyun val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
985*4882a593Smuzhiyun divm_mask_shifted(pll));
986*4882a593Smuzhiyun val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
987*4882a593Smuzhiyun val |= sel.m << divm_shift(pll);
988*4882a593Smuzhiyun val |= sel.n << divn_shift(pll);
989*4882a593Smuzhiyun val |= sel.p << divp_shift(pll);
990*4882a593Smuzhiyun val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
991*4882a593Smuzhiyun pll_writel_base(val, pll);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun val = pll_readl_misc(pll);
995*4882a593Smuzhiyun val |= PLLE_MISC_SETUP_VALUE;
996*4882a593Smuzhiyun val |= PLLE_MISC_LOCK_ENABLE;
997*4882a593Smuzhiyun pll_writel_misc(val, pll);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun val = readl(pll->clk_base + PLLE_SS_CTRL);
1000*4882a593Smuzhiyun val &= ~PLLE_SS_COEFFICIENTS_MASK;
1001*4882a593Smuzhiyun val |= PLLE_SS_DISABLE;
1002*4882a593Smuzhiyun writel(val, pll->clk_base + PLLE_SS_CTRL);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun val = pll_readl_base(pll);
1005*4882a593Smuzhiyun val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
1006*4882a593Smuzhiyun pll_writel_base(val, pll);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun clk_pll_wait_for_lock(pll);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
clk_plle_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1013*4882a593Smuzhiyun static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
1014*4882a593Smuzhiyun unsigned long parent_rate)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1017*4882a593Smuzhiyun u32 val = pll_readl_base(pll);
1018*4882a593Smuzhiyun u32 divn = 0, divm = 0, divp = 0;
1019*4882a593Smuzhiyun u64 rate = parent_rate;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun divp = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
1022*4882a593Smuzhiyun divn = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
1023*4882a593Smuzhiyun divm = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
1024*4882a593Smuzhiyun divm *= divp;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun rate *= divn;
1027*4882a593Smuzhiyun do_div(rate, divm);
1028*4882a593Smuzhiyun return rate;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
tegra_clk_pll_restore_context(struct clk_hw * hw)1031*4882a593Smuzhiyun static void tegra_clk_pll_restore_context(struct clk_hw *hw)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1034*4882a593Smuzhiyun struct clk_hw *parent = clk_hw_get_parent(hw);
1035*4882a593Smuzhiyun unsigned long parent_rate = clk_hw_get_rate(parent);
1036*4882a593Smuzhiyun unsigned long rate = clk_hw_get_rate(hw);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (clk_pll_is_enabled(hw))
1039*4882a593Smuzhiyun return;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (pll->params->set_defaults)
1042*4882a593Smuzhiyun pll->params->set_defaults(pll);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun clk_pll_set_rate(hw, rate, parent_rate);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if (!__clk_get_enable_count(hw->clk))
1047*4882a593Smuzhiyun clk_pll_disable(hw);
1048*4882a593Smuzhiyun else
1049*4882a593Smuzhiyun clk_pll_enable(hw);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun const struct clk_ops tegra_clk_pll_ops = {
1053*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
1054*4882a593Smuzhiyun .enable = clk_pll_enable,
1055*4882a593Smuzhiyun .disable = clk_pll_disable,
1056*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
1057*4882a593Smuzhiyun .round_rate = clk_pll_round_rate,
1058*4882a593Smuzhiyun .set_rate = clk_pll_set_rate,
1059*4882a593Smuzhiyun .restore_context = tegra_clk_pll_restore_context,
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun const struct clk_ops tegra_clk_plle_ops = {
1063*4882a593Smuzhiyun .recalc_rate = clk_plle_recalc_rate,
1064*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
1065*4882a593Smuzhiyun .disable = clk_pll_disable,
1066*4882a593Smuzhiyun .enable = clk_plle_enable,
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /*
1070*4882a593Smuzhiyun * Structure defining the fields for USB UTMI clocks Parameters.
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun struct utmi_clk_param {
1073*4882a593Smuzhiyun /* Oscillator Frequency in Hz */
1074*4882a593Smuzhiyun u32 osc_frequency;
1075*4882a593Smuzhiyun /* UTMIP PLL Enable Delay Count */
1076*4882a593Smuzhiyun u8 enable_delay_count;
1077*4882a593Smuzhiyun /* UTMIP PLL Stable count */
1078*4882a593Smuzhiyun u8 stable_count;
1079*4882a593Smuzhiyun /* UTMIP PLL Active delay count */
1080*4882a593Smuzhiyun u8 active_delay_count;
1081*4882a593Smuzhiyun /* UTMIP PLL Xtal frequency count */
1082*4882a593Smuzhiyun u8 xtal_freq_count;
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun static const struct utmi_clk_param utmi_parameters[] = {
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun .osc_frequency = 13000000, .enable_delay_count = 0x02,
1088*4882a593Smuzhiyun .stable_count = 0x33, .active_delay_count = 0x05,
1089*4882a593Smuzhiyun .xtal_freq_count = 0x7f
1090*4882a593Smuzhiyun }, {
1091*4882a593Smuzhiyun .osc_frequency = 19200000, .enable_delay_count = 0x03,
1092*4882a593Smuzhiyun .stable_count = 0x4b, .active_delay_count = 0x06,
1093*4882a593Smuzhiyun .xtal_freq_count = 0xbb
1094*4882a593Smuzhiyun }, {
1095*4882a593Smuzhiyun .osc_frequency = 12000000, .enable_delay_count = 0x02,
1096*4882a593Smuzhiyun .stable_count = 0x2f, .active_delay_count = 0x04,
1097*4882a593Smuzhiyun .xtal_freq_count = 0x76
1098*4882a593Smuzhiyun }, {
1099*4882a593Smuzhiyun .osc_frequency = 26000000, .enable_delay_count = 0x04,
1100*4882a593Smuzhiyun .stable_count = 0x66, .active_delay_count = 0x09,
1101*4882a593Smuzhiyun .xtal_freq_count = 0xfe
1102*4882a593Smuzhiyun }, {
1103*4882a593Smuzhiyun .osc_frequency = 16800000, .enable_delay_count = 0x03,
1104*4882a593Smuzhiyun .stable_count = 0x41, .active_delay_count = 0x0a,
1105*4882a593Smuzhiyun .xtal_freq_count = 0xa4
1106*4882a593Smuzhiyun }, {
1107*4882a593Smuzhiyun .osc_frequency = 38400000, .enable_delay_count = 0x0,
1108*4882a593Smuzhiyun .stable_count = 0x0, .active_delay_count = 0x6,
1109*4882a593Smuzhiyun .xtal_freq_count = 0x80
1110*4882a593Smuzhiyun },
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun
clk_pllu_enable(struct clk_hw * hw)1113*4882a593Smuzhiyun static int clk_pllu_enable(struct clk_hw *hw)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1116*4882a593Smuzhiyun struct clk_hw *pll_ref = clk_hw_get_parent(hw);
1117*4882a593Smuzhiyun struct clk_hw *osc = clk_hw_get_parent(pll_ref);
1118*4882a593Smuzhiyun const struct utmi_clk_param *params = NULL;
1119*4882a593Smuzhiyun unsigned long flags = 0, input_rate;
1120*4882a593Smuzhiyun unsigned int i;
1121*4882a593Smuzhiyun int ret = 0;
1122*4882a593Smuzhiyun u32 value;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun if (!osc) {
1125*4882a593Smuzhiyun pr_err("%s: failed to get OSC clock\n", __func__);
1126*4882a593Smuzhiyun return -EINVAL;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun input_rate = clk_hw_get_rate(osc);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun if (pll->lock)
1132*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if (!clk_pll_is_enabled(hw))
1135*4882a593Smuzhiyun _clk_pll_enable(hw);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
1138*4882a593Smuzhiyun if (ret < 0)
1139*4882a593Smuzhiyun goto out;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
1142*4882a593Smuzhiyun if (input_rate == utmi_parameters[i].osc_frequency) {
1143*4882a593Smuzhiyun params = &utmi_parameters[i];
1144*4882a593Smuzhiyun break;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (!params) {
1149*4882a593Smuzhiyun pr_err("%s: unexpected input rate %lu Hz\n", __func__,
1150*4882a593Smuzhiyun input_rate);
1151*4882a593Smuzhiyun ret = -EINVAL;
1152*4882a593Smuzhiyun goto out;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun value = pll_readl_base(pll);
1156*4882a593Smuzhiyun value &= ~PLLU_BASE_OVERRIDE;
1157*4882a593Smuzhiyun pll_writel_base(value, pll);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG2);
1160*4882a593Smuzhiyun /* Program UTMIP PLL stable and active counts */
1161*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
1162*4882a593Smuzhiyun value |= UTMIP_PLL_CFG2_STABLE_COUNT(params->stable_count);
1163*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
1164*4882a593Smuzhiyun value |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(params->active_delay_count);
1165*4882a593Smuzhiyun /* Remove power downs from UTMIP PLL control bits */
1166*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
1167*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
1168*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
1169*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG2);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG1);
1172*4882a593Smuzhiyun /* Program UTMIP PLL delay and oscillator frequency counts */
1173*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
1174*4882a593Smuzhiyun value |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(params->enable_delay_count);
1175*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
1176*4882a593Smuzhiyun value |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(params->xtal_freq_count);
1177*4882a593Smuzhiyun /* Remove power downs from UTMIP PLL control bits */
1178*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
1179*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
1180*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
1181*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG1);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun out:
1184*4882a593Smuzhiyun if (pll->lock)
1185*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun return ret;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun static const struct clk_ops tegra_clk_pllu_ops = {
1191*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
1192*4882a593Smuzhiyun .enable = clk_pllu_enable,
1193*4882a593Smuzhiyun .disable = clk_pll_disable,
1194*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
1195*4882a593Smuzhiyun .round_rate = clk_pll_round_rate,
1196*4882a593Smuzhiyun .set_rate = clk_pll_set_rate,
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun
_pll_fixed_mdiv(struct tegra_clk_pll_params * pll_params,unsigned long parent_rate)1199*4882a593Smuzhiyun static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
1200*4882a593Smuzhiyun unsigned long parent_rate)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun u16 mdiv = parent_rate / pll_params->cf_min;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (pll_params->flags & TEGRA_MDIV_NEW)
1205*4882a593Smuzhiyun return (!pll_params->mdiv_default ? mdiv :
1206*4882a593Smuzhiyun min(mdiv, pll_params->mdiv_default));
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun if (pll_params->mdiv_default)
1209*4882a593Smuzhiyun return pll_params->mdiv_default;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (parent_rate > pll_params->cf_max)
1212*4882a593Smuzhiyun return 2;
1213*4882a593Smuzhiyun else
1214*4882a593Smuzhiyun return 1;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
_calc_dynamic_ramp_rate(struct clk_hw * hw,struct tegra_clk_pll_freq_table * cfg,unsigned long rate,unsigned long parent_rate)1217*4882a593Smuzhiyun static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
1218*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg,
1219*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1222*4882a593Smuzhiyun unsigned int p;
1223*4882a593Smuzhiyun int p_div;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (!rate)
1226*4882a593Smuzhiyun return -EINVAL;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun p = DIV_ROUND_UP(pll->params->vco_min, rate);
1229*4882a593Smuzhiyun cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
1230*4882a593Smuzhiyun cfg->output_rate = rate * p;
1231*4882a593Smuzhiyun cfg->n = cfg->output_rate * cfg->m / parent_rate;
1232*4882a593Smuzhiyun cfg->input_rate = parent_rate;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun p_div = _p_div_to_hw(hw, p);
1235*4882a593Smuzhiyun if (p_div < 0)
1236*4882a593Smuzhiyun return p_div;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun cfg->p = p_div;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
1241*4882a593Smuzhiyun return -EINVAL;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun return 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
1247*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_124_SOC) || \
1248*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_132_SOC) || \
1249*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_210_SOC)
1250*4882a593Smuzhiyun
tegra_pll_get_fixed_mdiv(struct clk_hw * hw,unsigned long input_rate)1251*4882a593Smuzhiyun u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun return (u16)_pll_fixed_mdiv(pll->params, input_rate);
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
_clip_vco_min(unsigned long vco_min,unsigned long parent_rate)1258*4882a593Smuzhiyun static unsigned long _clip_vco_min(unsigned long vco_min,
1259*4882a593Smuzhiyun unsigned long parent_rate)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun return DIV_ROUND_UP(vco_min, parent_rate) * parent_rate;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
_setup_dynamic_ramp(struct tegra_clk_pll_params * pll_params,void __iomem * clk_base,unsigned long parent_rate)1264*4882a593Smuzhiyun static int _setup_dynamic_ramp(struct tegra_clk_pll_params *pll_params,
1265*4882a593Smuzhiyun void __iomem *clk_base,
1266*4882a593Smuzhiyun unsigned long parent_rate)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun u32 val;
1269*4882a593Smuzhiyun u32 step_a, step_b;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun switch (parent_rate) {
1272*4882a593Smuzhiyun case 12000000:
1273*4882a593Smuzhiyun case 13000000:
1274*4882a593Smuzhiyun case 26000000:
1275*4882a593Smuzhiyun step_a = 0x2B;
1276*4882a593Smuzhiyun step_b = 0x0B;
1277*4882a593Smuzhiyun break;
1278*4882a593Smuzhiyun case 16800000:
1279*4882a593Smuzhiyun step_a = 0x1A;
1280*4882a593Smuzhiyun step_b = 0x09;
1281*4882a593Smuzhiyun break;
1282*4882a593Smuzhiyun case 19200000:
1283*4882a593Smuzhiyun step_a = 0x12;
1284*4882a593Smuzhiyun step_b = 0x08;
1285*4882a593Smuzhiyun break;
1286*4882a593Smuzhiyun default:
1287*4882a593Smuzhiyun pr_err("%s: Unexpected reference rate %lu\n",
1288*4882a593Smuzhiyun __func__, parent_rate);
1289*4882a593Smuzhiyun WARN_ON(1);
1290*4882a593Smuzhiyun return -EINVAL;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun val = step_a << pll_params->stepa_shift;
1294*4882a593Smuzhiyun val |= step_b << pll_params->stepb_shift;
1295*4882a593Smuzhiyun writel_relaxed(val, clk_base + pll_params->dyn_ramp_reg);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun return 0;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
_pll_ramp_calc_pll(struct clk_hw * hw,struct tegra_clk_pll_freq_table * cfg,unsigned long rate,unsigned long parent_rate)1300*4882a593Smuzhiyun static int _pll_ramp_calc_pll(struct clk_hw *hw,
1301*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg,
1302*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1305*4882a593Smuzhiyun int err = 0;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun err = _get_table_rate(hw, cfg, rate, parent_rate);
1308*4882a593Smuzhiyun if (err < 0)
1309*4882a593Smuzhiyun err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
1310*4882a593Smuzhiyun else {
1311*4882a593Smuzhiyun if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
1312*4882a593Smuzhiyun WARN_ON(1);
1313*4882a593Smuzhiyun err = -EINVAL;
1314*4882a593Smuzhiyun goto out;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (cfg->p > pll->params->max_p)
1319*4882a593Smuzhiyun err = -EINVAL;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun out:
1322*4882a593Smuzhiyun return err;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
clk_pllxc_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1325*4882a593Smuzhiyun static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
1326*4882a593Smuzhiyun unsigned long parent_rate)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1329*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg, old_cfg;
1330*4882a593Smuzhiyun unsigned long flags = 0;
1331*4882a593Smuzhiyun int ret;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
1334*4882a593Smuzhiyun if (ret < 0)
1335*4882a593Smuzhiyun return ret;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (pll->lock)
1338*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun _get_pll_mnp(pll, &old_cfg);
1341*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLL_VCO_OUT)
1342*4882a593Smuzhiyun cfg.p = old_cfg.p;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
1345*4882a593Smuzhiyun ret = _program_pll(hw, &cfg, rate);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (pll->lock)
1348*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun return ret;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
clk_pll_ramp_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)1353*4882a593Smuzhiyun static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
1354*4882a593Smuzhiyun unsigned long *prate)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1357*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg;
1358*4882a593Smuzhiyun int ret, p_div;
1359*4882a593Smuzhiyun u64 output_rate = *prate;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
1362*4882a593Smuzhiyun if (ret < 0)
1363*4882a593Smuzhiyun return ret;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun p_div = _hw_to_p_div(hw, cfg.p);
1366*4882a593Smuzhiyun if (p_div < 0)
1367*4882a593Smuzhiyun return p_div;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (pll->params->set_gain)
1370*4882a593Smuzhiyun pll->params->set_gain(&cfg);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun output_rate *= cfg.n;
1373*4882a593Smuzhiyun do_div(output_rate, cfg.m * p_div);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun return output_rate;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
_pllcx_strobe(struct tegra_clk_pll * pll)1378*4882a593Smuzhiyun static void _pllcx_strobe(struct tegra_clk_pll *pll)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun u32 val;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun val = pll_readl_misc(pll);
1383*4882a593Smuzhiyun val |= PLLCX_MISC_STROBE;
1384*4882a593Smuzhiyun pll_writel_misc(val, pll);
1385*4882a593Smuzhiyun udelay(2);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun val &= ~PLLCX_MISC_STROBE;
1388*4882a593Smuzhiyun pll_writel_misc(val, pll);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
clk_pllc_enable(struct clk_hw * hw)1391*4882a593Smuzhiyun static int clk_pllc_enable(struct clk_hw *hw)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1394*4882a593Smuzhiyun u32 val;
1395*4882a593Smuzhiyun int ret;
1396*4882a593Smuzhiyun unsigned long flags = 0;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (clk_pll_is_enabled(hw))
1399*4882a593Smuzhiyun return 0;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun if (pll->lock)
1402*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun _clk_pll_enable(hw);
1405*4882a593Smuzhiyun udelay(2);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun val = pll_readl_misc(pll);
1408*4882a593Smuzhiyun val &= ~PLLCX_MISC_RESET;
1409*4882a593Smuzhiyun pll_writel_misc(val, pll);
1410*4882a593Smuzhiyun udelay(2);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun _pllcx_strobe(pll);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (pll->lock)
1417*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun return ret;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
_clk_pllc_disable(struct clk_hw * hw)1422*4882a593Smuzhiyun static void _clk_pllc_disable(struct clk_hw *hw)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1425*4882a593Smuzhiyun u32 val;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun _clk_pll_disable(hw);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun val = pll_readl_misc(pll);
1430*4882a593Smuzhiyun val |= PLLCX_MISC_RESET;
1431*4882a593Smuzhiyun pll_writel_misc(val, pll);
1432*4882a593Smuzhiyun udelay(2);
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
clk_pllc_disable(struct clk_hw * hw)1435*4882a593Smuzhiyun static void clk_pllc_disable(struct clk_hw *hw)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1438*4882a593Smuzhiyun unsigned long flags = 0;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun if (pll->lock)
1441*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun _clk_pllc_disable(hw);
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun if (pll->lock)
1446*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
_pllcx_update_dynamic_coef(struct tegra_clk_pll * pll,unsigned long input_rate,u32 n)1449*4882a593Smuzhiyun static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
1450*4882a593Smuzhiyun unsigned long input_rate, u32 n)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun u32 val, n_threshold;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun switch (input_rate) {
1455*4882a593Smuzhiyun case 12000000:
1456*4882a593Smuzhiyun n_threshold = 70;
1457*4882a593Smuzhiyun break;
1458*4882a593Smuzhiyun case 13000000:
1459*4882a593Smuzhiyun case 26000000:
1460*4882a593Smuzhiyun n_threshold = 71;
1461*4882a593Smuzhiyun break;
1462*4882a593Smuzhiyun case 16800000:
1463*4882a593Smuzhiyun n_threshold = 55;
1464*4882a593Smuzhiyun break;
1465*4882a593Smuzhiyun case 19200000:
1466*4882a593Smuzhiyun n_threshold = 48;
1467*4882a593Smuzhiyun break;
1468*4882a593Smuzhiyun default:
1469*4882a593Smuzhiyun pr_err("%s: Unexpected reference rate %lu\n",
1470*4882a593Smuzhiyun __func__, input_rate);
1471*4882a593Smuzhiyun return -EINVAL;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun val = pll_readl_misc(pll);
1475*4882a593Smuzhiyun val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
1476*4882a593Smuzhiyun val |= n <= n_threshold ?
1477*4882a593Smuzhiyun PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
1478*4882a593Smuzhiyun pll_writel_misc(val, pll);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun return 0;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
clk_pllc_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1483*4882a593Smuzhiyun static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
1484*4882a593Smuzhiyun unsigned long parent_rate)
1485*4882a593Smuzhiyun {
1486*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg, old_cfg;
1487*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1488*4882a593Smuzhiyun unsigned long flags = 0;
1489*4882a593Smuzhiyun int state, ret = 0;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun if (pll->lock)
1492*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
1495*4882a593Smuzhiyun if (ret < 0)
1496*4882a593Smuzhiyun goto out;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun _get_pll_mnp(pll, &old_cfg);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (cfg.m != old_cfg.m) {
1501*4882a593Smuzhiyun WARN_ON(1);
1502*4882a593Smuzhiyun goto out;
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
1506*4882a593Smuzhiyun goto out;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun state = clk_pll_is_enabled(hw);
1509*4882a593Smuzhiyun if (state)
1510*4882a593Smuzhiyun _clk_pllc_disable(hw);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
1513*4882a593Smuzhiyun if (ret < 0)
1514*4882a593Smuzhiyun goto out;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun _update_pll_mnp(pll, &cfg);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun if (state)
1519*4882a593Smuzhiyun ret = clk_pllc_enable(hw);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun out:
1522*4882a593Smuzhiyun if (pll->lock)
1523*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun return ret;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
_pllre_calc_rate(struct tegra_clk_pll * pll,struct tegra_clk_pll_freq_table * cfg,unsigned long rate,unsigned long parent_rate)1528*4882a593Smuzhiyun static long _pllre_calc_rate(struct tegra_clk_pll *pll,
1529*4882a593Smuzhiyun struct tegra_clk_pll_freq_table *cfg,
1530*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun u16 m, n;
1533*4882a593Smuzhiyun u64 output_rate = parent_rate;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun m = _pll_fixed_mdiv(pll->params, parent_rate);
1536*4882a593Smuzhiyun n = rate * m / parent_rate;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun output_rate *= n;
1539*4882a593Smuzhiyun do_div(output_rate, m);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun if (cfg) {
1542*4882a593Smuzhiyun cfg->m = m;
1543*4882a593Smuzhiyun cfg->n = n;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun return output_rate;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
clk_pllre_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1549*4882a593Smuzhiyun static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
1550*4882a593Smuzhiyun unsigned long parent_rate)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg, old_cfg;
1553*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1554*4882a593Smuzhiyun unsigned long flags = 0;
1555*4882a593Smuzhiyun int state, ret = 0;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun if (pll->lock)
1558*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun _pllre_calc_rate(pll, &cfg, rate, parent_rate);
1561*4882a593Smuzhiyun _get_pll_mnp(pll, &old_cfg);
1562*4882a593Smuzhiyun cfg.p = old_cfg.p;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
1565*4882a593Smuzhiyun state = clk_pll_is_enabled(hw);
1566*4882a593Smuzhiyun if (state)
1567*4882a593Smuzhiyun _clk_pll_disable(hw);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun _update_pll_mnp(pll, &cfg);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun if (state) {
1572*4882a593Smuzhiyun _clk_pll_enable(hw);
1573*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun if (pll->lock)
1578*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun return ret;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
clk_pllre_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1583*4882a593Smuzhiyun static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
1584*4882a593Smuzhiyun unsigned long parent_rate)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg;
1587*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1588*4882a593Smuzhiyun u64 rate = parent_rate;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun _get_pll_mnp(pll, &cfg);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun rate *= cfg.n;
1593*4882a593Smuzhiyun do_div(rate, cfg.m);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun return rate;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
clk_pllre_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)1598*4882a593Smuzhiyun static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
1599*4882a593Smuzhiyun unsigned long *prate)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun return _pllre_calc_rate(pll, NULL, rate, *prate);
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
clk_plle_tegra114_enable(struct clk_hw * hw)1606*4882a593Smuzhiyun static int clk_plle_tegra114_enable(struct clk_hw *hw)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1609*4882a593Smuzhiyun struct tegra_clk_pll_freq_table sel;
1610*4882a593Smuzhiyun u32 val;
1611*4882a593Smuzhiyun int ret;
1612*4882a593Smuzhiyun unsigned long flags = 0;
1613*4882a593Smuzhiyun unsigned long input_rate;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
1618*4882a593Smuzhiyun return -EINVAL;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun if (pll->lock)
1621*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun val = pll_readl_base(pll);
1624*4882a593Smuzhiyun val &= ~BIT(29); /* Disable lock override */
1625*4882a593Smuzhiyun pll_writel_base(val, pll);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun val = pll_readl(pll->params->aux_reg, pll);
1628*4882a593Smuzhiyun val |= PLLE_AUX_ENABLE_SWCTL;
1629*4882a593Smuzhiyun val &= ~PLLE_AUX_SEQ_ENABLE;
1630*4882a593Smuzhiyun pll_writel(val, pll->params->aux_reg, pll);
1631*4882a593Smuzhiyun udelay(1);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun val = pll_readl_misc(pll);
1634*4882a593Smuzhiyun val |= PLLE_MISC_LOCK_ENABLE;
1635*4882a593Smuzhiyun val |= PLLE_MISC_IDDQ_SW_CTRL;
1636*4882a593Smuzhiyun val &= ~PLLE_MISC_IDDQ_SW_VALUE;
1637*4882a593Smuzhiyun val |= PLLE_MISC_PLLE_PTS;
1638*4882a593Smuzhiyun val &= ~(PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK);
1639*4882a593Smuzhiyun pll_writel_misc(val, pll);
1640*4882a593Smuzhiyun udelay(5);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun val = pll_readl(PLLE_SS_CTRL, pll);
1643*4882a593Smuzhiyun val |= PLLE_SS_DISABLE;
1644*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun val = pll_readl_base(pll);
1647*4882a593Smuzhiyun val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
1648*4882a593Smuzhiyun divm_mask_shifted(pll));
1649*4882a593Smuzhiyun val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
1650*4882a593Smuzhiyun val |= sel.m << divm_shift(pll);
1651*4882a593Smuzhiyun val |= sel.n << divn_shift(pll);
1652*4882a593Smuzhiyun val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
1653*4882a593Smuzhiyun pll_writel_base(val, pll);
1654*4882a593Smuzhiyun udelay(1);
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun _clk_pll_enable(hw);
1657*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun if (ret < 0)
1660*4882a593Smuzhiyun goto out;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun val = pll_readl(PLLE_SS_CTRL, pll);
1663*4882a593Smuzhiyun val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
1664*4882a593Smuzhiyun val &= ~PLLE_SS_COEFFICIENTS_MASK;
1665*4882a593Smuzhiyun val |= PLLE_SS_COEFFICIENTS_VAL_TEGRA114;
1666*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
1667*4882a593Smuzhiyun val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
1668*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
1669*4882a593Smuzhiyun udelay(1);
1670*4882a593Smuzhiyun val &= ~PLLE_SS_CNTL_INTERP_RESET;
1671*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
1672*4882a593Smuzhiyun udelay(1);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /* Enable HW control of XUSB brick PLL */
1675*4882a593Smuzhiyun val = pll_readl_misc(pll);
1676*4882a593Smuzhiyun val &= ~PLLE_MISC_IDDQ_SW_CTRL;
1677*4882a593Smuzhiyun pll_writel_misc(val, pll);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun val = pll_readl(pll->params->aux_reg, pll);
1680*4882a593Smuzhiyun val |= (PLLE_AUX_USE_LOCKDET | PLLE_AUX_SEQ_START_STATE);
1681*4882a593Smuzhiyun val &= ~(PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL);
1682*4882a593Smuzhiyun pll_writel(val, pll->params->aux_reg, pll);
1683*4882a593Smuzhiyun udelay(1);
1684*4882a593Smuzhiyun val |= PLLE_AUX_SEQ_ENABLE;
1685*4882a593Smuzhiyun pll_writel(val, pll->params->aux_reg, pll);
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun val = pll_readl(XUSBIO_PLL_CFG0, pll);
1688*4882a593Smuzhiyun val |= (XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET |
1689*4882a593Smuzhiyun XUSBIO_PLL_CFG0_SEQ_START_STATE);
1690*4882a593Smuzhiyun val &= ~(XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL |
1691*4882a593Smuzhiyun XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL);
1692*4882a593Smuzhiyun pll_writel(val, XUSBIO_PLL_CFG0, pll);
1693*4882a593Smuzhiyun udelay(1);
1694*4882a593Smuzhiyun val |= XUSBIO_PLL_CFG0_SEQ_ENABLE;
1695*4882a593Smuzhiyun pll_writel(val, XUSBIO_PLL_CFG0, pll);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /* Enable HW control of SATA PLL */
1698*4882a593Smuzhiyun val = pll_readl(SATA_PLL_CFG0, pll);
1699*4882a593Smuzhiyun val &= ~SATA_PLL_CFG0_PADPLL_RESET_SWCTL;
1700*4882a593Smuzhiyun val |= SATA_PLL_CFG0_PADPLL_USE_LOCKDET;
1701*4882a593Smuzhiyun val |= SATA_PLL_CFG0_SEQ_START_STATE;
1702*4882a593Smuzhiyun pll_writel(val, SATA_PLL_CFG0, pll);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun udelay(1);
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun val = pll_readl(SATA_PLL_CFG0, pll);
1707*4882a593Smuzhiyun val |= SATA_PLL_CFG0_SEQ_ENABLE;
1708*4882a593Smuzhiyun pll_writel(val, SATA_PLL_CFG0, pll);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun out:
1711*4882a593Smuzhiyun if (pll->lock)
1712*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun return ret;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
clk_plle_tegra114_disable(struct clk_hw * hw)1717*4882a593Smuzhiyun static void clk_plle_tegra114_disable(struct clk_hw *hw)
1718*4882a593Smuzhiyun {
1719*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1720*4882a593Smuzhiyun unsigned long flags = 0;
1721*4882a593Smuzhiyun u32 val;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun if (pll->lock)
1724*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun _clk_pll_disable(hw);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun val = pll_readl_misc(pll);
1729*4882a593Smuzhiyun val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
1730*4882a593Smuzhiyun pll_writel_misc(val, pll);
1731*4882a593Smuzhiyun udelay(1);
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun if (pll->lock)
1734*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
clk_pllu_tegra114_enable(struct clk_hw * hw)1737*4882a593Smuzhiyun static int clk_pllu_tegra114_enable(struct clk_hw *hw)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
1740*4882a593Smuzhiyun const struct utmi_clk_param *params = NULL;
1741*4882a593Smuzhiyun struct clk *osc = __clk_lookup("osc");
1742*4882a593Smuzhiyun unsigned long flags = 0, input_rate;
1743*4882a593Smuzhiyun unsigned int i;
1744*4882a593Smuzhiyun int ret = 0;
1745*4882a593Smuzhiyun u32 value;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun if (!osc) {
1748*4882a593Smuzhiyun pr_err("%s: failed to get OSC clock\n", __func__);
1749*4882a593Smuzhiyun return -EINVAL;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun input_rate = clk_hw_get_rate(__clk_get_hw(osc));
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun if (pll->lock)
1755*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun if (!clk_pll_is_enabled(hw))
1758*4882a593Smuzhiyun _clk_pll_enable(hw);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
1761*4882a593Smuzhiyun if (ret < 0)
1762*4882a593Smuzhiyun goto out;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
1765*4882a593Smuzhiyun if (input_rate == utmi_parameters[i].osc_frequency) {
1766*4882a593Smuzhiyun params = &utmi_parameters[i];
1767*4882a593Smuzhiyun break;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun if (!params) {
1772*4882a593Smuzhiyun pr_err("%s: unexpected input rate %lu Hz\n", __func__,
1773*4882a593Smuzhiyun input_rate);
1774*4882a593Smuzhiyun ret = -EINVAL;
1775*4882a593Smuzhiyun goto out;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun value = pll_readl_base(pll);
1779*4882a593Smuzhiyun value &= ~PLLU_BASE_OVERRIDE;
1780*4882a593Smuzhiyun pll_writel_base(value, pll);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG2);
1783*4882a593Smuzhiyun /* Program UTMIP PLL stable and active counts */
1784*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
1785*4882a593Smuzhiyun value |= UTMIP_PLL_CFG2_STABLE_COUNT(params->stable_count);
1786*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
1787*4882a593Smuzhiyun value |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(params->active_delay_count);
1788*4882a593Smuzhiyun /* Remove power downs from UTMIP PLL control bits */
1789*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
1790*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
1791*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
1792*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG2);
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG1);
1795*4882a593Smuzhiyun /* Program UTMIP PLL delay and oscillator frequency counts */
1796*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
1797*4882a593Smuzhiyun value |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(params->enable_delay_count);
1798*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
1799*4882a593Smuzhiyun value |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(params->xtal_freq_count);
1800*4882a593Smuzhiyun /* Remove power downs from UTMIP PLL control bits */
1801*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
1802*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
1803*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP;
1804*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
1805*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG1);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun /* Setup HW control of UTMIPLL */
1808*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
1809*4882a593Smuzhiyun value |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
1810*4882a593Smuzhiyun value &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
1811*4882a593Smuzhiyun value |= UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE;
1812*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG1);
1815*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
1816*4882a593Smuzhiyun value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
1817*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG1);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun udelay(1);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /*
1822*4882a593Smuzhiyun * Setup SW override of UTMIPLL assuming USB2.0 ports are assigned
1823*4882a593Smuzhiyun * to USB2
1824*4882a593Smuzhiyun */
1825*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
1826*4882a593Smuzhiyun value |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL;
1827*4882a593Smuzhiyun value &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
1828*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun udelay(1);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun /* Enable HW control of UTMIPLL */
1833*4882a593Smuzhiyun value = readl_relaxed(pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
1834*4882a593Smuzhiyun value |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
1835*4882a593Smuzhiyun writel_relaxed(value, pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun out:
1838*4882a593Smuzhiyun if (pll->lock)
1839*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun return ret;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
_clk_plle_tegra_init_parent(struct tegra_clk_pll * pll)1844*4882a593Smuzhiyun static void _clk_plle_tegra_init_parent(struct tegra_clk_pll *pll)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun u32 val, val_aux;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun /* ensure parent is set to pll_ref */
1849*4882a593Smuzhiyun val = pll_readl_base(pll);
1850*4882a593Smuzhiyun val_aux = pll_readl(pll->params->aux_reg, pll);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun if (val & PLL_BASE_ENABLE) {
1853*4882a593Smuzhiyun if ((val_aux & PLLE_AUX_PLLRE_SEL) ||
1854*4882a593Smuzhiyun (val_aux & PLLE_AUX_PLLP_SEL))
1855*4882a593Smuzhiyun WARN(1, "pll_e enabled with unsupported parent %s\n",
1856*4882a593Smuzhiyun (val_aux & PLLE_AUX_PLLP_SEL) ? "pllp_out0" :
1857*4882a593Smuzhiyun "pll_re_vco");
1858*4882a593Smuzhiyun } else {
1859*4882a593Smuzhiyun val_aux &= ~(PLLE_AUX_PLLRE_SEL | PLLE_AUX_PLLP_SEL);
1860*4882a593Smuzhiyun pll_writel(val_aux, pll->params->aux_reg, pll);
1861*4882a593Smuzhiyun fence_udelay(1, pll->clk_base);
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun #endif
1865*4882a593Smuzhiyun
_tegra_init_pll(void __iomem * clk_base,void __iomem * pmc,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)1866*4882a593Smuzhiyun static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
1867*4882a593Smuzhiyun void __iomem *pmc, struct tegra_clk_pll_params *pll_params,
1868*4882a593Smuzhiyun spinlock_t *lock)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun struct tegra_clk_pll *pll;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun pll = kzalloc(sizeof(*pll), GFP_KERNEL);
1873*4882a593Smuzhiyun if (!pll)
1874*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun pll->clk_base = clk_base;
1877*4882a593Smuzhiyun pll->pmc = pmc;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun pll->params = pll_params;
1880*4882a593Smuzhiyun pll->lock = lock;
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun if (!pll_params->div_nmp)
1883*4882a593Smuzhiyun pll_params->div_nmp = &default_nmp;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun return pll;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
_tegra_clk_register_pll(struct tegra_clk_pll * pll,const char * name,const char * parent_name,unsigned long flags,const struct clk_ops * ops)1888*4882a593Smuzhiyun static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
1889*4882a593Smuzhiyun const char *name, const char *parent_name, unsigned long flags,
1890*4882a593Smuzhiyun const struct clk_ops *ops)
1891*4882a593Smuzhiyun {
1892*4882a593Smuzhiyun struct clk_init_data init;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun init.name = name;
1895*4882a593Smuzhiyun init.ops = ops;
1896*4882a593Smuzhiyun init.flags = flags;
1897*4882a593Smuzhiyun init.parent_names = (parent_name ? &parent_name : NULL);
1898*4882a593Smuzhiyun init.num_parents = (parent_name ? 1 : 0);
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun /* Default to _calc_rate if unspecified */
1901*4882a593Smuzhiyun if (!pll->params->calc_rate) {
1902*4882a593Smuzhiyun if (pll->params->flags & TEGRA_PLLM)
1903*4882a593Smuzhiyun pll->params->calc_rate = _calc_dynamic_ramp_rate;
1904*4882a593Smuzhiyun else
1905*4882a593Smuzhiyun pll->params->calc_rate = _calc_rate;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun if (pll->params->set_defaults)
1909*4882a593Smuzhiyun pll->params->set_defaults(pll);
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun /* Data in .init is copied by clk_register(), so stack variable OK */
1912*4882a593Smuzhiyun pll->hw.init = &init;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun return clk_register(NULL, &pll->hw);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
tegra_clk_register_pll(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)1917*4882a593Smuzhiyun struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
1918*4882a593Smuzhiyun void __iomem *clk_base, void __iomem *pmc,
1919*4882a593Smuzhiyun unsigned long flags, struct tegra_clk_pll_params *pll_params,
1920*4882a593Smuzhiyun spinlock_t *lock)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun struct tegra_clk_pll *pll;
1923*4882a593Smuzhiyun struct clk *clk;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLL_BYPASS;
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1928*4882a593Smuzhiyun if (IS_ERR(pll))
1929*4882a593Smuzhiyun return ERR_CAST(pll);
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1932*4882a593Smuzhiyun &tegra_clk_pll_ops);
1933*4882a593Smuzhiyun if (IS_ERR(clk))
1934*4882a593Smuzhiyun kfree(pll);
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun return clk;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun static struct div_nmp pll_e_nmp = {
1940*4882a593Smuzhiyun .divn_shift = PLLE_BASE_DIVN_SHIFT,
1941*4882a593Smuzhiyun .divn_width = PLLE_BASE_DIVN_WIDTH,
1942*4882a593Smuzhiyun .divm_shift = PLLE_BASE_DIVM_SHIFT,
1943*4882a593Smuzhiyun .divm_width = PLLE_BASE_DIVM_WIDTH,
1944*4882a593Smuzhiyun .divp_shift = PLLE_BASE_DIVP_SHIFT,
1945*4882a593Smuzhiyun .divp_width = PLLE_BASE_DIVP_WIDTH,
1946*4882a593Smuzhiyun };
1947*4882a593Smuzhiyun
tegra_clk_register_plle(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)1948*4882a593Smuzhiyun struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
1949*4882a593Smuzhiyun void __iomem *clk_base, void __iomem *pmc,
1950*4882a593Smuzhiyun unsigned long flags, struct tegra_clk_pll_params *pll_params,
1951*4882a593Smuzhiyun spinlock_t *lock)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun struct tegra_clk_pll *pll;
1954*4882a593Smuzhiyun struct clk *clk;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLL_BYPASS;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun if (!pll_params->div_nmp)
1959*4882a593Smuzhiyun pll_params->div_nmp = &pll_e_nmp;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1962*4882a593Smuzhiyun if (IS_ERR(pll))
1963*4882a593Smuzhiyun return ERR_CAST(pll);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1966*4882a593Smuzhiyun &tegra_clk_plle_ops);
1967*4882a593Smuzhiyun if (IS_ERR(clk))
1968*4882a593Smuzhiyun kfree(pll);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun return clk;
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun
tegra_clk_register_pllu(const char * name,const char * parent_name,void __iomem * clk_base,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)1973*4882a593Smuzhiyun struct clk *tegra_clk_register_pllu(const char *name, const char *parent_name,
1974*4882a593Smuzhiyun void __iomem *clk_base, unsigned long flags,
1975*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params, spinlock_t *lock)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun struct tegra_clk_pll *pll;
1978*4882a593Smuzhiyun struct clk *clk;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLLU;
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
1983*4882a593Smuzhiyun if (IS_ERR(pll))
1984*4882a593Smuzhiyun return ERR_CAST(pll);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1987*4882a593Smuzhiyun &tegra_clk_pllu_ops);
1988*4882a593Smuzhiyun if (IS_ERR(clk))
1989*4882a593Smuzhiyun kfree(pll);
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun return clk;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
1995*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_124_SOC) || \
1996*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_132_SOC) || \
1997*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_210_SOC)
1998*4882a593Smuzhiyun static const struct clk_ops tegra_clk_pllxc_ops = {
1999*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
2000*4882a593Smuzhiyun .enable = clk_pll_enable,
2001*4882a593Smuzhiyun .disable = clk_pll_disable,
2002*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
2003*4882a593Smuzhiyun .round_rate = clk_pll_ramp_round_rate,
2004*4882a593Smuzhiyun .set_rate = clk_pllxc_set_rate,
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun static const struct clk_ops tegra_clk_pllc_ops = {
2008*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
2009*4882a593Smuzhiyun .enable = clk_pllc_enable,
2010*4882a593Smuzhiyun .disable = clk_pllc_disable,
2011*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
2012*4882a593Smuzhiyun .round_rate = clk_pll_ramp_round_rate,
2013*4882a593Smuzhiyun .set_rate = clk_pllc_set_rate,
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun static const struct clk_ops tegra_clk_pllre_ops = {
2017*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
2018*4882a593Smuzhiyun .enable = clk_pll_enable,
2019*4882a593Smuzhiyun .disable = clk_pll_disable,
2020*4882a593Smuzhiyun .recalc_rate = clk_pllre_recalc_rate,
2021*4882a593Smuzhiyun .round_rate = clk_pllre_round_rate,
2022*4882a593Smuzhiyun .set_rate = clk_pllre_set_rate,
2023*4882a593Smuzhiyun };
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun static const struct clk_ops tegra_clk_plle_tegra114_ops = {
2026*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
2027*4882a593Smuzhiyun .enable = clk_plle_tegra114_enable,
2028*4882a593Smuzhiyun .disable = clk_plle_tegra114_disable,
2029*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
2030*4882a593Smuzhiyun };
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun static const struct clk_ops tegra_clk_pllu_tegra114_ops = {
2033*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
2034*4882a593Smuzhiyun .enable = clk_pllu_tegra114_enable,
2035*4882a593Smuzhiyun .disable = clk_pll_disable,
2036*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun
tegra_clk_register_pllxc(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2039*4882a593Smuzhiyun struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
2040*4882a593Smuzhiyun void __iomem *clk_base, void __iomem *pmc,
2041*4882a593Smuzhiyun unsigned long flags,
2042*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2043*4882a593Smuzhiyun spinlock_t *lock)
2044*4882a593Smuzhiyun {
2045*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2046*4882a593Smuzhiyun struct clk *clk, *parent;
2047*4882a593Smuzhiyun unsigned long parent_rate;
2048*4882a593Smuzhiyun u32 val, val_iddq;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun parent = __clk_lookup(parent_name);
2051*4882a593Smuzhiyun if (!parent) {
2052*4882a593Smuzhiyun WARN(1, "parent clk %s of %s must be registered first\n",
2053*4882a593Smuzhiyun parent_name, name);
2054*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun if (!pll_params->pdiv_tohw)
2058*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun parent_rate = clk_get_rate(parent);
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun if (pll_params->adjust_vco)
2065*4882a593Smuzhiyun pll_params->vco_min = pll_params->adjust_vco(pll_params,
2066*4882a593Smuzhiyun parent_rate);
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun /*
2069*4882a593Smuzhiyun * If the pll has a set_defaults callback, it will take care of
2070*4882a593Smuzhiyun * configuring dynamic ramping and setting IDDQ in that path.
2071*4882a593Smuzhiyun */
2072*4882a593Smuzhiyun if (!pll_params->set_defaults) {
2073*4882a593Smuzhiyun int err;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun err = _setup_dynamic_ramp(pll_params, clk_base, parent_rate);
2076*4882a593Smuzhiyun if (err)
2077*4882a593Smuzhiyun return ERR_PTR(err);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun val = readl_relaxed(clk_base + pll_params->base_reg);
2080*4882a593Smuzhiyun val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun if (val & PLL_BASE_ENABLE)
2083*4882a593Smuzhiyun WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx));
2084*4882a593Smuzhiyun else {
2085*4882a593Smuzhiyun val_iddq |= BIT(pll_params->iddq_bit_idx);
2086*4882a593Smuzhiyun writel_relaxed(val_iddq,
2087*4882a593Smuzhiyun clk_base + pll_params->iddq_reg);
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2092*4882a593Smuzhiyun if (IS_ERR(pll))
2093*4882a593Smuzhiyun return ERR_CAST(pll);
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2096*4882a593Smuzhiyun &tegra_clk_pllxc_ops);
2097*4882a593Smuzhiyun if (IS_ERR(clk))
2098*4882a593Smuzhiyun kfree(pll);
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun return clk;
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
tegra_clk_register_pllre(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock,unsigned long parent_rate)2103*4882a593Smuzhiyun struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
2104*4882a593Smuzhiyun void __iomem *clk_base, void __iomem *pmc,
2105*4882a593Smuzhiyun unsigned long flags,
2106*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2107*4882a593Smuzhiyun spinlock_t *lock, unsigned long parent_rate)
2108*4882a593Smuzhiyun {
2109*4882a593Smuzhiyun u32 val;
2110*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2111*4882a593Smuzhiyun struct clk *clk;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun if (pll_params->adjust_vco)
2116*4882a593Smuzhiyun pll_params->vco_min = pll_params->adjust_vco(pll_params,
2117*4882a593Smuzhiyun parent_rate);
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2120*4882a593Smuzhiyun if (IS_ERR(pll))
2121*4882a593Smuzhiyun return ERR_CAST(pll);
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun /* program minimum rate by default */
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun val = pll_readl_base(pll);
2126*4882a593Smuzhiyun if (val & PLL_BASE_ENABLE)
2127*4882a593Smuzhiyun WARN_ON(readl_relaxed(clk_base + pll_params->iddq_reg) &
2128*4882a593Smuzhiyun BIT(pll_params->iddq_bit_idx));
2129*4882a593Smuzhiyun else {
2130*4882a593Smuzhiyun int m;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun m = _pll_fixed_mdiv(pll_params, parent_rate);
2133*4882a593Smuzhiyun val = m << divm_shift(pll);
2134*4882a593Smuzhiyun val |= (pll_params->vco_min / parent_rate) << divn_shift(pll);
2135*4882a593Smuzhiyun pll_writel_base(val, pll);
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun /* disable lock override */
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun val = pll_readl_misc(pll);
2141*4882a593Smuzhiyun val &= ~BIT(29);
2142*4882a593Smuzhiyun pll_writel_misc(val, pll);
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2145*4882a593Smuzhiyun &tegra_clk_pllre_ops);
2146*4882a593Smuzhiyun if (IS_ERR(clk))
2147*4882a593Smuzhiyun kfree(pll);
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun return clk;
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun
tegra_clk_register_pllm(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2152*4882a593Smuzhiyun struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
2153*4882a593Smuzhiyun void __iomem *clk_base, void __iomem *pmc,
2154*4882a593Smuzhiyun unsigned long flags,
2155*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2156*4882a593Smuzhiyun spinlock_t *lock)
2157*4882a593Smuzhiyun {
2158*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2159*4882a593Smuzhiyun struct clk *clk, *parent;
2160*4882a593Smuzhiyun unsigned long parent_rate;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun if (!pll_params->pdiv_tohw)
2163*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun parent = __clk_lookup(parent_name);
2166*4882a593Smuzhiyun if (!parent) {
2167*4882a593Smuzhiyun WARN(1, "parent clk %s of %s must be registered first\n",
2168*4882a593Smuzhiyun parent_name, name);
2169*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun parent_rate = clk_get_rate(parent);
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun if (pll_params->adjust_vco)
2177*4882a593Smuzhiyun pll_params->vco_min = pll_params->adjust_vco(pll_params,
2178*4882a593Smuzhiyun parent_rate);
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLL_BYPASS;
2181*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLLM;
2182*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2183*4882a593Smuzhiyun if (IS_ERR(pll))
2184*4882a593Smuzhiyun return ERR_CAST(pll);
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2187*4882a593Smuzhiyun &tegra_clk_pll_ops);
2188*4882a593Smuzhiyun if (IS_ERR(clk))
2189*4882a593Smuzhiyun kfree(pll);
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun return clk;
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun
tegra_clk_register_pllc(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2194*4882a593Smuzhiyun struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
2195*4882a593Smuzhiyun void __iomem *clk_base, void __iomem *pmc,
2196*4882a593Smuzhiyun unsigned long flags,
2197*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2198*4882a593Smuzhiyun spinlock_t *lock)
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun struct clk *parent, *clk;
2201*4882a593Smuzhiyun const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
2202*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2203*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg;
2204*4882a593Smuzhiyun unsigned long parent_rate;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun if (!p_tohw)
2207*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun parent = __clk_lookup(parent_name);
2210*4882a593Smuzhiyun if (!parent) {
2211*4882a593Smuzhiyun WARN(1, "parent clk %s of %s must be registered first\n",
2212*4882a593Smuzhiyun parent_name, name);
2213*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun parent_rate = clk_get_rate(parent);
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLL_BYPASS;
2221*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2222*4882a593Smuzhiyun if (IS_ERR(pll))
2223*4882a593Smuzhiyun return ERR_CAST(pll);
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun /*
2226*4882a593Smuzhiyun * Most of PLLC register fields are shadowed, and can not be read
2227*4882a593Smuzhiyun * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
2228*4882a593Smuzhiyun * Initialize PLL to default state: disabled, reset; shadow registers
2229*4882a593Smuzhiyun * loaded with default parameters; dividers are preset for half of
2230*4882a593Smuzhiyun * minimum VCO rate (the latter assured that shadowed divider settings
2231*4882a593Smuzhiyun * are within supported range).
2232*4882a593Smuzhiyun */
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
2235*4882a593Smuzhiyun cfg.n = cfg.m * pll_params->vco_min / parent_rate;
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun while (p_tohw->pdiv) {
2238*4882a593Smuzhiyun if (p_tohw->pdiv == 2) {
2239*4882a593Smuzhiyun cfg.p = p_tohw->hw_val;
2240*4882a593Smuzhiyun break;
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun p_tohw++;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun if (!p_tohw->pdiv) {
2246*4882a593Smuzhiyun WARN_ON(1);
2247*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun pll_writel_base(0, pll);
2251*4882a593Smuzhiyun _update_pll_mnp(pll, &cfg);
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
2254*4882a593Smuzhiyun pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
2255*4882a593Smuzhiyun pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
2256*4882a593Smuzhiyun pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2261*4882a593Smuzhiyun &tegra_clk_pllc_ops);
2262*4882a593Smuzhiyun if (IS_ERR(clk))
2263*4882a593Smuzhiyun kfree(pll);
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun return clk;
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun
tegra_clk_register_plle_tegra114(const char * name,const char * parent_name,void __iomem * clk_base,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2268*4882a593Smuzhiyun struct clk *tegra_clk_register_plle_tegra114(const char *name,
2269*4882a593Smuzhiyun const char *parent_name,
2270*4882a593Smuzhiyun void __iomem *clk_base, unsigned long flags,
2271*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2272*4882a593Smuzhiyun spinlock_t *lock)
2273*4882a593Smuzhiyun {
2274*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2275*4882a593Smuzhiyun struct clk *clk;
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2278*4882a593Smuzhiyun if (IS_ERR(pll))
2279*4882a593Smuzhiyun return ERR_CAST(pll);
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun _clk_plle_tegra_init_parent(pll);
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2284*4882a593Smuzhiyun &tegra_clk_plle_tegra114_ops);
2285*4882a593Smuzhiyun if (IS_ERR(clk))
2286*4882a593Smuzhiyun kfree(pll);
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun return clk;
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun struct clk *
tegra_clk_register_pllu_tegra114(const char * name,const char * parent_name,void __iomem * clk_base,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2292*4882a593Smuzhiyun tegra_clk_register_pllu_tegra114(const char *name, const char *parent_name,
2293*4882a593Smuzhiyun void __iomem *clk_base, unsigned long flags,
2294*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2295*4882a593Smuzhiyun spinlock_t *lock)
2296*4882a593Smuzhiyun {
2297*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2298*4882a593Smuzhiyun struct clk *clk;
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLLU;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2303*4882a593Smuzhiyun if (IS_ERR(pll))
2304*4882a593Smuzhiyun return ERR_CAST(pll);
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2307*4882a593Smuzhiyun &tegra_clk_pllu_tegra114_ops);
2308*4882a593Smuzhiyun if (IS_ERR(clk))
2309*4882a593Smuzhiyun kfree(pll);
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun return clk;
2312*4882a593Smuzhiyun }
2313*4882a593Smuzhiyun #endif
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun #if defined(CONFIG_ARCH_TEGRA_124_SOC) || defined(CONFIG_ARCH_TEGRA_132_SOC) || defined(CONFIG_ARCH_TEGRA_210_SOC)
2316*4882a593Smuzhiyun static const struct clk_ops tegra_clk_pllss_ops = {
2317*4882a593Smuzhiyun .is_enabled = clk_pll_is_enabled,
2318*4882a593Smuzhiyun .enable = clk_pll_enable,
2319*4882a593Smuzhiyun .disable = clk_pll_disable,
2320*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
2321*4882a593Smuzhiyun .round_rate = clk_pll_ramp_round_rate,
2322*4882a593Smuzhiyun .set_rate = clk_pllxc_set_rate,
2323*4882a593Smuzhiyun .restore_context = tegra_clk_pll_restore_context,
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun
tegra_clk_register_pllss(const char * name,const char * parent_name,void __iomem * clk_base,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2326*4882a593Smuzhiyun struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
2327*4882a593Smuzhiyun void __iomem *clk_base, unsigned long flags,
2328*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2329*4882a593Smuzhiyun spinlock_t *lock)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2332*4882a593Smuzhiyun struct clk *clk, *parent;
2333*4882a593Smuzhiyun struct tegra_clk_pll_freq_table cfg;
2334*4882a593Smuzhiyun unsigned long parent_rate;
2335*4882a593Smuzhiyun u32 val, val_iddq;
2336*4882a593Smuzhiyun int i;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun if (!pll_params->div_nmp)
2339*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun parent = __clk_lookup(parent_name);
2342*4882a593Smuzhiyun if (!parent) {
2343*4882a593Smuzhiyun WARN(1, "parent clk %s of %s must be registered first\n",
2344*4882a593Smuzhiyun parent_name, name);
2345*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2349*4882a593Smuzhiyun if (IS_ERR(pll))
2350*4882a593Smuzhiyun return ERR_CAST(pll);
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun val = pll_readl_base(pll);
2353*4882a593Smuzhiyun val &= ~PLLSS_REF_SRC_SEL_MASK;
2354*4882a593Smuzhiyun pll_writel_base(val, pll);
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun parent_rate = clk_get_rate(parent);
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun /* initialize PLL to minimum rate */
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
2363*4882a593Smuzhiyun cfg.n = cfg.m * pll_params->vco_min / parent_rate;
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
2366*4882a593Smuzhiyun ;
2367*4882a593Smuzhiyun if (!i) {
2368*4882a593Smuzhiyun kfree(pll);
2369*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun _update_pll_mnp(pll, &cfg);
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
2377*4882a593Smuzhiyun pll_writel(PLLSS_CFG_DEFAULT, pll_params->ext_misc_reg[0], pll);
2378*4882a593Smuzhiyun pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[1], pll);
2379*4882a593Smuzhiyun pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[2], pll);
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun val = pll_readl_base(pll);
2382*4882a593Smuzhiyun val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
2383*4882a593Smuzhiyun if (val & PLL_BASE_ENABLE) {
2384*4882a593Smuzhiyun if (val_iddq & BIT(pll_params->iddq_bit_idx)) {
2385*4882a593Smuzhiyun WARN(1, "%s is on but IDDQ set\n", name);
2386*4882a593Smuzhiyun kfree(pll);
2387*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun } else {
2390*4882a593Smuzhiyun val_iddq |= BIT(pll_params->iddq_bit_idx);
2391*4882a593Smuzhiyun writel_relaxed(val_iddq, clk_base + pll_params->iddq_reg);
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun val &= ~PLLSS_LOCK_OVERRIDE;
2395*4882a593Smuzhiyun pll_writel_base(val, pll);
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2398*4882a593Smuzhiyun &tegra_clk_pllss_ops);
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun if (IS_ERR(clk))
2401*4882a593Smuzhiyun kfree(pll);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun return clk;
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun #endif
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun #if defined(CONFIG_ARCH_TEGRA_210_SOC)
tegra_clk_register_pllre_tegra210(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock,unsigned long parent_rate)2408*4882a593Smuzhiyun struct clk *tegra_clk_register_pllre_tegra210(const char *name,
2409*4882a593Smuzhiyun const char *parent_name, void __iomem *clk_base,
2410*4882a593Smuzhiyun void __iomem *pmc, unsigned long flags,
2411*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2412*4882a593Smuzhiyun spinlock_t *lock, unsigned long parent_rate)
2413*4882a593Smuzhiyun {
2414*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2415*4882a593Smuzhiyun struct clk *clk;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun if (pll_params->adjust_vco)
2420*4882a593Smuzhiyun pll_params->vco_min = pll_params->adjust_vco(pll_params,
2421*4882a593Smuzhiyun parent_rate);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2424*4882a593Smuzhiyun if (IS_ERR(pll))
2425*4882a593Smuzhiyun return ERR_CAST(pll);
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2428*4882a593Smuzhiyun &tegra_clk_pll_ops);
2429*4882a593Smuzhiyun if (IS_ERR(clk))
2430*4882a593Smuzhiyun kfree(pll);
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun return clk;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun
clk_plle_tegra210_is_enabled(struct clk_hw * hw)2435*4882a593Smuzhiyun static int clk_plle_tegra210_is_enabled(struct clk_hw *hw)
2436*4882a593Smuzhiyun {
2437*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
2438*4882a593Smuzhiyun u32 val;
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun val = pll_readl_base(pll);
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun return val & PLLE_BASE_ENABLE ? 1 : 0;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun
clk_plle_tegra210_enable(struct clk_hw * hw)2445*4882a593Smuzhiyun static int clk_plle_tegra210_enable(struct clk_hw *hw)
2446*4882a593Smuzhiyun {
2447*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
2448*4882a593Smuzhiyun struct tegra_clk_pll_freq_table sel;
2449*4882a593Smuzhiyun u32 val;
2450*4882a593Smuzhiyun int ret = 0;
2451*4882a593Smuzhiyun unsigned long flags = 0;
2452*4882a593Smuzhiyun unsigned long input_rate;
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun if (clk_plle_tegra210_is_enabled(hw))
2455*4882a593Smuzhiyun return 0;
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
2460*4882a593Smuzhiyun return -EINVAL;
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun if (pll->lock)
2463*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun val = pll_readl(pll->params->aux_reg, pll);
2466*4882a593Smuzhiyun if (val & PLLE_AUX_SEQ_ENABLE)
2467*4882a593Smuzhiyun goto out;
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun val = pll_readl_base(pll);
2470*4882a593Smuzhiyun val &= ~BIT(30); /* Disable lock override */
2471*4882a593Smuzhiyun pll_writel_base(val, pll);
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun val = pll_readl_misc(pll);
2474*4882a593Smuzhiyun val |= PLLE_MISC_LOCK_ENABLE;
2475*4882a593Smuzhiyun val |= PLLE_MISC_IDDQ_SW_CTRL;
2476*4882a593Smuzhiyun val &= ~PLLE_MISC_IDDQ_SW_VALUE;
2477*4882a593Smuzhiyun val |= PLLE_MISC_PLLE_PTS;
2478*4882a593Smuzhiyun val &= ~(PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK);
2479*4882a593Smuzhiyun pll_writel_misc(val, pll);
2480*4882a593Smuzhiyun udelay(5);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun val = pll_readl(PLLE_SS_CTRL, pll);
2483*4882a593Smuzhiyun val |= PLLE_SS_DISABLE;
2484*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun val = pll_readl_base(pll);
2487*4882a593Smuzhiyun val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
2488*4882a593Smuzhiyun divm_mask_shifted(pll));
2489*4882a593Smuzhiyun val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
2490*4882a593Smuzhiyun val |= sel.m << divm_shift(pll);
2491*4882a593Smuzhiyun val |= sel.n << divn_shift(pll);
2492*4882a593Smuzhiyun val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
2493*4882a593Smuzhiyun pll_writel_base(val, pll);
2494*4882a593Smuzhiyun udelay(1);
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun val = pll_readl_base(pll);
2497*4882a593Smuzhiyun val |= PLLE_BASE_ENABLE;
2498*4882a593Smuzhiyun pll_writel_base(val, pll);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun ret = clk_pll_wait_for_lock(pll);
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun if (ret < 0)
2503*4882a593Smuzhiyun goto out;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun val = pll_readl(PLLE_SS_CTRL, pll);
2506*4882a593Smuzhiyun val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
2507*4882a593Smuzhiyun val &= ~PLLE_SS_COEFFICIENTS_MASK;
2508*4882a593Smuzhiyun val |= PLLE_SS_COEFFICIENTS_VAL_TEGRA210;
2509*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
2510*4882a593Smuzhiyun val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
2511*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
2512*4882a593Smuzhiyun udelay(1);
2513*4882a593Smuzhiyun val &= ~PLLE_SS_CNTL_INTERP_RESET;
2514*4882a593Smuzhiyun pll_writel(val, PLLE_SS_CTRL, pll);
2515*4882a593Smuzhiyun udelay(1);
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun val = pll_readl_misc(pll);
2518*4882a593Smuzhiyun val &= ~PLLE_MISC_IDDQ_SW_CTRL;
2519*4882a593Smuzhiyun pll_writel_misc(val, pll);
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun val = pll_readl(pll->params->aux_reg, pll);
2522*4882a593Smuzhiyun val |= (PLLE_AUX_USE_LOCKDET | PLLE_AUX_SS_SEQ_INCLUDE);
2523*4882a593Smuzhiyun val &= ~(PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL);
2524*4882a593Smuzhiyun pll_writel(val, pll->params->aux_reg, pll);
2525*4882a593Smuzhiyun udelay(1);
2526*4882a593Smuzhiyun val |= PLLE_AUX_SEQ_ENABLE;
2527*4882a593Smuzhiyun pll_writel(val, pll->params->aux_reg, pll);
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun out:
2530*4882a593Smuzhiyun if (pll->lock)
2531*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun return ret;
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun
clk_plle_tegra210_disable(struct clk_hw * hw)2536*4882a593Smuzhiyun static void clk_plle_tegra210_disable(struct clk_hw *hw)
2537*4882a593Smuzhiyun {
2538*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
2539*4882a593Smuzhiyun unsigned long flags = 0;
2540*4882a593Smuzhiyun u32 val;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun if (pll->lock)
2543*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun /* If PLLE HW sequencer is enabled, SW should not disable PLLE */
2546*4882a593Smuzhiyun val = pll_readl(pll->params->aux_reg, pll);
2547*4882a593Smuzhiyun if (val & PLLE_AUX_SEQ_ENABLE)
2548*4882a593Smuzhiyun goto out;
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun val = pll_readl_base(pll);
2551*4882a593Smuzhiyun val &= ~PLLE_BASE_ENABLE;
2552*4882a593Smuzhiyun pll_writel_base(val, pll);
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun val = pll_readl(pll->params->aux_reg, pll);
2555*4882a593Smuzhiyun val |= PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL;
2556*4882a593Smuzhiyun pll_writel(val, pll->params->aux_reg, pll);
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun val = pll_readl_misc(pll);
2559*4882a593Smuzhiyun val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
2560*4882a593Smuzhiyun pll_writel_misc(val, pll);
2561*4882a593Smuzhiyun udelay(1);
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun out:
2564*4882a593Smuzhiyun if (pll->lock)
2565*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
2566*4882a593Smuzhiyun }
2567*4882a593Smuzhiyun
tegra_clk_plle_t210_restore_context(struct clk_hw * hw)2568*4882a593Smuzhiyun static void tegra_clk_plle_t210_restore_context(struct clk_hw *hw)
2569*4882a593Smuzhiyun {
2570*4882a593Smuzhiyun struct tegra_clk_pll *pll = to_clk_pll(hw);
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun _clk_plle_tegra_init_parent(pll);
2573*4882a593Smuzhiyun }
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun static const struct clk_ops tegra_clk_plle_tegra210_ops = {
2576*4882a593Smuzhiyun .is_enabled = clk_plle_tegra210_is_enabled,
2577*4882a593Smuzhiyun .enable = clk_plle_tegra210_enable,
2578*4882a593Smuzhiyun .disable = clk_plle_tegra210_disable,
2579*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
2580*4882a593Smuzhiyun .restore_context = tegra_clk_plle_t210_restore_context,
2581*4882a593Smuzhiyun };
2582*4882a593Smuzhiyun
tegra_clk_register_plle_tegra210(const char * name,const char * parent_name,void __iomem * clk_base,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2583*4882a593Smuzhiyun struct clk *tegra_clk_register_plle_tegra210(const char *name,
2584*4882a593Smuzhiyun const char *parent_name,
2585*4882a593Smuzhiyun void __iomem *clk_base, unsigned long flags,
2586*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2587*4882a593Smuzhiyun spinlock_t *lock)
2588*4882a593Smuzhiyun {
2589*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2590*4882a593Smuzhiyun struct clk *clk;
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2593*4882a593Smuzhiyun if (IS_ERR(pll))
2594*4882a593Smuzhiyun return ERR_CAST(pll);
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun _clk_plle_tegra_init_parent(pll);
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2599*4882a593Smuzhiyun &tegra_clk_plle_tegra210_ops);
2600*4882a593Smuzhiyun if (IS_ERR(clk))
2601*4882a593Smuzhiyun kfree(pll);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun return clk;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun
tegra_clk_register_pllc_tegra210(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2606*4882a593Smuzhiyun struct clk *tegra_clk_register_pllc_tegra210(const char *name,
2607*4882a593Smuzhiyun const char *parent_name, void __iomem *clk_base,
2608*4882a593Smuzhiyun void __iomem *pmc, unsigned long flags,
2609*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2610*4882a593Smuzhiyun spinlock_t *lock)
2611*4882a593Smuzhiyun {
2612*4882a593Smuzhiyun struct clk *parent, *clk;
2613*4882a593Smuzhiyun const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
2614*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2615*4882a593Smuzhiyun unsigned long parent_rate;
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun if (!p_tohw)
2618*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun parent = __clk_lookup(parent_name);
2621*4882a593Smuzhiyun if (!parent) {
2622*4882a593Smuzhiyun WARN(1, "parent clk %s of %s must be registered first\n",
2623*4882a593Smuzhiyun name, parent_name);
2624*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun parent_rate = clk_get_rate(parent);
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun if (pll_params->adjust_vco)
2632*4882a593Smuzhiyun pll_params->vco_min = pll_params->adjust_vco(pll_params,
2633*4882a593Smuzhiyun parent_rate);
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLL_BYPASS;
2636*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2637*4882a593Smuzhiyun if (IS_ERR(pll))
2638*4882a593Smuzhiyun return ERR_CAST(pll);
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2641*4882a593Smuzhiyun &tegra_clk_pll_ops);
2642*4882a593Smuzhiyun if (IS_ERR(clk))
2643*4882a593Smuzhiyun kfree(pll);
2644*4882a593Smuzhiyun
2645*4882a593Smuzhiyun return clk;
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun
tegra_clk_register_pllss_tegra210(const char * name,const char * parent_name,void __iomem * clk_base,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2648*4882a593Smuzhiyun struct clk *tegra_clk_register_pllss_tegra210(const char *name,
2649*4882a593Smuzhiyun const char *parent_name, void __iomem *clk_base,
2650*4882a593Smuzhiyun unsigned long flags,
2651*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2652*4882a593Smuzhiyun spinlock_t *lock)
2653*4882a593Smuzhiyun {
2654*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2655*4882a593Smuzhiyun struct clk *clk, *parent;
2656*4882a593Smuzhiyun unsigned long parent_rate;
2657*4882a593Smuzhiyun u32 val;
2658*4882a593Smuzhiyun
2659*4882a593Smuzhiyun if (!pll_params->div_nmp)
2660*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun parent = __clk_lookup(parent_name);
2663*4882a593Smuzhiyun if (!parent) {
2664*4882a593Smuzhiyun WARN(1, "parent clk %s of %s must be registered first\n",
2665*4882a593Smuzhiyun name, parent_name);
2666*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun val = readl_relaxed(clk_base + pll_params->base_reg);
2670*4882a593Smuzhiyun if (val & PLLSS_REF_SRC_SEL_MASK) {
2671*4882a593Smuzhiyun WARN(1, "not supported reference clock for %s\n", name);
2672*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2673*4882a593Smuzhiyun }
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun parent_rate = clk_get_rate(parent);
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun if (pll_params->adjust_vco)
2680*4882a593Smuzhiyun pll_params->vco_min = pll_params->adjust_vco(pll_params,
2681*4882a593Smuzhiyun parent_rate);
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLL_BYPASS;
2684*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2685*4882a593Smuzhiyun if (IS_ERR(pll))
2686*4882a593Smuzhiyun return ERR_CAST(pll);
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2689*4882a593Smuzhiyun &tegra_clk_pll_ops);
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun if (IS_ERR(clk))
2692*4882a593Smuzhiyun kfree(pll);
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun return clk;
2695*4882a593Smuzhiyun }
2696*4882a593Smuzhiyun
tegra_clk_register_pllmb(const char * name,const char * parent_name,void __iomem * clk_base,void __iomem * pmc,unsigned long flags,struct tegra_clk_pll_params * pll_params,spinlock_t * lock)2697*4882a593Smuzhiyun struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
2698*4882a593Smuzhiyun void __iomem *clk_base, void __iomem *pmc,
2699*4882a593Smuzhiyun unsigned long flags,
2700*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params,
2701*4882a593Smuzhiyun spinlock_t *lock)
2702*4882a593Smuzhiyun {
2703*4882a593Smuzhiyun struct tegra_clk_pll *pll;
2704*4882a593Smuzhiyun struct clk *clk, *parent;
2705*4882a593Smuzhiyun unsigned long parent_rate;
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun if (!pll_params->pdiv_tohw)
2708*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun parent = __clk_lookup(parent_name);
2711*4882a593Smuzhiyun if (!parent) {
2712*4882a593Smuzhiyun WARN(1, "parent clk %s of %s must be registered first\n",
2713*4882a593Smuzhiyun parent_name, name);
2714*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun parent_rate = clk_get_rate(parent);
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun if (pll_params->adjust_vco)
2722*4882a593Smuzhiyun pll_params->vco_min = pll_params->adjust_vco(pll_params,
2723*4882a593Smuzhiyun parent_rate);
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLL_BYPASS;
2726*4882a593Smuzhiyun pll_params->flags |= TEGRA_PLLMB;
2727*4882a593Smuzhiyun pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2728*4882a593Smuzhiyun if (IS_ERR(pll))
2729*4882a593Smuzhiyun return ERR_CAST(pll);
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2732*4882a593Smuzhiyun &tegra_clk_pll_ops);
2733*4882a593Smuzhiyun if (IS_ERR(clk))
2734*4882a593Smuzhiyun kfree(pll);
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun return clk;
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun #endif
2740