xref: /OK3568_Linux_fs/kernel/drivers/clk/tegra/clk-divider.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2012, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "clk.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define pll_out_override(p) (BIT((p->shift - 6)))
15*4882a593Smuzhiyun #define div_mask(d) ((1 << (d->width)) - 1)
16*4882a593Smuzhiyun #define get_mul(d) (1 << d->frac_width)
17*4882a593Smuzhiyun #define get_max_div(d) div_mask(d)
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define PERIPH_CLK_UART_DIV_ENB BIT(24)
20*4882a593Smuzhiyun 
get_div(struct tegra_clk_frac_div * divider,unsigned long rate,unsigned long parent_rate)21*4882a593Smuzhiyun static int get_div(struct tegra_clk_frac_div *divider, unsigned long rate,
22*4882a593Smuzhiyun 		   unsigned long parent_rate)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	int div;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	div = div_frac_get(rate, parent_rate, divider->width,
27*4882a593Smuzhiyun 			   divider->frac_width, divider->flags);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	if (div < 0)
30*4882a593Smuzhiyun 		return 0;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	return div;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
clk_frac_div_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)35*4882a593Smuzhiyun static unsigned long clk_frac_div_recalc_rate(struct clk_hw *hw,
36*4882a593Smuzhiyun 					     unsigned long parent_rate)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct tegra_clk_frac_div *divider = to_clk_frac_div(hw);
39*4882a593Smuzhiyun 	u32 reg;
40*4882a593Smuzhiyun 	int div, mul;
41*4882a593Smuzhiyun 	u64 rate = parent_rate;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	reg = readl_relaxed(divider->reg);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if ((divider->flags & TEGRA_DIVIDER_UART) &&
46*4882a593Smuzhiyun 	    !(reg & PERIPH_CLK_UART_DIV_ENB))
47*4882a593Smuzhiyun 		return rate;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	div = (reg >> divider->shift) & div_mask(divider);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	mul = get_mul(divider);
52*4882a593Smuzhiyun 	div += mul;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	rate *= mul;
55*4882a593Smuzhiyun 	rate += div - 1;
56*4882a593Smuzhiyun 	do_div(rate, div);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return rate;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
clk_frac_div_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)61*4882a593Smuzhiyun static long clk_frac_div_round_rate(struct clk_hw *hw, unsigned long rate,
62*4882a593Smuzhiyun 				   unsigned long *prate)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct tegra_clk_frac_div *divider = to_clk_frac_div(hw);
65*4882a593Smuzhiyun 	int div, mul;
66*4882a593Smuzhiyun 	unsigned long output_rate = *prate;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (!rate)
69*4882a593Smuzhiyun 		return output_rate;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	div = get_div(divider, rate, output_rate);
72*4882a593Smuzhiyun 	if (div < 0)
73*4882a593Smuzhiyun 		return *prate;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	mul = get_mul(divider);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return DIV_ROUND_UP(output_rate * mul, div + mul);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
clk_frac_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)80*4882a593Smuzhiyun static int clk_frac_div_set_rate(struct clk_hw *hw, unsigned long rate,
81*4882a593Smuzhiyun 				unsigned long parent_rate)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct tegra_clk_frac_div *divider = to_clk_frac_div(hw);
84*4882a593Smuzhiyun 	int div;
85*4882a593Smuzhiyun 	unsigned long flags = 0;
86*4882a593Smuzhiyun 	u32 val;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	div = get_div(divider, rate, parent_rate);
89*4882a593Smuzhiyun 	if (div < 0)
90*4882a593Smuzhiyun 		return div;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	if (divider->lock)
93*4882a593Smuzhiyun 		spin_lock_irqsave(divider->lock, flags);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	val = readl_relaxed(divider->reg);
96*4882a593Smuzhiyun 	val &= ~(div_mask(divider) << divider->shift);
97*4882a593Smuzhiyun 	val |= div << divider->shift;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (divider->flags & TEGRA_DIVIDER_UART) {
100*4882a593Smuzhiyun 		if (div)
101*4882a593Smuzhiyun 			val |= PERIPH_CLK_UART_DIV_ENB;
102*4882a593Smuzhiyun 		else
103*4882a593Smuzhiyun 			val &= ~PERIPH_CLK_UART_DIV_ENB;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (divider->flags & TEGRA_DIVIDER_FIXED)
107*4882a593Smuzhiyun 		val |= pll_out_override(divider);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	writel_relaxed(val, divider->reg);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (divider->lock)
112*4882a593Smuzhiyun 		spin_unlock_irqrestore(divider->lock, flags);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
clk_divider_restore_context(struct clk_hw * hw)117*4882a593Smuzhiyun static void clk_divider_restore_context(struct clk_hw *hw)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct clk_hw *parent = clk_hw_get_parent(hw);
120*4882a593Smuzhiyun 	unsigned long parent_rate = clk_hw_get_rate(parent);
121*4882a593Smuzhiyun 	unsigned long rate = clk_hw_get_rate(hw);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (clk_frac_div_set_rate(hw, rate, parent_rate) < 0)
124*4882a593Smuzhiyun 		WARN_ON(1);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun const struct clk_ops tegra_clk_frac_div_ops = {
128*4882a593Smuzhiyun 	.recalc_rate = clk_frac_div_recalc_rate,
129*4882a593Smuzhiyun 	.set_rate = clk_frac_div_set_rate,
130*4882a593Smuzhiyun 	.round_rate = clk_frac_div_round_rate,
131*4882a593Smuzhiyun 	.restore_context = clk_divider_restore_context,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
tegra_clk_register_divider(const char * name,const char * parent_name,void __iomem * reg,unsigned long flags,u8 clk_divider_flags,u8 shift,u8 width,u8 frac_width,spinlock_t * lock)134*4882a593Smuzhiyun struct clk *tegra_clk_register_divider(const char *name,
135*4882a593Smuzhiyun 		const char *parent_name, void __iomem *reg,
136*4882a593Smuzhiyun 		unsigned long flags, u8 clk_divider_flags, u8 shift, u8 width,
137*4882a593Smuzhiyun 		u8 frac_width, spinlock_t *lock)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct tegra_clk_frac_div *divider;
140*4882a593Smuzhiyun 	struct clk *clk;
141*4882a593Smuzhiyun 	struct clk_init_data init;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	divider = kzalloc(sizeof(*divider), GFP_KERNEL);
144*4882a593Smuzhiyun 	if (!divider) {
145*4882a593Smuzhiyun 		pr_err("%s: could not allocate fractional divider clk\n",
146*4882a593Smuzhiyun 		       __func__);
147*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	init.name = name;
151*4882a593Smuzhiyun 	init.ops = &tegra_clk_frac_div_ops;
152*4882a593Smuzhiyun 	init.flags = flags;
153*4882a593Smuzhiyun 	init.parent_names = parent_name ? &parent_name : NULL;
154*4882a593Smuzhiyun 	init.num_parents = parent_name ? 1 : 0;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	divider->reg = reg;
157*4882a593Smuzhiyun 	divider->shift = shift;
158*4882a593Smuzhiyun 	divider->width = width;
159*4882a593Smuzhiyun 	divider->frac_width = frac_width;
160*4882a593Smuzhiyun 	divider->lock = lock;
161*4882a593Smuzhiyun 	divider->flags = clk_divider_flags;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Data in .init is copied by clk_register(), so stack variable OK */
164*4882a593Smuzhiyun 	divider->hw.init = &init;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	clk = clk_register(NULL, &divider->hw);
167*4882a593Smuzhiyun 	if (IS_ERR(clk))
168*4882a593Smuzhiyun 		kfree(divider);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return clk;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const struct clk_div_table mc_div_table[] = {
174*4882a593Smuzhiyun 	{ .val = 0, .div = 2 },
175*4882a593Smuzhiyun 	{ .val = 1, .div = 1 },
176*4882a593Smuzhiyun 	{ .val = 0, .div = 0 },
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
tegra_clk_register_mc(const char * name,const char * parent_name,void __iomem * reg,spinlock_t * lock)179*4882a593Smuzhiyun struct clk *tegra_clk_register_mc(const char *name, const char *parent_name,
180*4882a593Smuzhiyun 				  void __iomem *reg, spinlock_t *lock)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	return clk_register_divider_table(NULL, name, parent_name,
183*4882a593Smuzhiyun 					  CLK_IS_CRITICAL,
184*4882a593Smuzhiyun 					  reg, 16, 1, CLK_DIVIDER_READ_ONLY,
185*4882a593Smuzhiyun 					  mc_div_table, lock);
186*4882a593Smuzhiyun }
187