xref: /OK3568_Linux_fs/kernel/drivers/clk/sunxi/clk-sun9i-mmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015 Chen-Yu Tsai
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Chen-Yu Tsai	<wens@csie.org>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/reset.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/reset-controller.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define SUN9I_MMC_WIDTH		4
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SUN9I_MMC_GATE_BIT	16
24*4882a593Smuzhiyun #define SUN9I_MMC_RESET_BIT	18
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct sun9i_mmc_clk_data {
27*4882a593Smuzhiyun 	spinlock_t			lock;
28*4882a593Smuzhiyun 	void __iomem			*membase;
29*4882a593Smuzhiyun 	struct clk			*clk;
30*4882a593Smuzhiyun 	struct reset_control		*reset;
31*4882a593Smuzhiyun 	struct clk_onecell_data		clk_data;
32*4882a593Smuzhiyun 	struct reset_controller_dev	rcdev;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
sun9i_mmc_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)35*4882a593Smuzhiyun static int sun9i_mmc_reset_assert(struct reset_controller_dev *rcdev,
36*4882a593Smuzhiyun 			      unsigned long id)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct sun9i_mmc_clk_data *data = container_of(rcdev,
39*4882a593Smuzhiyun 						       struct sun9i_mmc_clk_data,
40*4882a593Smuzhiyun 						       rcdev);
41*4882a593Smuzhiyun 	unsigned long flags;
42*4882a593Smuzhiyun 	void __iomem *reg = data->membase + SUN9I_MMC_WIDTH * id;
43*4882a593Smuzhiyun 	u32 val;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	clk_prepare_enable(data->clk);
46*4882a593Smuzhiyun 	spin_lock_irqsave(&data->lock, flags);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	val = readl(reg);
49*4882a593Smuzhiyun 	writel(val & ~BIT(SUN9I_MMC_RESET_BIT), reg);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data->lock, flags);
52*4882a593Smuzhiyun 	clk_disable_unprepare(data->clk);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
sun9i_mmc_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)57*4882a593Smuzhiyun static int sun9i_mmc_reset_deassert(struct reset_controller_dev *rcdev,
58*4882a593Smuzhiyun 				unsigned long id)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct sun9i_mmc_clk_data *data = container_of(rcdev,
61*4882a593Smuzhiyun 						       struct sun9i_mmc_clk_data,
62*4882a593Smuzhiyun 						       rcdev);
63*4882a593Smuzhiyun 	unsigned long flags;
64*4882a593Smuzhiyun 	void __iomem *reg = data->membase + SUN9I_MMC_WIDTH * id;
65*4882a593Smuzhiyun 	u32 val;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	clk_prepare_enable(data->clk);
68*4882a593Smuzhiyun 	spin_lock_irqsave(&data->lock, flags);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	val = readl(reg);
71*4882a593Smuzhiyun 	writel(val | BIT(SUN9I_MMC_RESET_BIT), reg);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	spin_unlock_irqrestore(&data->lock, flags);
74*4882a593Smuzhiyun 	clk_disable_unprepare(data->clk);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
sun9i_mmc_reset_reset(struct reset_controller_dev * rcdev,unsigned long id)79*4882a593Smuzhiyun static int sun9i_mmc_reset_reset(struct reset_controller_dev *rcdev,
80*4882a593Smuzhiyun 				 unsigned long id)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	sun9i_mmc_reset_assert(rcdev, id);
83*4882a593Smuzhiyun 	udelay(10);
84*4882a593Smuzhiyun 	sun9i_mmc_reset_deassert(rcdev, id);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static const struct reset_control_ops sun9i_mmc_reset_ops = {
90*4882a593Smuzhiyun 	.assert		= sun9i_mmc_reset_assert,
91*4882a593Smuzhiyun 	.deassert	= sun9i_mmc_reset_deassert,
92*4882a593Smuzhiyun 	.reset		= sun9i_mmc_reset_reset,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
sun9i_a80_mmc_config_clk_probe(struct platform_device * pdev)95*4882a593Smuzhiyun static int sun9i_a80_mmc_config_clk_probe(struct platform_device *pdev)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
98*4882a593Smuzhiyun 	struct sun9i_mmc_clk_data *data;
99*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
100*4882a593Smuzhiyun 	const char *clk_name = np->name;
101*4882a593Smuzhiyun 	const char *clk_parent;
102*4882a593Smuzhiyun 	struct resource *r;
103*4882a593Smuzhiyun 	int count, i, ret;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
106*4882a593Smuzhiyun 	if (!data)
107*4882a593Smuzhiyun 		return -ENOMEM;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	spin_lock_init(&data->lock);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
112*4882a593Smuzhiyun 	if (!r)
113*4882a593Smuzhiyun 		return -EINVAL;
114*4882a593Smuzhiyun 	/* one clock/reset pair per word */
115*4882a593Smuzhiyun 	count = DIV_ROUND_UP((resource_size(r)), SUN9I_MMC_WIDTH);
116*4882a593Smuzhiyun 	data->membase = devm_ioremap_resource(&pdev->dev, r);
117*4882a593Smuzhiyun 	if (IS_ERR(data->membase))
118*4882a593Smuzhiyun 		return PTR_ERR(data->membase);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	clk_data = &data->clk_data;
121*4882a593Smuzhiyun 	clk_data->clk_num = count;
122*4882a593Smuzhiyun 	clk_data->clks = devm_kcalloc(&pdev->dev, count, sizeof(struct clk *),
123*4882a593Smuzhiyun 				      GFP_KERNEL);
124*4882a593Smuzhiyun 	if (!clk_data->clks)
125*4882a593Smuzhiyun 		return -ENOMEM;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	data->clk = devm_clk_get(&pdev->dev, NULL);
128*4882a593Smuzhiyun 	if (IS_ERR(data->clk)) {
129*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not get clock\n");
130*4882a593Smuzhiyun 		return PTR_ERR(data->clk);
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	data->reset = devm_reset_control_get_exclusive(&pdev->dev, NULL);
134*4882a593Smuzhiyun 	if (IS_ERR(data->reset)) {
135*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not get reset control\n");
136*4882a593Smuzhiyun 		return PTR_ERR(data->reset);
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	ret = reset_control_deassert(data->reset);
140*4882a593Smuzhiyun 	if (ret) {
141*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Reset deassert err %d\n", ret);
142*4882a593Smuzhiyun 		return ret;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	clk_parent = __clk_get_name(data->clk);
146*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
147*4882a593Smuzhiyun 		of_property_read_string_index(np, "clock-output-names",
148*4882a593Smuzhiyun 					      i, &clk_name);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		clk_data->clks[i] = clk_register_gate(&pdev->dev, clk_name,
151*4882a593Smuzhiyun 						      clk_parent, 0,
152*4882a593Smuzhiyun 						      data->membase + SUN9I_MMC_WIDTH * i,
153*4882a593Smuzhiyun 						      SUN9I_MMC_GATE_BIT, 0,
154*4882a593Smuzhiyun 						      &data->lock);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		if (IS_ERR(clk_data->clks[i])) {
157*4882a593Smuzhiyun 			ret = PTR_ERR(clk_data->clks[i]);
158*4882a593Smuzhiyun 			goto err_clk_register;
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	ret = of_clk_add_provider(np, of_clk_src_onecell_get, clk_data);
163*4882a593Smuzhiyun 	if (ret)
164*4882a593Smuzhiyun 		goto err_clk_provider;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	data->rcdev.owner = THIS_MODULE;
167*4882a593Smuzhiyun 	data->rcdev.nr_resets = count;
168*4882a593Smuzhiyun 	data->rcdev.ops = &sun9i_mmc_reset_ops;
169*4882a593Smuzhiyun 	data->rcdev.of_node = pdev->dev.of_node;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	ret = reset_controller_register(&data->rcdev);
172*4882a593Smuzhiyun 	if (ret)
173*4882a593Smuzhiyun 		goto err_rc_reg;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	platform_set_drvdata(pdev, data);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun err_rc_reg:
180*4882a593Smuzhiyun 	of_clk_del_provider(np);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun err_clk_provider:
183*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
184*4882a593Smuzhiyun 		clk_unregister(clk_data->clks[i]);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun err_clk_register:
187*4882a593Smuzhiyun 	reset_control_assert(data->reset);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const struct of_device_id sun9i_a80_mmc_config_clk_dt_ids[] = {
193*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun9i-a80-mmc-config-clk" },
194*4882a593Smuzhiyun 	{ /* sentinel */ }
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct platform_driver sun9i_a80_mmc_config_clk_driver = {
198*4882a593Smuzhiyun 	.driver = {
199*4882a593Smuzhiyun 		.name = "sun9i-a80-mmc-config-clk",
200*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
201*4882a593Smuzhiyun 		.of_match_table = sun9i_a80_mmc_config_clk_dt_ids,
202*4882a593Smuzhiyun 	},
203*4882a593Smuzhiyun 	.probe = sun9i_a80_mmc_config_clk_probe,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun builtin_platform_driver(sun9i_a80_mmc_config_clk_driver);
206