1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2014 Chen-Yu Tsai
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Chen-Yu Tsai <wens@csie.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/log2.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "clk-factors.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /**
18*4882a593Smuzhiyun * sun9i_a80_get_pll4_factors() - calculates n, p, m factors for PLL4
19*4882a593Smuzhiyun * PLL4 rate is calculated as follows
20*4882a593Smuzhiyun * rate = (parent_rate * n >> p) / (m + 1);
21*4882a593Smuzhiyun * parent_rate is always 24MHz
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * p and m are named div1 and div2 in Allwinner's SDK
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
sun9i_a80_get_pll4_factors(struct factors_request * req)26*4882a593Smuzhiyun static void sun9i_a80_get_pll4_factors(struct factors_request *req)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun int n;
29*4882a593Smuzhiyun int m = 1;
30*4882a593Smuzhiyun int p = 1;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Normalize value to a 6 MHz multiple (24 MHz / 4) */
33*4882a593Smuzhiyun n = DIV_ROUND_UP(req->rate, 6000000);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* If n is too large switch to steps of 12 MHz */
36*4882a593Smuzhiyun if (n > 255) {
37*4882a593Smuzhiyun m = 0;
38*4882a593Smuzhiyun n = (n + 1) / 2;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* If n is still too large switch to steps of 24 MHz */
42*4882a593Smuzhiyun if (n > 255) {
43*4882a593Smuzhiyun p = 0;
44*4882a593Smuzhiyun n = (n + 1) / 2;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* n must be between 12 and 255 */
48*4882a593Smuzhiyun if (n > 255)
49*4882a593Smuzhiyun n = 255;
50*4882a593Smuzhiyun else if (n < 12)
51*4882a593Smuzhiyun n = 12;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun req->rate = ((24000000 * n) >> p) / (m + 1);
54*4882a593Smuzhiyun req->n = n;
55*4882a593Smuzhiyun req->m = m;
56*4882a593Smuzhiyun req->p = p;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const struct clk_factors_config sun9i_a80_pll4_config = {
60*4882a593Smuzhiyun .mshift = 18,
61*4882a593Smuzhiyun .mwidth = 1,
62*4882a593Smuzhiyun .nshift = 8,
63*4882a593Smuzhiyun .nwidth = 8,
64*4882a593Smuzhiyun .pshift = 16,
65*4882a593Smuzhiyun .pwidth = 1,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const struct factors_data sun9i_a80_pll4_data __initconst = {
69*4882a593Smuzhiyun .enable = 31,
70*4882a593Smuzhiyun .table = &sun9i_a80_pll4_config,
71*4882a593Smuzhiyun .getter = sun9i_a80_get_pll4_factors,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static DEFINE_SPINLOCK(sun9i_a80_pll4_lock);
75*4882a593Smuzhiyun
sun9i_a80_pll4_setup(struct device_node * node)76*4882a593Smuzhiyun static void __init sun9i_a80_pll4_setup(struct device_node *node)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun void __iomem *reg;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
81*4882a593Smuzhiyun if (IS_ERR(reg)) {
82*4882a593Smuzhiyun pr_err("Could not get registers for a80-pll4-clk: %pOFn\n",
83*4882a593Smuzhiyun node);
84*4882a593Smuzhiyun return;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun sunxi_factors_register(node, &sun9i_a80_pll4_data,
88*4882a593Smuzhiyun &sun9i_a80_pll4_lock, reg);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_pll4, "allwinner,sun9i-a80-pll4-clk", sun9i_a80_pll4_setup);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /**
94*4882a593Smuzhiyun * sun9i_a80_get_gt_factors() - calculates m factor for GT
95*4882a593Smuzhiyun * GT rate is calculated as follows
96*4882a593Smuzhiyun * rate = parent_rate / (m + 1);
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun
sun9i_a80_get_gt_factors(struct factors_request * req)99*4882a593Smuzhiyun static void sun9i_a80_get_gt_factors(struct factors_request *req)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 div;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (req->parent_rate < req->rate)
104*4882a593Smuzhiyun req->rate = req->parent_rate;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun div = DIV_ROUND_UP(req->parent_rate, req->rate);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* maximum divider is 4 */
109*4882a593Smuzhiyun if (div > 4)
110*4882a593Smuzhiyun div = 4;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun req->rate = req->parent_rate / div;
113*4882a593Smuzhiyun req->m = div;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct clk_factors_config sun9i_a80_gt_config = {
117*4882a593Smuzhiyun .mshift = 0,
118*4882a593Smuzhiyun .mwidth = 2,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct factors_data sun9i_a80_gt_data __initconst = {
122*4882a593Smuzhiyun .mux = 24,
123*4882a593Smuzhiyun .muxmask = BIT(1) | BIT(0),
124*4882a593Smuzhiyun .table = &sun9i_a80_gt_config,
125*4882a593Smuzhiyun .getter = sun9i_a80_get_gt_factors,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static DEFINE_SPINLOCK(sun9i_a80_gt_lock);
129*4882a593Smuzhiyun
sun9i_a80_gt_setup(struct device_node * node)130*4882a593Smuzhiyun static void __init sun9i_a80_gt_setup(struct device_node *node)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun void __iomem *reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
135*4882a593Smuzhiyun if (IS_ERR(reg)) {
136*4882a593Smuzhiyun pr_err("Could not get registers for a80-gt-clk: %pOFn\n",
137*4882a593Smuzhiyun node);
138*4882a593Smuzhiyun return;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* The GT bus clock needs to be always enabled */
142*4882a593Smuzhiyun sunxi_factors_register_critical(node, &sun9i_a80_gt_data,
143*4882a593Smuzhiyun &sun9i_a80_gt_lock, reg);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_gt, "allwinner,sun9i-a80-gt-clk", sun9i_a80_gt_setup);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /**
149*4882a593Smuzhiyun * sun9i_a80_get_ahb_factors() - calculates p factor for AHB0/1/2
150*4882a593Smuzhiyun * AHB rate is calculated as follows
151*4882a593Smuzhiyun * rate = parent_rate >> p;
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun
sun9i_a80_get_ahb_factors(struct factors_request * req)154*4882a593Smuzhiyun static void sun9i_a80_get_ahb_factors(struct factors_request *req)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun u32 _p;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (req->parent_rate < req->rate)
159*4882a593Smuzhiyun req->rate = req->parent_rate;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun _p = order_base_2(DIV_ROUND_UP(req->parent_rate, req->rate));
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* maximum p is 3 */
164*4882a593Smuzhiyun if (_p > 3)
165*4882a593Smuzhiyun _p = 3;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun req->rate = req->parent_rate >> _p;
168*4882a593Smuzhiyun req->p = _p;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const struct clk_factors_config sun9i_a80_ahb_config = {
172*4882a593Smuzhiyun .pshift = 0,
173*4882a593Smuzhiyun .pwidth = 2,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct factors_data sun9i_a80_ahb_data __initconst = {
177*4882a593Smuzhiyun .mux = 24,
178*4882a593Smuzhiyun .muxmask = BIT(1) | BIT(0),
179*4882a593Smuzhiyun .table = &sun9i_a80_ahb_config,
180*4882a593Smuzhiyun .getter = sun9i_a80_get_ahb_factors,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static DEFINE_SPINLOCK(sun9i_a80_ahb_lock);
184*4882a593Smuzhiyun
sun9i_a80_ahb_setup(struct device_node * node)185*4882a593Smuzhiyun static void __init sun9i_a80_ahb_setup(struct device_node *node)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun void __iomem *reg;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
190*4882a593Smuzhiyun if (IS_ERR(reg)) {
191*4882a593Smuzhiyun pr_err("Could not get registers for a80-ahb-clk: %pOFn\n",
192*4882a593Smuzhiyun node);
193*4882a593Smuzhiyun return;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun sunxi_factors_register(node, &sun9i_a80_ahb_data,
197*4882a593Smuzhiyun &sun9i_a80_ahb_lock, reg);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_ahb, "allwinner,sun9i-a80-ahb-clk", sun9i_a80_ahb_setup);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct factors_data sun9i_a80_apb0_data __initconst = {
203*4882a593Smuzhiyun .mux = 24,
204*4882a593Smuzhiyun .muxmask = BIT(0),
205*4882a593Smuzhiyun .table = &sun9i_a80_ahb_config,
206*4882a593Smuzhiyun .getter = sun9i_a80_get_ahb_factors,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static DEFINE_SPINLOCK(sun9i_a80_apb0_lock);
210*4882a593Smuzhiyun
sun9i_a80_apb0_setup(struct device_node * node)211*4882a593Smuzhiyun static void __init sun9i_a80_apb0_setup(struct device_node *node)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun void __iomem *reg;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
216*4882a593Smuzhiyun if (IS_ERR(reg)) {
217*4882a593Smuzhiyun pr_err("Could not get registers for a80-apb0-clk: %pOFn\n",
218*4882a593Smuzhiyun node);
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun sunxi_factors_register(node, &sun9i_a80_apb0_data,
223*4882a593Smuzhiyun &sun9i_a80_apb0_lock, reg);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_apb0, "allwinner,sun9i-a80-apb0-clk", sun9i_a80_apb0_setup);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /**
229*4882a593Smuzhiyun * sun9i_a80_get_apb1_factors() - calculates m, p factors for APB1
230*4882a593Smuzhiyun * APB1 rate is calculated as follows
231*4882a593Smuzhiyun * rate = (parent_rate >> p) / (m + 1);
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun
sun9i_a80_get_apb1_factors(struct factors_request * req)234*4882a593Smuzhiyun static void sun9i_a80_get_apb1_factors(struct factors_request *req)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun u32 div;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (req->parent_rate < req->rate)
239*4882a593Smuzhiyun req->rate = req->parent_rate;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun div = DIV_ROUND_UP(req->parent_rate, req->rate);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Highest possible divider is 256 (p = 3, m = 31) */
244*4882a593Smuzhiyun if (div > 256)
245*4882a593Smuzhiyun div = 256;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun req->p = order_base_2(div);
248*4882a593Smuzhiyun req->m = (req->parent_rate >> req->p) - 1;
249*4882a593Smuzhiyun req->rate = (req->parent_rate >> req->p) / (req->m + 1);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const struct clk_factors_config sun9i_a80_apb1_config = {
253*4882a593Smuzhiyun .mshift = 0,
254*4882a593Smuzhiyun .mwidth = 5,
255*4882a593Smuzhiyun .pshift = 16,
256*4882a593Smuzhiyun .pwidth = 2,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static const struct factors_data sun9i_a80_apb1_data __initconst = {
260*4882a593Smuzhiyun .mux = 24,
261*4882a593Smuzhiyun .muxmask = BIT(0),
262*4882a593Smuzhiyun .table = &sun9i_a80_apb1_config,
263*4882a593Smuzhiyun .getter = sun9i_a80_get_apb1_factors,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static DEFINE_SPINLOCK(sun9i_a80_apb1_lock);
267*4882a593Smuzhiyun
sun9i_a80_apb1_setup(struct device_node * node)268*4882a593Smuzhiyun static void __init sun9i_a80_apb1_setup(struct device_node *node)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun void __iomem *reg;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
273*4882a593Smuzhiyun if (IS_ERR(reg)) {
274*4882a593Smuzhiyun pr_err("Could not get registers for a80-apb1-clk: %pOFn\n",
275*4882a593Smuzhiyun node);
276*4882a593Smuzhiyun return;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun sunxi_factors_register(node, &sun9i_a80_apb1_data,
280*4882a593Smuzhiyun &sun9i_a80_apb1_lock, reg);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_apb1, "allwinner,sun9i-a80-apb1-clk", sun9i_a80_apb1_setup);
283