xref: /OK3568_Linux_fs/kernel/drivers/clk/sunxi/clk-sun4i-tcon-ch1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015 Maxime Ripard
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Maxime Ripard <maxime.ripard@free-electrons.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define TCON_CH1_SCLK2_PARENTS		4
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define TCON_CH1_SCLK2_GATE_BIT		BIT(31)
18*4882a593Smuzhiyun #define TCON_CH1_SCLK2_MUX_MASK		3
19*4882a593Smuzhiyun #define TCON_CH1_SCLK2_MUX_SHIFT	24
20*4882a593Smuzhiyun #define TCON_CH1_SCLK2_DIV_MASK		0xf
21*4882a593Smuzhiyun #define TCON_CH1_SCLK2_DIV_SHIFT	0
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define TCON_CH1_SCLK1_GATE_BIT		BIT(15)
24*4882a593Smuzhiyun #define TCON_CH1_SCLK1_HALF_BIT		BIT(11)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct tcon_ch1_clk {
27*4882a593Smuzhiyun 	struct clk_hw	hw;
28*4882a593Smuzhiyun 	spinlock_t	lock;
29*4882a593Smuzhiyun 	void __iomem	*reg;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define hw_to_tclk(hw)	container_of(hw, struct tcon_ch1_clk, hw)
33*4882a593Smuzhiyun 
tcon_ch1_disable(struct clk_hw * hw)34*4882a593Smuzhiyun static void tcon_ch1_disable(struct clk_hw *hw)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk = hw_to_tclk(hw);
37*4882a593Smuzhiyun 	unsigned long flags;
38*4882a593Smuzhiyun 	u32 reg;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	spin_lock_irqsave(&tclk->lock, flags);
41*4882a593Smuzhiyun 	reg = readl(tclk->reg);
42*4882a593Smuzhiyun 	reg &= ~(TCON_CH1_SCLK2_GATE_BIT | TCON_CH1_SCLK1_GATE_BIT);
43*4882a593Smuzhiyun 	writel(reg, tclk->reg);
44*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tclk->lock, flags);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
tcon_ch1_enable(struct clk_hw * hw)47*4882a593Smuzhiyun static int tcon_ch1_enable(struct clk_hw *hw)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk = hw_to_tclk(hw);
50*4882a593Smuzhiyun 	unsigned long flags;
51*4882a593Smuzhiyun 	u32 reg;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	spin_lock_irqsave(&tclk->lock, flags);
54*4882a593Smuzhiyun 	reg = readl(tclk->reg);
55*4882a593Smuzhiyun 	reg |= TCON_CH1_SCLK2_GATE_BIT | TCON_CH1_SCLK1_GATE_BIT;
56*4882a593Smuzhiyun 	writel(reg, tclk->reg);
57*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tclk->lock, flags);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
tcon_ch1_is_enabled(struct clk_hw * hw)62*4882a593Smuzhiyun static int tcon_ch1_is_enabled(struct clk_hw *hw)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk = hw_to_tclk(hw);
65*4882a593Smuzhiyun 	u32 reg;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	reg = readl(tclk->reg);
68*4882a593Smuzhiyun 	return reg & (TCON_CH1_SCLK2_GATE_BIT | TCON_CH1_SCLK1_GATE_BIT);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
tcon_ch1_get_parent(struct clk_hw * hw)71*4882a593Smuzhiyun static u8 tcon_ch1_get_parent(struct clk_hw *hw)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk = hw_to_tclk(hw);
74*4882a593Smuzhiyun 	u32 reg;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	reg = readl(tclk->reg) >> TCON_CH1_SCLK2_MUX_SHIFT;
77*4882a593Smuzhiyun 	reg &= reg >> TCON_CH1_SCLK2_MUX_MASK;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return reg;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
tcon_ch1_set_parent(struct clk_hw * hw,u8 index)82*4882a593Smuzhiyun static int tcon_ch1_set_parent(struct clk_hw *hw, u8 index)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk = hw_to_tclk(hw);
85*4882a593Smuzhiyun 	unsigned long flags;
86*4882a593Smuzhiyun 	u32 reg;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	spin_lock_irqsave(&tclk->lock, flags);
89*4882a593Smuzhiyun 	reg = readl(tclk->reg);
90*4882a593Smuzhiyun 	reg &= ~(TCON_CH1_SCLK2_MUX_MASK << TCON_CH1_SCLK2_MUX_SHIFT);
91*4882a593Smuzhiyun 	reg |= index << TCON_CH1_SCLK2_MUX_SHIFT;
92*4882a593Smuzhiyun 	writel(reg, tclk->reg);
93*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tclk->lock, flags);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return 0;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
tcon_ch1_calc_divider(unsigned long rate,unsigned long parent_rate,u8 * div,bool * half)98*4882a593Smuzhiyun static unsigned long tcon_ch1_calc_divider(unsigned long rate,
99*4882a593Smuzhiyun 					   unsigned long parent_rate,
100*4882a593Smuzhiyun 					   u8 *div,
101*4882a593Smuzhiyun 					   bool *half)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	unsigned long best_rate = 0;
104*4882a593Smuzhiyun 	u8 best_m = 0, m;
105*4882a593Smuzhiyun 	bool is_double;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	for (m = 1; m < 16; m++) {
108*4882a593Smuzhiyun 		u8 d;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		for (d = 1; d < 3; d++) {
111*4882a593Smuzhiyun 			unsigned long tmp_rate;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 			tmp_rate = parent_rate / m / d;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 			if (tmp_rate > rate)
116*4882a593Smuzhiyun 				continue;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 			if (!best_rate ||
119*4882a593Smuzhiyun 			    (rate - tmp_rate) < (rate - best_rate)) {
120*4882a593Smuzhiyun 				best_rate = tmp_rate;
121*4882a593Smuzhiyun 				best_m = m;
122*4882a593Smuzhiyun 				is_double = d;
123*4882a593Smuzhiyun 			}
124*4882a593Smuzhiyun 		}
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (div && half) {
128*4882a593Smuzhiyun 		*div = best_m;
129*4882a593Smuzhiyun 		*half = is_double;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return best_rate;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
tcon_ch1_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)135*4882a593Smuzhiyun static int tcon_ch1_determine_rate(struct clk_hw *hw,
136*4882a593Smuzhiyun 				   struct clk_rate_request *req)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	long best_rate = -EINVAL;
139*4882a593Smuzhiyun 	int i;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
142*4882a593Smuzhiyun 		unsigned long parent_rate;
143*4882a593Smuzhiyun 		unsigned long tmp_rate;
144*4882a593Smuzhiyun 		struct clk_hw *parent;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		parent = clk_hw_get_parent_by_index(hw, i);
147*4882a593Smuzhiyun 		if (!parent)
148*4882a593Smuzhiyun 			continue;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		parent_rate = clk_hw_get_rate(parent);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		tmp_rate = tcon_ch1_calc_divider(req->rate, parent_rate,
153*4882a593Smuzhiyun 						 NULL, NULL);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		if (best_rate < 0 ||
156*4882a593Smuzhiyun 		    (req->rate - tmp_rate) < (req->rate - best_rate)) {
157*4882a593Smuzhiyun 			best_rate = tmp_rate;
158*4882a593Smuzhiyun 			req->best_parent_rate = parent_rate;
159*4882a593Smuzhiyun 			req->best_parent_hw = parent;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (best_rate < 0)
164*4882a593Smuzhiyun 		return best_rate;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	req->rate = best_rate;
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
tcon_ch1_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)170*4882a593Smuzhiyun static unsigned long tcon_ch1_recalc_rate(struct clk_hw *hw,
171*4882a593Smuzhiyun 					  unsigned long parent_rate)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk = hw_to_tclk(hw);
174*4882a593Smuzhiyun 	u32 reg;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	reg = readl(tclk->reg);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	parent_rate /= (reg & TCON_CH1_SCLK2_DIV_MASK) + 1;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (reg & TCON_CH1_SCLK1_HALF_BIT)
181*4882a593Smuzhiyun 		parent_rate /= 2;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return parent_rate;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
tcon_ch1_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)186*4882a593Smuzhiyun static int tcon_ch1_set_rate(struct clk_hw *hw, unsigned long rate,
187*4882a593Smuzhiyun 			     unsigned long parent_rate)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk = hw_to_tclk(hw);
190*4882a593Smuzhiyun 	unsigned long flags;
191*4882a593Smuzhiyun 	bool half;
192*4882a593Smuzhiyun 	u8 div_m;
193*4882a593Smuzhiyun 	u32 reg;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	tcon_ch1_calc_divider(rate, parent_rate, &div_m, &half);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	spin_lock_irqsave(&tclk->lock, flags);
198*4882a593Smuzhiyun 	reg = readl(tclk->reg);
199*4882a593Smuzhiyun 	reg &= ~(TCON_CH1_SCLK2_DIV_MASK | TCON_CH1_SCLK1_HALF_BIT);
200*4882a593Smuzhiyun 	reg |= (div_m - 1) & TCON_CH1_SCLK2_DIV_MASK;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (half)
203*4882a593Smuzhiyun 		reg |= TCON_CH1_SCLK1_HALF_BIT;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	writel(reg, tclk->reg);
206*4882a593Smuzhiyun 	spin_unlock_irqrestore(&tclk->lock, flags);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static const struct clk_ops tcon_ch1_ops = {
212*4882a593Smuzhiyun 	.disable	= tcon_ch1_disable,
213*4882a593Smuzhiyun 	.enable		= tcon_ch1_enable,
214*4882a593Smuzhiyun 	.is_enabled	= tcon_ch1_is_enabled,
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	.get_parent	= tcon_ch1_get_parent,
217*4882a593Smuzhiyun 	.set_parent	= tcon_ch1_set_parent,
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	.determine_rate	= tcon_ch1_determine_rate,
220*4882a593Smuzhiyun 	.recalc_rate	= tcon_ch1_recalc_rate,
221*4882a593Smuzhiyun 	.set_rate	= tcon_ch1_set_rate,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
tcon_ch1_setup(struct device_node * node)224*4882a593Smuzhiyun static void __init tcon_ch1_setup(struct device_node *node)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	const char *parents[TCON_CH1_SCLK2_PARENTS];
227*4882a593Smuzhiyun 	const char *clk_name = node->name;
228*4882a593Smuzhiyun 	struct clk_init_data init;
229*4882a593Smuzhiyun 	struct tcon_ch1_clk *tclk;
230*4882a593Smuzhiyun 	struct resource res;
231*4882a593Smuzhiyun 	struct clk *clk;
232*4882a593Smuzhiyun 	void __iomem *reg;
233*4882a593Smuzhiyun 	int ret;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	of_property_read_string(node, "clock-output-names", &clk_name);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	reg = of_io_request_and_map(node, 0, of_node_full_name(node));
238*4882a593Smuzhiyun 	if (IS_ERR(reg)) {
239*4882a593Smuzhiyun 		pr_err("%s: Could not map the clock registers\n", clk_name);
240*4882a593Smuzhiyun 		return;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	ret = of_clk_parent_fill(node, parents, TCON_CH1_SCLK2_PARENTS);
244*4882a593Smuzhiyun 	if (ret != TCON_CH1_SCLK2_PARENTS) {
245*4882a593Smuzhiyun 		pr_err("%s Could not retrieve the parents\n", clk_name);
246*4882a593Smuzhiyun 		goto err_unmap;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	tclk = kzalloc(sizeof(*tclk), GFP_KERNEL);
250*4882a593Smuzhiyun 	if (!tclk)
251*4882a593Smuzhiyun 		goto err_unmap;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	init.name = clk_name;
254*4882a593Smuzhiyun 	init.ops = &tcon_ch1_ops;
255*4882a593Smuzhiyun 	init.parent_names = parents;
256*4882a593Smuzhiyun 	init.num_parents = TCON_CH1_SCLK2_PARENTS;
257*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_PARENT;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	tclk->reg = reg;
260*4882a593Smuzhiyun 	tclk->hw.init = &init;
261*4882a593Smuzhiyun 	spin_lock_init(&tclk->lock);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	clk = clk_register(NULL, &tclk->hw);
264*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
265*4882a593Smuzhiyun 		pr_err("%s: Couldn't register the clock\n", clk_name);
266*4882a593Smuzhiyun 		goto err_free_data;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	ret = of_clk_add_provider(node, of_clk_src_simple_get, clk);
270*4882a593Smuzhiyun 	if (ret) {
271*4882a593Smuzhiyun 		pr_err("%s: Couldn't register our clock provider\n", clk_name);
272*4882a593Smuzhiyun 		goto err_unregister_clk;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun err_unregister_clk:
278*4882a593Smuzhiyun 	clk_unregister(clk);
279*4882a593Smuzhiyun err_free_data:
280*4882a593Smuzhiyun 	kfree(tclk);
281*4882a593Smuzhiyun err_unmap:
282*4882a593Smuzhiyun 	iounmap(reg);
283*4882a593Smuzhiyun 	of_address_to_resource(node, 0, &res);
284*4882a593Smuzhiyun 	release_mem_region(res.start, resource_size(&res));
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun CLK_OF_DECLARE(tcon_ch1, "allwinner,sun4i-a10-tcon-ch1-clk",
288*4882a593Smuzhiyun 	       tcon_ch1_setup);
289