1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2015 Maxime Ripard
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static DEFINE_SPINLOCK(gates_lock);
17*4882a593Smuzhiyun
sunxi_simple_gates_setup(struct device_node * node,const int protected[],int nprotected)18*4882a593Smuzhiyun static void __init sunxi_simple_gates_setup(struct device_node *node,
19*4882a593Smuzhiyun const int protected[],
20*4882a593Smuzhiyun int nprotected)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
23*4882a593Smuzhiyun const char *clk_parent, *clk_name;
24*4882a593Smuzhiyun struct property *prop;
25*4882a593Smuzhiyun struct resource res;
26*4882a593Smuzhiyun void __iomem *clk_reg;
27*4882a593Smuzhiyun void __iomem *reg;
28*4882a593Smuzhiyun const __be32 *p;
29*4882a593Smuzhiyun int number, i = 0, j;
30*4882a593Smuzhiyun u8 clk_bit;
31*4882a593Smuzhiyun u32 index;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
34*4882a593Smuzhiyun if (IS_ERR(reg))
35*4882a593Smuzhiyun return;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun clk_parent = of_clk_get_parent_name(node, 0);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun clk_data = kmalloc(sizeof(struct clk_onecell_data), GFP_KERNEL);
40*4882a593Smuzhiyun if (!clk_data)
41*4882a593Smuzhiyun goto err_unmap;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun number = of_property_count_u32_elems(node, "clock-indices");
44*4882a593Smuzhiyun of_property_read_u32_index(node, "clock-indices", number - 1, &number);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun clk_data->clks = kcalloc(number + 1, sizeof(struct clk *), GFP_KERNEL);
47*4882a593Smuzhiyun if (!clk_data->clks)
48*4882a593Smuzhiyun goto err_free_data;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun of_property_for_each_u32(node, "clock-indices", prop, p, index) {
51*4882a593Smuzhiyun of_property_read_string_index(node, "clock-output-names",
52*4882a593Smuzhiyun i, &clk_name);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun clk_reg = reg + 4 * (index / 32);
55*4882a593Smuzhiyun clk_bit = index % 32;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun clk_data->clks[index] = clk_register_gate(NULL, clk_name,
58*4882a593Smuzhiyun clk_parent, 0,
59*4882a593Smuzhiyun clk_reg,
60*4882a593Smuzhiyun clk_bit,
61*4882a593Smuzhiyun 0, &gates_lock);
62*4882a593Smuzhiyun i++;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun if (IS_ERR(clk_data->clks[index])) {
65*4882a593Smuzhiyun WARN_ON(true);
66*4882a593Smuzhiyun continue;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun for (j = 0; j < nprotected; j++)
70*4882a593Smuzhiyun if (protected[j] == index)
71*4882a593Smuzhiyun clk_prepare_enable(clk_data->clks[index]);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun clk_data->clk_num = number + 1;
76*4882a593Smuzhiyun of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun err_free_data:
81*4882a593Smuzhiyun kfree(clk_data);
82*4882a593Smuzhiyun err_unmap:
83*4882a593Smuzhiyun iounmap(reg);
84*4882a593Smuzhiyun of_address_to_resource(node, 0, &res);
85*4882a593Smuzhiyun release_mem_region(res.start, resource_size(&res));
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
sunxi_simple_gates_init(struct device_node * node)88*4882a593Smuzhiyun static void __init sunxi_simple_gates_init(struct device_node *node)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun sunxi_simple_gates_setup(node, NULL, 0);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun CLK_OF_DECLARE(sun4i_a10_gates, "allwinner,sun4i-a10-gates-clk",
94*4882a593Smuzhiyun sunxi_simple_gates_init);
95*4882a593Smuzhiyun CLK_OF_DECLARE(sun4i_a10_apb0, "allwinner,sun4i-a10-apb0-gates-clk",
96*4882a593Smuzhiyun sunxi_simple_gates_init);
97*4882a593Smuzhiyun CLK_OF_DECLARE(sun4i_a10_apb1, "allwinner,sun4i-a10-apb1-gates-clk",
98*4882a593Smuzhiyun sunxi_simple_gates_init);
99*4882a593Smuzhiyun CLK_OF_DECLARE(sun4i_a10_axi, "allwinner,sun4i-a10-axi-gates-clk",
100*4882a593Smuzhiyun sunxi_simple_gates_init);
101*4882a593Smuzhiyun CLK_OF_DECLARE(sun5i_a10s_apb0, "allwinner,sun5i-a10s-apb0-gates-clk",
102*4882a593Smuzhiyun sunxi_simple_gates_init);
103*4882a593Smuzhiyun CLK_OF_DECLARE(sun5i_a10s_apb1, "allwinner,sun5i-a10s-apb1-gates-clk",
104*4882a593Smuzhiyun sunxi_simple_gates_init);
105*4882a593Smuzhiyun CLK_OF_DECLARE(sun5i_a13_apb0, "allwinner,sun5i-a13-apb0-gates-clk",
106*4882a593Smuzhiyun sunxi_simple_gates_init);
107*4882a593Smuzhiyun CLK_OF_DECLARE(sun5i_a13_apb1, "allwinner,sun5i-a13-apb1-gates-clk",
108*4882a593Smuzhiyun sunxi_simple_gates_init);
109*4882a593Smuzhiyun CLK_OF_DECLARE(sun6i_a31_ahb1, "allwinner,sun6i-a31-ahb1-gates-clk",
110*4882a593Smuzhiyun sunxi_simple_gates_init);
111*4882a593Smuzhiyun CLK_OF_DECLARE(sun6i_a31_apb1, "allwinner,sun6i-a31-apb1-gates-clk",
112*4882a593Smuzhiyun sunxi_simple_gates_init);
113*4882a593Smuzhiyun CLK_OF_DECLARE(sun6i_a31_apb2, "allwinner,sun6i-a31-apb2-gates-clk",
114*4882a593Smuzhiyun sunxi_simple_gates_init);
115*4882a593Smuzhiyun CLK_OF_DECLARE(sun7i_a20_apb0, "allwinner,sun7i-a20-apb0-gates-clk",
116*4882a593Smuzhiyun sunxi_simple_gates_init);
117*4882a593Smuzhiyun CLK_OF_DECLARE(sun7i_a20_apb1, "allwinner,sun7i-a20-apb1-gates-clk",
118*4882a593Smuzhiyun sunxi_simple_gates_init);
119*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_a23_ahb1, "allwinner,sun8i-a23-ahb1-gates-clk",
120*4882a593Smuzhiyun sunxi_simple_gates_init);
121*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_a23_apb1, "allwinner,sun8i-a23-apb1-gates-clk",
122*4882a593Smuzhiyun sunxi_simple_gates_init);
123*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_a23_apb2, "allwinner,sun8i-a23-apb2-gates-clk",
124*4882a593Smuzhiyun sunxi_simple_gates_init);
125*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_a33_ahb1, "allwinner,sun8i-a33-ahb1-gates-clk",
126*4882a593Smuzhiyun sunxi_simple_gates_init);
127*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_a83t_apb0, "allwinner,sun8i-a83t-apb0-gates-clk",
128*4882a593Smuzhiyun sunxi_simple_gates_init);
129*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_ahb0, "allwinner,sun9i-a80-ahb0-gates-clk",
130*4882a593Smuzhiyun sunxi_simple_gates_init);
131*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_ahb1, "allwinner,sun9i-a80-ahb1-gates-clk",
132*4882a593Smuzhiyun sunxi_simple_gates_init);
133*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_ahb2, "allwinner,sun9i-a80-ahb2-gates-clk",
134*4882a593Smuzhiyun sunxi_simple_gates_init);
135*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_apb0, "allwinner,sun9i-a80-apb0-gates-clk",
136*4882a593Smuzhiyun sunxi_simple_gates_init);
137*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_apb1, "allwinner,sun9i-a80-apb1-gates-clk",
138*4882a593Smuzhiyun sunxi_simple_gates_init);
139*4882a593Smuzhiyun CLK_OF_DECLARE(sun9i_a80_apbs, "allwinner,sun9i-a80-apbs-gates-clk",
140*4882a593Smuzhiyun sunxi_simple_gates_init);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const int sun4i_a10_ahb_critical_clocks[] __initconst = {
143*4882a593Smuzhiyun 14, /* ahb_sdram */
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
sun4i_a10_ahb_init(struct device_node * node)146*4882a593Smuzhiyun static void __init sun4i_a10_ahb_init(struct device_node *node)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun sunxi_simple_gates_setup(node, sun4i_a10_ahb_critical_clocks,
149*4882a593Smuzhiyun ARRAY_SIZE(sun4i_a10_ahb_critical_clocks));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun CLK_OF_DECLARE(sun4i_a10_ahb, "allwinner,sun4i-a10-ahb-gates-clk",
152*4882a593Smuzhiyun sun4i_a10_ahb_init);
153*4882a593Smuzhiyun CLK_OF_DECLARE(sun5i_a10s_ahb, "allwinner,sun5i-a10s-ahb-gates-clk",
154*4882a593Smuzhiyun sun4i_a10_ahb_init);
155*4882a593Smuzhiyun CLK_OF_DECLARE(sun5i_a13_ahb, "allwinner,sun5i-a13-ahb-gates-clk",
156*4882a593Smuzhiyun sun4i_a10_ahb_init);
157*4882a593Smuzhiyun CLK_OF_DECLARE(sun7i_a20_ahb, "allwinner,sun7i-a20-ahb-gates-clk",
158*4882a593Smuzhiyun sun4i_a10_ahb_init);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const int sun4i_a10_dram_critical_clocks[] __initconst = {
161*4882a593Smuzhiyun 15, /* dram_output */
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
sun4i_a10_dram_init(struct device_node * node)164*4882a593Smuzhiyun static void __init sun4i_a10_dram_init(struct device_node *node)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun sunxi_simple_gates_setup(node, sun4i_a10_dram_critical_clocks,
167*4882a593Smuzhiyun ARRAY_SIZE(sun4i_a10_dram_critical_clocks));
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun CLK_OF_DECLARE(sun4i_a10_dram, "allwinner,sun4i-a10-dram-gates-clk",
170*4882a593Smuzhiyun sun4i_a10_dram_init);
171