1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Maxime Ripard
4*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "ccu_gate.h"
13*4882a593Smuzhiyun #include "ccu_mux.h"
14*4882a593Smuzhiyun
ccu_mux_get_prediv(struct ccu_common * common,struct ccu_mux_internal * cm,int parent_index)15*4882a593Smuzhiyun static u16 ccu_mux_get_prediv(struct ccu_common *common,
16*4882a593Smuzhiyun struct ccu_mux_internal *cm,
17*4882a593Smuzhiyun int parent_index)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun u16 prediv = 1;
20*4882a593Smuzhiyun u32 reg;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun if (!((common->features & CCU_FEATURE_FIXED_PREDIV) ||
23*4882a593Smuzhiyun (common->features & CCU_FEATURE_VARIABLE_PREDIV) ||
24*4882a593Smuzhiyun (common->features & CCU_FEATURE_ALL_PREDIV)))
25*4882a593Smuzhiyun return 1;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun if (common->features & CCU_FEATURE_ALL_PREDIV)
28*4882a593Smuzhiyun return common->prediv;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun reg = readl(common->base + common->reg);
31*4882a593Smuzhiyun if (parent_index < 0) {
32*4882a593Smuzhiyun parent_index = reg >> cm->shift;
33*4882a593Smuzhiyun parent_index &= (1 << cm->width) - 1;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun if (common->features & CCU_FEATURE_FIXED_PREDIV) {
37*4882a593Smuzhiyun int i;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun for (i = 0; i < cm->n_predivs; i++)
40*4882a593Smuzhiyun if (parent_index == cm->fixed_predivs[i].index)
41*4882a593Smuzhiyun prediv = cm->fixed_predivs[i].div;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (common->features & CCU_FEATURE_VARIABLE_PREDIV) {
45*4882a593Smuzhiyun int i;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun for (i = 0; i < cm->n_var_predivs; i++)
48*4882a593Smuzhiyun if (parent_index == cm->var_predivs[i].index) {
49*4882a593Smuzhiyun u8 div;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun div = reg >> cm->var_predivs[i].shift;
52*4882a593Smuzhiyun div &= (1 << cm->var_predivs[i].width) - 1;
53*4882a593Smuzhiyun prediv = div + 1;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun return prediv;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
ccu_mux_helper_apply_prediv(struct ccu_common * common,struct ccu_mux_internal * cm,int parent_index,unsigned long parent_rate)60*4882a593Smuzhiyun unsigned long ccu_mux_helper_apply_prediv(struct ccu_common *common,
61*4882a593Smuzhiyun struct ccu_mux_internal *cm,
62*4882a593Smuzhiyun int parent_index,
63*4882a593Smuzhiyun unsigned long parent_rate)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun return parent_rate / ccu_mux_get_prediv(common, cm, parent_index);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
ccu_mux_helper_unapply_prediv(struct ccu_common * common,struct ccu_mux_internal * cm,int parent_index,unsigned long parent_rate)68*4882a593Smuzhiyun static unsigned long ccu_mux_helper_unapply_prediv(struct ccu_common *common,
69*4882a593Smuzhiyun struct ccu_mux_internal *cm,
70*4882a593Smuzhiyun int parent_index,
71*4882a593Smuzhiyun unsigned long parent_rate)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun return parent_rate * ccu_mux_get_prediv(common, cm, parent_index);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
ccu_mux_helper_determine_rate(struct ccu_common * common,struct ccu_mux_internal * cm,struct clk_rate_request * req,unsigned long (* round)(struct ccu_mux_internal *,struct clk_hw *,unsigned long *,unsigned long,void *),void * data)76*4882a593Smuzhiyun int ccu_mux_helper_determine_rate(struct ccu_common *common,
77*4882a593Smuzhiyun struct ccu_mux_internal *cm,
78*4882a593Smuzhiyun struct clk_rate_request *req,
79*4882a593Smuzhiyun unsigned long (*round)(struct ccu_mux_internal *,
80*4882a593Smuzhiyun struct clk_hw *,
81*4882a593Smuzhiyun unsigned long *,
82*4882a593Smuzhiyun unsigned long,
83*4882a593Smuzhiyun void *),
84*4882a593Smuzhiyun void *data)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun unsigned long best_parent_rate = 0, best_rate = 0;
87*4882a593Smuzhiyun struct clk_hw *best_parent, *hw = &common->hw;
88*4882a593Smuzhiyun unsigned int i;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (clk_hw_get_flags(hw) & CLK_SET_RATE_NO_REPARENT) {
91*4882a593Smuzhiyun unsigned long adj_parent_rate;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun best_parent = clk_hw_get_parent(hw);
94*4882a593Smuzhiyun best_parent_rate = clk_hw_get_rate(best_parent);
95*4882a593Smuzhiyun adj_parent_rate = ccu_mux_helper_apply_prediv(common, cm, -1,
96*4882a593Smuzhiyun best_parent_rate);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun best_rate = round(cm, best_parent, &adj_parent_rate,
99*4882a593Smuzhiyun req->rate, data);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * adj_parent_rate might have been modified by our clock.
103*4882a593Smuzhiyun * Unapply the pre-divider if there's one, and give
104*4882a593Smuzhiyun * the actual frequency the parent needs to run at.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun best_parent_rate = ccu_mux_helper_unapply_prediv(common, cm, -1,
107*4882a593Smuzhiyun adj_parent_rate);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun goto out;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
113*4882a593Smuzhiyun unsigned long tmp_rate, parent_rate;
114*4882a593Smuzhiyun struct clk_hw *parent;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun parent = clk_hw_get_parent_by_index(hw, i);
117*4882a593Smuzhiyun if (!parent)
118*4882a593Smuzhiyun continue;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun parent_rate = ccu_mux_helper_apply_prediv(common, cm, i,
121*4882a593Smuzhiyun clk_hw_get_rate(parent));
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun tmp_rate = round(cm, parent, &parent_rate, req->rate, data);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * parent_rate might have been modified by our clock.
127*4882a593Smuzhiyun * Unapply the pre-divider if there's one, and give
128*4882a593Smuzhiyun * the actual frequency the parent needs to run at.
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun parent_rate = ccu_mux_helper_unapply_prediv(common, cm, i,
131*4882a593Smuzhiyun parent_rate);
132*4882a593Smuzhiyun if (tmp_rate == req->rate) {
133*4882a593Smuzhiyun best_parent = parent;
134*4882a593Smuzhiyun best_parent_rate = parent_rate;
135*4882a593Smuzhiyun best_rate = tmp_rate;
136*4882a593Smuzhiyun goto out;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if ((req->rate - tmp_rate) < (req->rate - best_rate)) {
140*4882a593Smuzhiyun best_rate = tmp_rate;
141*4882a593Smuzhiyun best_parent_rate = parent_rate;
142*4882a593Smuzhiyun best_parent = parent;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (best_rate == 0)
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun out:
150*4882a593Smuzhiyun req->best_parent_hw = best_parent;
151*4882a593Smuzhiyun req->best_parent_rate = best_parent_rate;
152*4882a593Smuzhiyun req->rate = best_rate;
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
ccu_mux_helper_get_parent(struct ccu_common * common,struct ccu_mux_internal * cm)156*4882a593Smuzhiyun u8 ccu_mux_helper_get_parent(struct ccu_common *common,
157*4882a593Smuzhiyun struct ccu_mux_internal *cm)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun u32 reg;
160*4882a593Smuzhiyun u8 parent;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun reg = readl(common->base + common->reg);
163*4882a593Smuzhiyun parent = reg >> cm->shift;
164*4882a593Smuzhiyun parent &= (1 << cm->width) - 1;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (cm->table) {
167*4882a593Smuzhiyun int num_parents = clk_hw_get_num_parents(&common->hw);
168*4882a593Smuzhiyun int i;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun for (i = 0; i < num_parents; i++)
171*4882a593Smuzhiyun if (cm->table[i] == parent)
172*4882a593Smuzhiyun return i;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return parent;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
ccu_mux_helper_set_parent(struct ccu_common * common,struct ccu_mux_internal * cm,u8 index)178*4882a593Smuzhiyun int ccu_mux_helper_set_parent(struct ccu_common *common,
179*4882a593Smuzhiyun struct ccu_mux_internal *cm,
180*4882a593Smuzhiyun u8 index)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun unsigned long flags;
183*4882a593Smuzhiyun u32 reg;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (cm->table)
186*4882a593Smuzhiyun index = cm->table[index];
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun spin_lock_irqsave(common->lock, flags);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun reg = readl(common->base + common->reg);
191*4882a593Smuzhiyun reg &= ~GENMASK(cm->width + cm->shift - 1, cm->shift);
192*4882a593Smuzhiyun writel(reg | (index << cm->shift), common->base + common->reg);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun spin_unlock_irqrestore(common->lock, flags);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
ccu_mux_disable(struct clk_hw * hw)199*4882a593Smuzhiyun static void ccu_mux_disable(struct clk_hw *hw)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct ccu_mux *cm = hw_to_ccu_mux(hw);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return ccu_gate_helper_disable(&cm->common, cm->enable);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
ccu_mux_enable(struct clk_hw * hw)206*4882a593Smuzhiyun static int ccu_mux_enable(struct clk_hw *hw)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct ccu_mux *cm = hw_to_ccu_mux(hw);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return ccu_gate_helper_enable(&cm->common, cm->enable);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
ccu_mux_is_enabled(struct clk_hw * hw)213*4882a593Smuzhiyun static int ccu_mux_is_enabled(struct clk_hw *hw)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct ccu_mux *cm = hw_to_ccu_mux(hw);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return ccu_gate_helper_is_enabled(&cm->common, cm->enable);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
ccu_mux_get_parent(struct clk_hw * hw)220*4882a593Smuzhiyun static u8 ccu_mux_get_parent(struct clk_hw *hw)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct ccu_mux *cm = hw_to_ccu_mux(hw);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return ccu_mux_helper_get_parent(&cm->common, &cm->mux);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
ccu_mux_set_parent(struct clk_hw * hw,u8 index)227*4882a593Smuzhiyun static int ccu_mux_set_parent(struct clk_hw *hw, u8 index)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct ccu_mux *cm = hw_to_ccu_mux(hw);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return ccu_mux_helper_set_parent(&cm->common, &cm->mux, index);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
ccu_mux_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)234*4882a593Smuzhiyun static unsigned long ccu_mux_recalc_rate(struct clk_hw *hw,
235*4882a593Smuzhiyun unsigned long parent_rate)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct ccu_mux *cm = hw_to_ccu_mux(hw);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return ccu_mux_helper_apply_prediv(&cm->common, &cm->mux, -1,
240*4882a593Smuzhiyun parent_rate);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun const struct clk_ops ccu_mux_ops = {
244*4882a593Smuzhiyun .disable = ccu_mux_disable,
245*4882a593Smuzhiyun .enable = ccu_mux_enable,
246*4882a593Smuzhiyun .is_enabled = ccu_mux_is_enabled,
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun .get_parent = ccu_mux_get_parent,
249*4882a593Smuzhiyun .set_parent = ccu_mux_set_parent,
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun .determine_rate = __clk_mux_determine_rate,
252*4882a593Smuzhiyun .recalc_rate = ccu_mux_recalc_rate,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * This clock notifier is called when the frequency of the of the parent
257*4882a593Smuzhiyun * PLL clock is to be changed. The idea is to switch the parent to a
258*4882a593Smuzhiyun * stable clock, such as the main oscillator, while the PLL frequency
259*4882a593Smuzhiyun * stabilizes.
260*4882a593Smuzhiyun */
ccu_mux_notifier_cb(struct notifier_block * nb,unsigned long event,void * data)261*4882a593Smuzhiyun static int ccu_mux_notifier_cb(struct notifier_block *nb,
262*4882a593Smuzhiyun unsigned long event, void *data)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct ccu_mux_nb *mux = to_ccu_mux_nb(nb);
265*4882a593Smuzhiyun int ret = 0;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (event == PRE_RATE_CHANGE) {
268*4882a593Smuzhiyun mux->original_index = ccu_mux_helper_get_parent(mux->common,
269*4882a593Smuzhiyun mux->cm);
270*4882a593Smuzhiyun ret = ccu_mux_helper_set_parent(mux->common, mux->cm,
271*4882a593Smuzhiyun mux->bypass_index);
272*4882a593Smuzhiyun } else if (event == POST_RATE_CHANGE) {
273*4882a593Smuzhiyun ret = ccu_mux_helper_set_parent(mux->common, mux->cm,
274*4882a593Smuzhiyun mux->original_index);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun udelay(mux->delay_us);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return notifier_from_errno(ret);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
ccu_mux_notifier_register(struct clk * clk,struct ccu_mux_nb * mux_nb)282*4882a593Smuzhiyun int ccu_mux_notifier_register(struct clk *clk, struct ccu_mux_nb *mux_nb)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun mux_nb->clk_nb.notifier_call = ccu_mux_notifier_cb;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return clk_notifier_register(clk, &mux_nb->clk_nb);
287*4882a593Smuzhiyun }
288