1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Chen-Yu Tsai. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "ccu_common.h"
12*4882a593Smuzhiyun #include "ccu_reset.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "ccu_div.h"
15*4882a593Smuzhiyun #include "ccu_gate.h"
16*4882a593Smuzhiyun #include "ccu_mp.h"
17*4882a593Smuzhiyun #include "ccu_nkmp.h"
18*4882a593Smuzhiyun #include "ccu_nm.h"
19*4882a593Smuzhiyun #include "ccu_phase.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "ccu-sun9i-a80.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define CCU_SUN9I_LOCK_REG 0x09c
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * The CPU PLLs are actually NP clocks, with P being /1 or /4. However
27*4882a593Smuzhiyun * P should only be used for output frequencies lower than 228 MHz.
28*4882a593Smuzhiyun * Neither mainline Linux, U-boot, nor the vendor BSPs use these.
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * For now we can just model it as a multiplier clock, and force P to /1.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun #define SUN9I_A80_PLL_C0CPUX_REG 0x000
33*4882a593Smuzhiyun #define SUN9I_A80_PLL_C1CPUX_REG 0x004
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static struct ccu_mult pll_c0cpux_clk = {
36*4882a593Smuzhiyun .enable = BIT(31),
37*4882a593Smuzhiyun .lock = BIT(0),
38*4882a593Smuzhiyun .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
39*4882a593Smuzhiyun .common = {
40*4882a593Smuzhiyun .reg = SUN9I_A80_PLL_C0CPUX_REG,
41*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
42*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
43*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-c0cpux", "osc24M",
44*4882a593Smuzhiyun &ccu_mult_ops,
45*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
46*4882a593Smuzhiyun },
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct ccu_mult pll_c1cpux_clk = {
50*4882a593Smuzhiyun .enable = BIT(31),
51*4882a593Smuzhiyun .lock = BIT(1),
52*4882a593Smuzhiyun .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
53*4882a593Smuzhiyun .common = {
54*4882a593Smuzhiyun .reg = SUN9I_A80_PLL_C1CPUX_REG,
55*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
56*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
57*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-c1cpux", "osc24M",
58*4882a593Smuzhiyun &ccu_mult_ops,
59*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * The Audio PLL has d1, d2 dividers in addition to the usual N, M
65*4882a593Smuzhiyun * factors. Since we only need 2 frequencies from this PLL: 22.5792 MHz
66*4882a593Smuzhiyun * and 24.576 MHz, ignore them for now. Enforce d1 = 0 and d2 = 0.
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun #define SUN9I_A80_PLL_AUDIO_REG 0x008
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static struct ccu_nm pll_audio_clk = {
71*4882a593Smuzhiyun .enable = BIT(31),
72*4882a593Smuzhiyun .lock = BIT(2),
73*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
74*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV_OFFSET(0, 6, 0),
75*4882a593Smuzhiyun .common = {
76*4882a593Smuzhiyun .reg = 0x008,
77*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
78*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
79*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-audio", "osc24M",
80*4882a593Smuzhiyun &ccu_nm_ops, CLK_SET_RATE_UNGATE),
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Some PLLs are input * N / div1 / div2. Model them as NKMP with no K */
85*4882a593Smuzhiyun static struct ccu_nkmp pll_periph0_clk = {
86*4882a593Smuzhiyun .enable = BIT(31),
87*4882a593Smuzhiyun .lock = BIT(3),
88*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
89*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
90*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
91*4882a593Smuzhiyun .common = {
92*4882a593Smuzhiyun .reg = 0x00c,
93*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
94*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
95*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-periph0", "osc24M",
96*4882a593Smuzhiyun &ccu_nkmp_ops,
97*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
98*4882a593Smuzhiyun },
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static struct ccu_nkmp pll_ve_clk = {
102*4882a593Smuzhiyun .enable = BIT(31),
103*4882a593Smuzhiyun .lock = BIT(4),
104*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
105*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
106*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
107*4882a593Smuzhiyun .common = {
108*4882a593Smuzhiyun .reg = 0x010,
109*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
110*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
111*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ve", "osc24M",
112*4882a593Smuzhiyun &ccu_nkmp_ops,
113*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
114*4882a593Smuzhiyun },
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct ccu_nkmp pll_ddr_clk = {
118*4882a593Smuzhiyun .enable = BIT(31),
119*4882a593Smuzhiyun .lock = BIT(5),
120*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
121*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
122*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
123*4882a593Smuzhiyun .common = {
124*4882a593Smuzhiyun .reg = 0x014,
125*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
126*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
127*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ddr", "osc24M",
128*4882a593Smuzhiyun &ccu_nkmp_ops,
129*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
130*4882a593Smuzhiyun },
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static struct ccu_nm pll_video0_clk = {
134*4882a593Smuzhiyun .enable = BIT(31),
135*4882a593Smuzhiyun .lock = BIT(6),
136*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
137*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
138*4882a593Smuzhiyun .common = {
139*4882a593Smuzhiyun .reg = 0x018,
140*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
141*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
142*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-video0", "osc24M",
143*4882a593Smuzhiyun &ccu_nm_ops,
144*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
145*4882a593Smuzhiyun },
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static struct ccu_nkmp pll_video1_clk = {
149*4882a593Smuzhiyun .enable = BIT(31),
150*4882a593Smuzhiyun .lock = BIT(7),
151*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
152*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
153*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(0, 2), /* external divider p */
154*4882a593Smuzhiyun .common = {
155*4882a593Smuzhiyun .reg = 0x01c,
156*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
157*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
158*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-video1", "osc24M",
159*4882a593Smuzhiyun &ccu_nkmp_ops,
160*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
161*4882a593Smuzhiyun },
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static struct ccu_nkmp pll_gpu_clk = {
165*4882a593Smuzhiyun .enable = BIT(31),
166*4882a593Smuzhiyun .lock = BIT(8),
167*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
168*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
169*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
170*4882a593Smuzhiyun .common = {
171*4882a593Smuzhiyun .reg = 0x020,
172*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
173*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
174*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-gpu", "osc24M",
175*4882a593Smuzhiyun &ccu_nkmp_ops,
176*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static struct ccu_nkmp pll_de_clk = {
181*4882a593Smuzhiyun .enable = BIT(31),
182*4882a593Smuzhiyun .lock = BIT(9),
183*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
184*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
185*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
186*4882a593Smuzhiyun .common = {
187*4882a593Smuzhiyun .reg = 0x024,
188*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
189*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
190*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-de", "osc24M",
191*4882a593Smuzhiyun &ccu_nkmp_ops,
192*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static struct ccu_nkmp pll_isp_clk = {
197*4882a593Smuzhiyun .enable = BIT(31),
198*4882a593Smuzhiyun .lock = BIT(10),
199*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
200*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
201*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
202*4882a593Smuzhiyun .common = {
203*4882a593Smuzhiyun .reg = 0x028,
204*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
205*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
206*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-isp", "osc24M",
207*4882a593Smuzhiyun &ccu_nkmp_ops,
208*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct ccu_nkmp pll_periph1_clk = {
213*4882a593Smuzhiyun .enable = BIT(31),
214*4882a593Smuzhiyun .lock = BIT(11),
215*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
216*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
217*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
218*4882a593Smuzhiyun .common = {
219*4882a593Smuzhiyun .reg = 0x028,
220*4882a593Smuzhiyun .lock_reg = CCU_SUN9I_LOCK_REG,
221*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
222*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-periph1", "osc24M",
223*4882a593Smuzhiyun &ccu_nkmp_ops,
224*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const char * const c0cpux_parents[] = { "osc24M", "pll-c0cpux" };
229*4882a593Smuzhiyun static SUNXI_CCU_MUX(c0cpux_clk, "c0cpux", c0cpux_parents,
230*4882a593Smuzhiyun 0x50, 0, 1, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const char * const c1cpux_parents[] = { "osc24M", "pll-c1cpux" };
233*4882a593Smuzhiyun static SUNXI_CCU_MUX(c1cpux_clk, "c1cpux", c1cpux_parents,
234*4882a593Smuzhiyun 0x50, 8, 1, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static struct clk_div_table axi_div_table[] = {
237*4882a593Smuzhiyun { .val = 0, .div = 1 },
238*4882a593Smuzhiyun { .val = 1, .div = 2 },
239*4882a593Smuzhiyun { .val = 2, .div = 3 },
240*4882a593Smuzhiyun { .val = 3, .div = 4 },
241*4882a593Smuzhiyun { .val = 4, .div = 4 },
242*4882a593Smuzhiyun { .val = 5, .div = 4 },
243*4882a593Smuzhiyun { .val = 6, .div = 4 },
244*4882a593Smuzhiyun { .val = 7, .div = 4 },
245*4882a593Smuzhiyun { /* Sentinel */ },
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static SUNXI_CCU_M(atb0_clk, "atb0", "c0cpux", 0x054, 8, 2, 0);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(axi0_clk, "axi0", "c0cpux",
251*4882a593Smuzhiyun 0x054, 0, 3, axi_div_table, 0);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static SUNXI_CCU_M(atb1_clk, "atb1", "c1cpux", 0x058, 8, 2, 0);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(axi1_clk, "axi1", "c1cpux",
256*4882a593Smuzhiyun 0x058, 0, 3, axi_div_table, 0);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static const char * const gtbus_parents[] = { "osc24M", "pll-periph0",
259*4882a593Smuzhiyun "pll-periph1", "pll-periph1" };
260*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX(gtbus_clk, "gtbus", gtbus_parents,
261*4882a593Smuzhiyun 0x05c, 0, 2, 24, 2, CLK_IS_CRITICAL);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const char * const ahb_parents[] = { "gtbus", "pll-periph0",
264*4882a593Smuzhiyun "pll-periph1", "pll-periph1" };
265*4882a593Smuzhiyun static struct ccu_div ahb0_clk = {
266*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
267*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 2),
268*4882a593Smuzhiyun .common = {
269*4882a593Smuzhiyun .reg = 0x060,
270*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb0",
271*4882a593Smuzhiyun ahb_parents,
272*4882a593Smuzhiyun &ccu_div_ops,
273*4882a593Smuzhiyun 0),
274*4882a593Smuzhiyun },
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct ccu_div ahb1_clk = {
278*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
279*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 2),
280*4882a593Smuzhiyun .common = {
281*4882a593Smuzhiyun .reg = 0x064,
282*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb1",
283*4882a593Smuzhiyun ahb_parents,
284*4882a593Smuzhiyun &ccu_div_ops,
285*4882a593Smuzhiyun 0),
286*4882a593Smuzhiyun },
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static struct ccu_div ahb2_clk = {
290*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
291*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 2),
292*4882a593Smuzhiyun .common = {
293*4882a593Smuzhiyun .reg = 0x068,
294*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb2",
295*4882a593Smuzhiyun ahb_parents,
296*4882a593Smuzhiyun &ccu_div_ops,
297*4882a593Smuzhiyun 0),
298*4882a593Smuzhiyun },
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const char * const apb_parents[] = { "osc24M", "pll-periph0" };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static struct ccu_div apb0_clk = {
304*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
305*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 1),
306*4882a593Smuzhiyun .common = {
307*4882a593Smuzhiyun .reg = 0x070,
308*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("apb0",
309*4882a593Smuzhiyun apb_parents,
310*4882a593Smuzhiyun &ccu_div_ops,
311*4882a593Smuzhiyun 0),
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static struct ccu_div apb1_clk = {
316*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
317*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 1),
318*4882a593Smuzhiyun .common = {
319*4882a593Smuzhiyun .reg = 0x074,
320*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("apb1",
321*4882a593Smuzhiyun apb_parents,
322*4882a593Smuzhiyun &ccu_div_ops,
323*4882a593Smuzhiyun 0),
324*4882a593Smuzhiyun },
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static struct ccu_div cci400_clk = {
328*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
329*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 2),
330*4882a593Smuzhiyun .common = {
331*4882a593Smuzhiyun .reg = 0x078,
332*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("cci400",
333*4882a593Smuzhiyun ahb_parents,
334*4882a593Smuzhiyun &ccu_div_ops,
335*4882a593Smuzhiyun CLK_IS_CRITICAL),
336*4882a593Smuzhiyun },
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(ats_clk, "ats", apb_parents,
340*4882a593Smuzhiyun 0x080, 0, 3, 24, 2, BIT(31), 0);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(trace_clk, "trace", apb_parents,
343*4882a593Smuzhiyun 0x084, 0, 3, 24, 2, BIT(31), 0);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static const char * const out_parents[] = { "osc24M", "osc32k", "osc24M" };
346*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv out_prediv = {
347*4882a593Smuzhiyun .index = 0, .div = 750
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static struct ccu_mp out_a_clk = {
351*4882a593Smuzhiyun .enable = BIT(31),
352*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(8, 5),
353*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(20, 2),
354*4882a593Smuzhiyun .mux = {
355*4882a593Smuzhiyun .shift = 24,
356*4882a593Smuzhiyun .width = 4,
357*4882a593Smuzhiyun .fixed_predivs = &out_prediv,
358*4882a593Smuzhiyun .n_predivs = 1,
359*4882a593Smuzhiyun },
360*4882a593Smuzhiyun .common = {
361*4882a593Smuzhiyun .reg = 0x180,
362*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_PREDIV,
363*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("out-a",
364*4882a593Smuzhiyun out_parents,
365*4882a593Smuzhiyun &ccu_mp_ops,
366*4882a593Smuzhiyun 0),
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct ccu_mp out_b_clk = {
371*4882a593Smuzhiyun .enable = BIT(31),
372*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(8, 5),
373*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(20, 2),
374*4882a593Smuzhiyun .mux = {
375*4882a593Smuzhiyun .shift = 24,
376*4882a593Smuzhiyun .width = 4,
377*4882a593Smuzhiyun .fixed_predivs = &out_prediv,
378*4882a593Smuzhiyun .n_predivs = 1,
379*4882a593Smuzhiyun },
380*4882a593Smuzhiyun .common = {
381*4882a593Smuzhiyun .reg = 0x184,
382*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_PREDIV,
383*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("out-b",
384*4882a593Smuzhiyun out_parents,
385*4882a593Smuzhiyun &ccu_mp_ops,
386*4882a593Smuzhiyun 0),
387*4882a593Smuzhiyun },
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static const char * const mod0_default_parents[] = { "osc24M", "pll-periph0" };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand0_0_clk, "nand0-0", mod0_default_parents,
393*4882a593Smuzhiyun 0x400,
394*4882a593Smuzhiyun 0, 4, /* M */
395*4882a593Smuzhiyun 16, 2, /* P */
396*4882a593Smuzhiyun 24, 4, /* mux */
397*4882a593Smuzhiyun BIT(31), /* gate */
398*4882a593Smuzhiyun 0);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand0_1_clk, "nand0-1", mod0_default_parents,
401*4882a593Smuzhiyun 0x404,
402*4882a593Smuzhiyun 0, 4, /* M */
403*4882a593Smuzhiyun 16, 2, /* P */
404*4882a593Smuzhiyun 24, 4, /* mux */
405*4882a593Smuzhiyun BIT(31), /* gate */
406*4882a593Smuzhiyun 0);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand1_0_clk, "nand1-0", mod0_default_parents,
409*4882a593Smuzhiyun 0x408,
410*4882a593Smuzhiyun 0, 4, /* M */
411*4882a593Smuzhiyun 16, 2, /* P */
412*4882a593Smuzhiyun 24, 4, /* mux */
413*4882a593Smuzhiyun BIT(31), /* gate */
414*4882a593Smuzhiyun 0);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand1_1_clk, "nand1-1", mod0_default_parents,
417*4882a593Smuzhiyun 0x40c,
418*4882a593Smuzhiyun 0, 4, /* M */
419*4882a593Smuzhiyun 16, 2, /* P */
420*4882a593Smuzhiyun 24, 4, /* mux */
421*4882a593Smuzhiyun BIT(31), /* gate */
422*4882a593Smuzhiyun 0);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents,
425*4882a593Smuzhiyun 0x410,
426*4882a593Smuzhiyun 0, 4, /* M */
427*4882a593Smuzhiyun 16, 2, /* P */
428*4882a593Smuzhiyun 24, 4, /* mux */
429*4882a593Smuzhiyun BIT(31), /* gate */
430*4882a593Smuzhiyun 0);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0-sample", "mmc0",
433*4882a593Smuzhiyun 0x410, 20, 3, 0);
434*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0-output", "mmc0",
435*4882a593Smuzhiyun 0x410, 8, 3, 0);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents,
438*4882a593Smuzhiyun 0x414,
439*4882a593Smuzhiyun 0, 4, /* M */
440*4882a593Smuzhiyun 16, 2, /* P */
441*4882a593Smuzhiyun 24, 4, /* mux */
442*4882a593Smuzhiyun BIT(31), /* gate */
443*4882a593Smuzhiyun 0);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1-sample", "mmc1",
446*4882a593Smuzhiyun 0x414, 20, 3, 0);
447*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1-output", "mmc1",
448*4882a593Smuzhiyun 0x414, 8, 3, 0);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents,
451*4882a593Smuzhiyun 0x418,
452*4882a593Smuzhiyun 0, 4, /* M */
453*4882a593Smuzhiyun 16, 2, /* P */
454*4882a593Smuzhiyun 24, 4, /* mux */
455*4882a593Smuzhiyun BIT(31), /* gate */
456*4882a593Smuzhiyun 0);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2-sample", "mmc2",
459*4882a593Smuzhiyun 0x418, 20, 3, 0);
460*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2-output", "mmc2",
461*4882a593Smuzhiyun 0x418, 8, 3, 0);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc3_clk, "mmc3", mod0_default_parents,
464*4882a593Smuzhiyun 0x41c,
465*4882a593Smuzhiyun 0, 4, /* M */
466*4882a593Smuzhiyun 16, 2, /* P */
467*4882a593Smuzhiyun 24, 4, /* mux */
468*4882a593Smuzhiyun BIT(31), /* gate */
469*4882a593Smuzhiyun 0);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc3_sample_clk, "mmc3-sample", "mmc3",
472*4882a593Smuzhiyun 0x41c, 20, 3, 0);
473*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc3_output_clk, "mmc3-output", "mmc3",
474*4882a593Smuzhiyun 0x41c, 8, 3, 0);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", mod0_default_parents,
477*4882a593Smuzhiyun 0x428,
478*4882a593Smuzhiyun 0, 4, /* M */
479*4882a593Smuzhiyun 16, 2, /* P */
480*4882a593Smuzhiyun 24, 4, /* mux */
481*4882a593Smuzhiyun BIT(31), /* gate */
482*4882a593Smuzhiyun 0);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static const char * const ss_parents[] = { "osc24M", "pll-periph",
485*4882a593Smuzhiyun "pll-periph1" };
486*4882a593Smuzhiyun static const u8 ss_table[] = { 0, 1, 13 };
487*4882a593Smuzhiyun static struct ccu_mp ss_clk = {
488*4882a593Smuzhiyun .enable = BIT(31),
489*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 4),
490*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(16, 2),
491*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX_TABLE(24, 4, ss_table),
492*4882a593Smuzhiyun .common = {
493*4882a593Smuzhiyun .reg = 0x42c,
494*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ss",
495*4882a593Smuzhiyun ss_parents,
496*4882a593Smuzhiyun &ccu_mp_ops,
497*4882a593Smuzhiyun 0),
498*4882a593Smuzhiyun },
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents,
502*4882a593Smuzhiyun 0x430,
503*4882a593Smuzhiyun 0, 4, /* M */
504*4882a593Smuzhiyun 16, 2, /* P */
505*4882a593Smuzhiyun 24, 4, /* mux */
506*4882a593Smuzhiyun BIT(31), /* gate */
507*4882a593Smuzhiyun 0);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents,
510*4882a593Smuzhiyun 0x434,
511*4882a593Smuzhiyun 0, 4, /* M */
512*4882a593Smuzhiyun 16, 2, /* P */
513*4882a593Smuzhiyun 24, 4, /* mux */
514*4882a593Smuzhiyun BIT(31), /* gate */
515*4882a593Smuzhiyun 0);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi2_clk, "spi2", mod0_default_parents,
518*4882a593Smuzhiyun 0x438,
519*4882a593Smuzhiyun 0, 4, /* M */
520*4882a593Smuzhiyun 16, 2, /* P */
521*4882a593Smuzhiyun 24, 4, /* mux */
522*4882a593Smuzhiyun BIT(31), /* gate */
523*4882a593Smuzhiyun 0);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi3_clk, "spi3", mod0_default_parents,
526*4882a593Smuzhiyun 0x43c,
527*4882a593Smuzhiyun 0, 4, /* M */
528*4882a593Smuzhiyun 16, 2, /* P */
529*4882a593Smuzhiyun 24, 4, /* mux */
530*4882a593Smuzhiyun BIT(31), /* gate */
531*4882a593Smuzhiyun 0);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(i2s0_clk, "i2s0", "pll-audio",
534*4882a593Smuzhiyun 0x440, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
535*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(i2s1_clk, "i2s1", "pll-audio",
536*4882a593Smuzhiyun 0x444, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
537*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(spdif_clk, "spdif", "pll-audio",
538*4882a593Smuzhiyun 0x44c, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun static const char * const sdram_parents[] = { "pll-periph0", "pll-ddr" };
541*4882a593Smuzhiyun static const u8 sdram_table[] = { 0, 3 };
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(sdram_clk, "sdram",
544*4882a593Smuzhiyun sdram_parents, sdram_table,
545*4882a593Smuzhiyun 0x484,
546*4882a593Smuzhiyun 8, 4, /* M */
547*4882a593Smuzhiyun 12, 4, /* mux */
548*4882a593Smuzhiyun 0, /* no gate */
549*4882a593Smuzhiyun CLK_IS_CRITICAL);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(de_clk, "de", "pll-de", 0x490,
552*4882a593Smuzhiyun 0, 4, BIT(31), CLK_SET_RATE_PARENT);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static SUNXI_CCU_GATE(edp_clk, "edp", "osc24M", 0x494, BIT(31), 0);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const char * const mp_parents[] = { "pll-video1", "pll-gpu", "pll-de" };
557*4882a593Smuzhiyun static const u8 mp_table[] = { 9, 10, 11 };
558*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(mp_clk, "mp", mp_parents, mp_table,
559*4882a593Smuzhiyun 0x498,
560*4882a593Smuzhiyun 0, 4, /* M */
561*4882a593Smuzhiyun 24, 4, /* mux */
562*4882a593Smuzhiyun BIT(31), /* gate */
563*4882a593Smuzhiyun 0);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static const char * const display_parents[] = { "pll-video0", "pll-video1" };
566*4882a593Smuzhiyun static const u8 display_table[] = { 8, 9 };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(lcd0_clk, "lcd0",
569*4882a593Smuzhiyun display_parents, display_table,
570*4882a593Smuzhiyun 0x49c,
571*4882a593Smuzhiyun 0, 4, /* M */
572*4882a593Smuzhiyun 24, 4, /* mux */
573*4882a593Smuzhiyun BIT(31), /* gate */
574*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT |
575*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(lcd1_clk, "lcd1",
578*4882a593Smuzhiyun display_parents, display_table,
579*4882a593Smuzhiyun 0x4a0,
580*4882a593Smuzhiyun 0, 4, /* M */
581*4882a593Smuzhiyun 24, 4, /* mux */
582*4882a593Smuzhiyun BIT(31), /* gate */
583*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT |
584*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(mipi_dsi0_clk, "mipi-dsi0",
587*4882a593Smuzhiyun display_parents, display_table,
588*4882a593Smuzhiyun 0x4a8,
589*4882a593Smuzhiyun 0, 4, /* M */
590*4882a593Smuzhiyun 24, 4, /* mux */
591*4882a593Smuzhiyun BIT(31), /* gate */
592*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const char * const mipi_dsi1_parents[] = { "osc24M", "pll-video1" };
595*4882a593Smuzhiyun static const u8 mipi_dsi1_table[] = { 0, 9 };
596*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(mipi_dsi1_clk, "mipi-dsi1",
597*4882a593Smuzhiyun mipi_dsi1_parents, mipi_dsi1_table,
598*4882a593Smuzhiyun 0x4ac,
599*4882a593Smuzhiyun 0, 4, /* M */
600*4882a593Smuzhiyun 24, 4, /* mux */
601*4882a593Smuzhiyun BIT(31), /* gate */
602*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(hdmi_clk, "hdmi",
605*4882a593Smuzhiyun display_parents, display_table,
606*4882a593Smuzhiyun 0x4b0,
607*4882a593Smuzhiyun 0, 4, /* M */
608*4882a593Smuzhiyun 24, 4, /* mux */
609*4882a593Smuzhiyun BIT(31), /* gate */
610*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT |
611*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static SUNXI_CCU_GATE(hdmi_slow_clk, "hdmi-slow", "osc24M", 0x4b4, BIT(31), 0);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(mipi_csi_clk, "mipi-csi", "osc24M", 0x4bc,
616*4882a593Smuzhiyun 0, 4, BIT(31), 0);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(csi_isp_clk, "csi-isp", "pll-isp", 0x4c0,
619*4882a593Smuzhiyun 0, 4, BIT(31), CLK_SET_RATE_PARENT);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun static SUNXI_CCU_GATE(csi_misc_clk, "csi-misc", "osc24M", 0x4c0, BIT(16), 0);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi0_mclk_clk, "csi0-mclk",
624*4882a593Smuzhiyun mipi_dsi1_parents, mipi_dsi1_table,
625*4882a593Smuzhiyun 0x4c4,
626*4882a593Smuzhiyun 0, 4, /* M */
627*4882a593Smuzhiyun 24, 4, /* mux */
628*4882a593Smuzhiyun BIT(31), /* gate */
629*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi1_mclk_clk, "csi1-mclk",
632*4882a593Smuzhiyun mipi_dsi1_parents, mipi_dsi1_table,
633*4882a593Smuzhiyun 0x4c8,
634*4882a593Smuzhiyun 0, 4, /* M */
635*4882a593Smuzhiyun 24, 4, /* mux */
636*4882a593Smuzhiyun BIT(31), /* gate */
637*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static const char * const fd_parents[] = { "pll-periph0", "pll-isp" };
640*4882a593Smuzhiyun static const u8 fd_table[] = { 1, 12 };
641*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(fd_clk, "fd", fd_parents, fd_table,
642*4882a593Smuzhiyun 0x4cc,
643*4882a593Smuzhiyun 0, 4, /* M */
644*4882a593Smuzhiyun 24, 4, /* mux */
645*4882a593Smuzhiyun BIT(31), /* gate */
646*4882a593Smuzhiyun 0);
647*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve", 0x4d0,
648*4882a593Smuzhiyun 16, 3, BIT(31), CLK_SET_RATE_PARENT);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M", 0x4d4, BIT(31), 0);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(gpu_core_clk, "gpu-core", "pll-gpu", 0x4f0,
653*4882a593Smuzhiyun 0, 3, BIT(31), CLK_SET_RATE_PARENT);
654*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(gpu_memory_clk, "gpu-memory", "pll-gpu", 0x4f4,
655*4882a593Smuzhiyun 0, 3, BIT(31), CLK_SET_RATE_PARENT);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun static const char * const gpu_axi_parents[] = { "pll-periph0", "pll-gpu" };
658*4882a593Smuzhiyun static const u8 gpu_axi_table[] = { 1, 10 };
659*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(gpu_axi_clk, "gpu-axi",
660*4882a593Smuzhiyun gpu_axi_parents, gpu_axi_table,
661*4882a593Smuzhiyun 0x4f8,
662*4882a593Smuzhiyun 0, 4, /* M */
663*4882a593Smuzhiyun 24, 4, /* mux */
664*4882a593Smuzhiyun BIT(31), /* gate */
665*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(sata_clk, "sata", "pll-periph0", 0x500,
668*4882a593Smuzhiyun 0, 4, BIT(31), 0);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ac97_clk, "ac97", "pll-audio",
671*4882a593Smuzhiyun 0x504, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mipi_hsi_clk, "mipi-hsi",
674*4882a593Smuzhiyun mod0_default_parents, 0x508,
675*4882a593Smuzhiyun 0, 4, /* M */
676*4882a593Smuzhiyun 24, 4, /* mux */
677*4882a593Smuzhiyun BIT(31), /* gate */
678*4882a593Smuzhiyun 0);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static const char * const gpadc_parents[] = { "osc24M", "pll-audio", "osc32k" };
681*4882a593Smuzhiyun static const u8 gpadc_table[] = { 0, 4, 7 };
682*4882a593Smuzhiyun static struct ccu_mp gpadc_clk = {
683*4882a593Smuzhiyun .enable = BIT(31),
684*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 4),
685*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(16, 2),
686*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX_TABLE(24, 4, gpadc_table),
687*4882a593Smuzhiyun .common = {
688*4882a593Smuzhiyun .reg = 0x50c,
689*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("gpadc",
690*4882a593Smuzhiyun gpadc_parents,
691*4882a593Smuzhiyun &ccu_mp_ops,
692*4882a593Smuzhiyun 0),
693*4882a593Smuzhiyun },
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun static const char * const cir_tx_parents[] = { "osc24M", "osc32k" };
697*4882a593Smuzhiyun static const u8 cir_tx_table[] = { 0, 7 };
698*4882a593Smuzhiyun static struct ccu_mp cir_tx_clk = {
699*4882a593Smuzhiyun .enable = BIT(31),
700*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 4),
701*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(16, 2),
702*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX_TABLE(24, 4, cir_tx_table),
703*4882a593Smuzhiyun .common = {
704*4882a593Smuzhiyun .reg = 0x510,
705*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("cir-tx",
706*4882a593Smuzhiyun cir_tx_parents,
707*4882a593Smuzhiyun &ccu_mp_ops,
708*4882a593Smuzhiyun 0),
709*4882a593Smuzhiyun },
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* AHB0 bus gates */
713*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_fd_clk, "bus-fd", "ahb0",
714*4882a593Smuzhiyun 0x580, BIT(0), 0);
715*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb0",
716*4882a593Smuzhiyun 0x580, BIT(1), 0);
717*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpu_ctrl_clk, "bus-gpu-ctrl", "ahb0",
718*4882a593Smuzhiyun 0x580, BIT(3), 0);
719*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ss_clk, "bus-ss", "ahb0",
720*4882a593Smuzhiyun 0x580, BIT(5), 0);
721*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc_clk, "bus-mmc", "ahb0",
722*4882a593Smuzhiyun 0x580, BIT(8), 0);
723*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_nand0_clk, "bus-nand0", "ahb0",
724*4882a593Smuzhiyun 0x580, BIT(12), 0);
725*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_nand1_clk, "bus-nand1", "ahb0",
726*4882a593Smuzhiyun 0x580, BIT(13), 0);
727*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_sdram_clk, "bus-sdram", "ahb0",
728*4882a593Smuzhiyun 0x580, BIT(14), 0);
729*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mipi_hsi_clk, "bus-mipi-hsi", "ahb0",
730*4882a593Smuzhiyun 0x580, BIT(15), 0);
731*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_sata_clk, "bus-sata", "ahb0",
732*4882a593Smuzhiyun 0x580, BIT(16), 0);
733*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ts_clk, "bus-ts", "ahb0",
734*4882a593Smuzhiyun 0x580, BIT(18), 0);
735*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb0",
736*4882a593Smuzhiyun 0x580, BIT(20), 0);
737*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb0",
738*4882a593Smuzhiyun 0x580, BIT(21), 0);
739*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi2_clk, "bus-spi2", "ahb0",
740*4882a593Smuzhiyun 0x580, BIT(22), 0);
741*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi3_clk, "bus-spi3", "ahb0",
742*4882a593Smuzhiyun 0x580, BIT(23), 0);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* AHB1 bus gates */
745*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1",
746*4882a593Smuzhiyun 0x584, BIT(0), 0);
747*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_usb_clk, "bus-usb", "ahb1",
748*4882a593Smuzhiyun 0x584, BIT(1), 0);
749*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gmac_clk, "bus-gmac", "ahb1",
750*4882a593Smuzhiyun 0x584, BIT(17), 0);
751*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1",
752*4882a593Smuzhiyun 0x584, BIT(21), 0);
753*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1",
754*4882a593Smuzhiyun 0x584, BIT(22), 0);
755*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1",
756*4882a593Smuzhiyun 0x584, BIT(23), 0);
757*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1",
758*4882a593Smuzhiyun 0x584, BIT(24), 0);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* AHB2 bus gates */
761*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_lcd0_clk, "bus-lcd0", "ahb2",
762*4882a593Smuzhiyun 0x588, BIT(0), 0);
763*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_lcd1_clk, "bus-lcd1", "ahb2",
764*4882a593Smuzhiyun 0x588, BIT(1), 0);
765*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_edp_clk, "bus-edp", "ahb2",
766*4882a593Smuzhiyun 0x588, BIT(2), 0);
767*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb2",
768*4882a593Smuzhiyun 0x588, BIT(4), 0);
769*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hdmi_clk, "bus-hdmi", "ahb2",
770*4882a593Smuzhiyun 0x588, BIT(5), 0);
771*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_clk, "bus-de", "ahb2",
772*4882a593Smuzhiyun 0x588, BIT(7), 0);
773*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mp_clk, "bus-mp", "ahb2",
774*4882a593Smuzhiyun 0x588, BIT(8), 0);
775*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb2",
776*4882a593Smuzhiyun 0x588, BIT(11), 0);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* APB0 bus gates */
779*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spdif_clk, "bus-spdif", "apb0",
780*4882a593Smuzhiyun 0x590, BIT(1), 0);
781*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb0",
782*4882a593Smuzhiyun 0x590, BIT(5), 0);
783*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ac97_clk, "bus-ac97", "apb0",
784*4882a593Smuzhiyun 0x590, BIT(11), 0);
785*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb0",
786*4882a593Smuzhiyun 0x590, BIT(12), 0);
787*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb0",
788*4882a593Smuzhiyun 0x590, BIT(13), 0);
789*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_lradc_clk, "bus-lradc", "apb0",
790*4882a593Smuzhiyun 0x590, BIT(15), 0);
791*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpadc_clk, "bus-gpadc", "apb0",
792*4882a593Smuzhiyun 0x590, BIT(17), 0);
793*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_twd_clk, "bus-twd", "apb0",
794*4882a593Smuzhiyun 0x590, BIT(18), 0);
795*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_cir_tx_clk, "bus-cir-tx", "apb0",
796*4882a593Smuzhiyun 0x590, BIT(19), 0);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* APB1 bus gates */
799*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb1",
800*4882a593Smuzhiyun 0x594, BIT(0), 0);
801*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb1",
802*4882a593Smuzhiyun 0x594, BIT(1), 0);
803*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb1",
804*4882a593Smuzhiyun 0x594, BIT(2), 0);
805*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c3_clk, "bus-i2c3", "apb1",
806*4882a593Smuzhiyun 0x594, BIT(3), 0);
807*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c4_clk, "bus-i2c4", "apb1",
808*4882a593Smuzhiyun 0x594, BIT(4), 0);
809*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb1",
810*4882a593Smuzhiyun 0x594, BIT(16), 0);
811*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb1",
812*4882a593Smuzhiyun 0x594, BIT(17), 0);
813*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb1",
814*4882a593Smuzhiyun 0x594, BIT(18), 0);
815*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb1",
816*4882a593Smuzhiyun 0x594, BIT(19), 0);
817*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb1",
818*4882a593Smuzhiyun 0x594, BIT(20), 0);
819*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart5_clk, "bus-uart5", "apb1",
820*4882a593Smuzhiyun 0x594, BIT(21), 0);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static struct ccu_common *sun9i_a80_ccu_clks[] = {
823*4882a593Smuzhiyun &pll_c0cpux_clk.common,
824*4882a593Smuzhiyun &pll_c1cpux_clk.common,
825*4882a593Smuzhiyun &pll_audio_clk.common,
826*4882a593Smuzhiyun &pll_periph0_clk.common,
827*4882a593Smuzhiyun &pll_ve_clk.common,
828*4882a593Smuzhiyun &pll_ddr_clk.common,
829*4882a593Smuzhiyun &pll_video0_clk.common,
830*4882a593Smuzhiyun &pll_video1_clk.common,
831*4882a593Smuzhiyun &pll_gpu_clk.common,
832*4882a593Smuzhiyun &pll_de_clk.common,
833*4882a593Smuzhiyun &pll_isp_clk.common,
834*4882a593Smuzhiyun &pll_periph1_clk.common,
835*4882a593Smuzhiyun &c0cpux_clk.common,
836*4882a593Smuzhiyun &c1cpux_clk.common,
837*4882a593Smuzhiyun &atb0_clk.common,
838*4882a593Smuzhiyun &axi0_clk.common,
839*4882a593Smuzhiyun &atb1_clk.common,
840*4882a593Smuzhiyun &axi1_clk.common,
841*4882a593Smuzhiyun >bus_clk.common,
842*4882a593Smuzhiyun &ahb0_clk.common,
843*4882a593Smuzhiyun &ahb1_clk.common,
844*4882a593Smuzhiyun &ahb2_clk.common,
845*4882a593Smuzhiyun &apb0_clk.common,
846*4882a593Smuzhiyun &apb1_clk.common,
847*4882a593Smuzhiyun &cci400_clk.common,
848*4882a593Smuzhiyun &ats_clk.common,
849*4882a593Smuzhiyun &trace_clk.common,
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun &out_a_clk.common,
852*4882a593Smuzhiyun &out_b_clk.common,
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* module clocks */
855*4882a593Smuzhiyun &nand0_0_clk.common,
856*4882a593Smuzhiyun &nand0_1_clk.common,
857*4882a593Smuzhiyun &nand1_0_clk.common,
858*4882a593Smuzhiyun &nand1_1_clk.common,
859*4882a593Smuzhiyun &mmc0_clk.common,
860*4882a593Smuzhiyun &mmc0_sample_clk.common,
861*4882a593Smuzhiyun &mmc0_output_clk.common,
862*4882a593Smuzhiyun &mmc1_clk.common,
863*4882a593Smuzhiyun &mmc1_sample_clk.common,
864*4882a593Smuzhiyun &mmc1_output_clk.common,
865*4882a593Smuzhiyun &mmc2_clk.common,
866*4882a593Smuzhiyun &mmc2_sample_clk.common,
867*4882a593Smuzhiyun &mmc2_output_clk.common,
868*4882a593Smuzhiyun &mmc3_clk.common,
869*4882a593Smuzhiyun &mmc3_sample_clk.common,
870*4882a593Smuzhiyun &mmc3_output_clk.common,
871*4882a593Smuzhiyun &ts_clk.common,
872*4882a593Smuzhiyun &ss_clk.common,
873*4882a593Smuzhiyun &spi0_clk.common,
874*4882a593Smuzhiyun &spi1_clk.common,
875*4882a593Smuzhiyun &spi2_clk.common,
876*4882a593Smuzhiyun &spi3_clk.common,
877*4882a593Smuzhiyun &i2s0_clk.common,
878*4882a593Smuzhiyun &i2s1_clk.common,
879*4882a593Smuzhiyun &spdif_clk.common,
880*4882a593Smuzhiyun &sdram_clk.common,
881*4882a593Smuzhiyun &de_clk.common,
882*4882a593Smuzhiyun &edp_clk.common,
883*4882a593Smuzhiyun &mp_clk.common,
884*4882a593Smuzhiyun &lcd0_clk.common,
885*4882a593Smuzhiyun &lcd1_clk.common,
886*4882a593Smuzhiyun &mipi_dsi0_clk.common,
887*4882a593Smuzhiyun &mipi_dsi1_clk.common,
888*4882a593Smuzhiyun &hdmi_clk.common,
889*4882a593Smuzhiyun &hdmi_slow_clk.common,
890*4882a593Smuzhiyun &mipi_csi_clk.common,
891*4882a593Smuzhiyun &csi_isp_clk.common,
892*4882a593Smuzhiyun &csi_misc_clk.common,
893*4882a593Smuzhiyun &csi0_mclk_clk.common,
894*4882a593Smuzhiyun &csi1_mclk_clk.common,
895*4882a593Smuzhiyun &fd_clk.common,
896*4882a593Smuzhiyun &ve_clk.common,
897*4882a593Smuzhiyun &avs_clk.common,
898*4882a593Smuzhiyun &gpu_core_clk.common,
899*4882a593Smuzhiyun &gpu_memory_clk.common,
900*4882a593Smuzhiyun &gpu_axi_clk.common,
901*4882a593Smuzhiyun &sata_clk.common,
902*4882a593Smuzhiyun &ac97_clk.common,
903*4882a593Smuzhiyun &mipi_hsi_clk.common,
904*4882a593Smuzhiyun &gpadc_clk.common,
905*4882a593Smuzhiyun &cir_tx_clk.common,
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* AHB0 bus gates */
908*4882a593Smuzhiyun &bus_fd_clk.common,
909*4882a593Smuzhiyun &bus_ve_clk.common,
910*4882a593Smuzhiyun &bus_gpu_ctrl_clk.common,
911*4882a593Smuzhiyun &bus_ss_clk.common,
912*4882a593Smuzhiyun &bus_mmc_clk.common,
913*4882a593Smuzhiyun &bus_nand0_clk.common,
914*4882a593Smuzhiyun &bus_nand1_clk.common,
915*4882a593Smuzhiyun &bus_sdram_clk.common,
916*4882a593Smuzhiyun &bus_mipi_hsi_clk.common,
917*4882a593Smuzhiyun &bus_sata_clk.common,
918*4882a593Smuzhiyun &bus_ts_clk.common,
919*4882a593Smuzhiyun &bus_spi0_clk.common,
920*4882a593Smuzhiyun &bus_spi1_clk.common,
921*4882a593Smuzhiyun &bus_spi2_clk.common,
922*4882a593Smuzhiyun &bus_spi3_clk.common,
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* AHB1 bus gates */
925*4882a593Smuzhiyun &bus_otg_clk.common,
926*4882a593Smuzhiyun &bus_usb_clk.common,
927*4882a593Smuzhiyun &bus_gmac_clk.common,
928*4882a593Smuzhiyun &bus_msgbox_clk.common,
929*4882a593Smuzhiyun &bus_spinlock_clk.common,
930*4882a593Smuzhiyun &bus_hstimer_clk.common,
931*4882a593Smuzhiyun &bus_dma_clk.common,
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* AHB2 bus gates */
934*4882a593Smuzhiyun &bus_lcd0_clk.common,
935*4882a593Smuzhiyun &bus_lcd1_clk.common,
936*4882a593Smuzhiyun &bus_edp_clk.common,
937*4882a593Smuzhiyun &bus_csi_clk.common,
938*4882a593Smuzhiyun &bus_hdmi_clk.common,
939*4882a593Smuzhiyun &bus_de_clk.common,
940*4882a593Smuzhiyun &bus_mp_clk.common,
941*4882a593Smuzhiyun &bus_mipi_dsi_clk.common,
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* APB0 bus gates */
944*4882a593Smuzhiyun &bus_spdif_clk.common,
945*4882a593Smuzhiyun &bus_pio_clk.common,
946*4882a593Smuzhiyun &bus_ac97_clk.common,
947*4882a593Smuzhiyun &bus_i2s0_clk.common,
948*4882a593Smuzhiyun &bus_i2s1_clk.common,
949*4882a593Smuzhiyun &bus_lradc_clk.common,
950*4882a593Smuzhiyun &bus_gpadc_clk.common,
951*4882a593Smuzhiyun &bus_twd_clk.common,
952*4882a593Smuzhiyun &bus_cir_tx_clk.common,
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* APB1 bus gates */
955*4882a593Smuzhiyun &bus_i2c0_clk.common,
956*4882a593Smuzhiyun &bus_i2c1_clk.common,
957*4882a593Smuzhiyun &bus_i2c2_clk.common,
958*4882a593Smuzhiyun &bus_i2c3_clk.common,
959*4882a593Smuzhiyun &bus_i2c4_clk.common,
960*4882a593Smuzhiyun &bus_uart0_clk.common,
961*4882a593Smuzhiyun &bus_uart1_clk.common,
962*4882a593Smuzhiyun &bus_uart2_clk.common,
963*4882a593Smuzhiyun &bus_uart3_clk.common,
964*4882a593Smuzhiyun &bus_uart4_clk.common,
965*4882a593Smuzhiyun &bus_uart5_clk.common,
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun static struct clk_hw_onecell_data sun9i_a80_hw_clks = {
969*4882a593Smuzhiyun .hws = {
970*4882a593Smuzhiyun [CLK_PLL_C0CPUX] = &pll_c0cpux_clk.common.hw,
971*4882a593Smuzhiyun [CLK_PLL_C1CPUX] = &pll_c1cpux_clk.common.hw,
972*4882a593Smuzhiyun [CLK_PLL_AUDIO] = &pll_audio_clk.common.hw,
973*4882a593Smuzhiyun [CLK_PLL_PERIPH0] = &pll_periph0_clk.common.hw,
974*4882a593Smuzhiyun [CLK_PLL_VE] = &pll_ve_clk.common.hw,
975*4882a593Smuzhiyun [CLK_PLL_DDR] = &pll_ddr_clk.common.hw,
976*4882a593Smuzhiyun [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw,
977*4882a593Smuzhiyun [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw,
978*4882a593Smuzhiyun [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
979*4882a593Smuzhiyun [CLK_PLL_DE] = &pll_de_clk.common.hw,
980*4882a593Smuzhiyun [CLK_PLL_ISP] = &pll_isp_clk.common.hw,
981*4882a593Smuzhiyun [CLK_PLL_PERIPH1] = &pll_periph1_clk.common.hw,
982*4882a593Smuzhiyun [CLK_C0CPUX] = &c0cpux_clk.common.hw,
983*4882a593Smuzhiyun [CLK_C1CPUX] = &c1cpux_clk.common.hw,
984*4882a593Smuzhiyun [CLK_ATB0] = &atb0_clk.common.hw,
985*4882a593Smuzhiyun [CLK_AXI0] = &axi0_clk.common.hw,
986*4882a593Smuzhiyun [CLK_ATB1] = &atb1_clk.common.hw,
987*4882a593Smuzhiyun [CLK_AXI1] = &axi1_clk.common.hw,
988*4882a593Smuzhiyun [CLK_GTBUS] = >bus_clk.common.hw,
989*4882a593Smuzhiyun [CLK_AHB0] = &ahb0_clk.common.hw,
990*4882a593Smuzhiyun [CLK_AHB1] = &ahb1_clk.common.hw,
991*4882a593Smuzhiyun [CLK_AHB2] = &ahb2_clk.common.hw,
992*4882a593Smuzhiyun [CLK_APB0] = &apb0_clk.common.hw,
993*4882a593Smuzhiyun [CLK_APB1] = &apb1_clk.common.hw,
994*4882a593Smuzhiyun [CLK_CCI400] = &cci400_clk.common.hw,
995*4882a593Smuzhiyun [CLK_ATS] = &ats_clk.common.hw,
996*4882a593Smuzhiyun [CLK_TRACE] = &trace_clk.common.hw,
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun [CLK_OUT_A] = &out_a_clk.common.hw,
999*4882a593Smuzhiyun [CLK_OUT_B] = &out_b_clk.common.hw,
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun [CLK_NAND0_0] = &nand0_0_clk.common.hw,
1002*4882a593Smuzhiyun [CLK_NAND0_1] = &nand0_1_clk.common.hw,
1003*4882a593Smuzhiyun [CLK_NAND1_0] = &nand1_0_clk.common.hw,
1004*4882a593Smuzhiyun [CLK_NAND1_1] = &nand1_1_clk.common.hw,
1005*4882a593Smuzhiyun [CLK_MMC0] = &mmc0_clk.common.hw,
1006*4882a593Smuzhiyun [CLK_MMC0_SAMPLE] = &mmc0_sample_clk.common.hw,
1007*4882a593Smuzhiyun [CLK_MMC0_OUTPUT] = &mmc0_output_clk.common.hw,
1008*4882a593Smuzhiyun [CLK_MMC1] = &mmc1_clk.common.hw,
1009*4882a593Smuzhiyun [CLK_MMC1_SAMPLE] = &mmc1_sample_clk.common.hw,
1010*4882a593Smuzhiyun [CLK_MMC1_OUTPUT] = &mmc1_output_clk.common.hw,
1011*4882a593Smuzhiyun [CLK_MMC2] = &mmc2_clk.common.hw,
1012*4882a593Smuzhiyun [CLK_MMC2_SAMPLE] = &mmc2_sample_clk.common.hw,
1013*4882a593Smuzhiyun [CLK_MMC2_OUTPUT] = &mmc2_output_clk.common.hw,
1014*4882a593Smuzhiyun [CLK_MMC3] = &mmc3_clk.common.hw,
1015*4882a593Smuzhiyun [CLK_MMC3_SAMPLE] = &mmc3_sample_clk.common.hw,
1016*4882a593Smuzhiyun [CLK_MMC3_OUTPUT] = &mmc3_output_clk.common.hw,
1017*4882a593Smuzhiyun [CLK_TS] = &ts_clk.common.hw,
1018*4882a593Smuzhiyun [CLK_SS] = &ss_clk.common.hw,
1019*4882a593Smuzhiyun [CLK_SPI0] = &spi0_clk.common.hw,
1020*4882a593Smuzhiyun [CLK_SPI1] = &spi1_clk.common.hw,
1021*4882a593Smuzhiyun [CLK_SPI2] = &spi2_clk.common.hw,
1022*4882a593Smuzhiyun [CLK_SPI3] = &spi3_clk.common.hw,
1023*4882a593Smuzhiyun [CLK_I2S0] = &i2s0_clk.common.hw,
1024*4882a593Smuzhiyun [CLK_I2S1] = &i2s1_clk.common.hw,
1025*4882a593Smuzhiyun [CLK_SPDIF] = &spdif_clk.common.hw,
1026*4882a593Smuzhiyun [CLK_SDRAM] = &sdram_clk.common.hw,
1027*4882a593Smuzhiyun [CLK_DE] = &de_clk.common.hw,
1028*4882a593Smuzhiyun [CLK_EDP] = &edp_clk.common.hw,
1029*4882a593Smuzhiyun [CLK_MP] = &mp_clk.common.hw,
1030*4882a593Smuzhiyun [CLK_LCD0] = &lcd0_clk.common.hw,
1031*4882a593Smuzhiyun [CLK_LCD1] = &lcd1_clk.common.hw,
1032*4882a593Smuzhiyun [CLK_MIPI_DSI0] = &mipi_dsi0_clk.common.hw,
1033*4882a593Smuzhiyun [CLK_MIPI_DSI1] = &mipi_dsi1_clk.common.hw,
1034*4882a593Smuzhiyun [CLK_HDMI] = &hdmi_clk.common.hw,
1035*4882a593Smuzhiyun [CLK_HDMI_SLOW] = &hdmi_slow_clk.common.hw,
1036*4882a593Smuzhiyun [CLK_MIPI_CSI] = &mipi_csi_clk.common.hw,
1037*4882a593Smuzhiyun [CLK_CSI_ISP] = &csi_isp_clk.common.hw,
1038*4882a593Smuzhiyun [CLK_CSI_MISC] = &csi_misc_clk.common.hw,
1039*4882a593Smuzhiyun [CLK_CSI0_MCLK] = &csi0_mclk_clk.common.hw,
1040*4882a593Smuzhiyun [CLK_CSI1_MCLK] = &csi1_mclk_clk.common.hw,
1041*4882a593Smuzhiyun [CLK_FD] = &fd_clk.common.hw,
1042*4882a593Smuzhiyun [CLK_VE] = &ve_clk.common.hw,
1043*4882a593Smuzhiyun [CLK_AVS] = &avs_clk.common.hw,
1044*4882a593Smuzhiyun [CLK_GPU_CORE] = &gpu_core_clk.common.hw,
1045*4882a593Smuzhiyun [CLK_GPU_MEMORY] = &gpu_memory_clk.common.hw,
1046*4882a593Smuzhiyun [CLK_GPU_AXI] = &gpu_axi_clk.common.hw,
1047*4882a593Smuzhiyun [CLK_SATA] = &sata_clk.common.hw,
1048*4882a593Smuzhiyun [CLK_AC97] = &ac97_clk.common.hw,
1049*4882a593Smuzhiyun [CLK_MIPI_HSI] = &mipi_hsi_clk.common.hw,
1050*4882a593Smuzhiyun [CLK_GPADC] = &gpadc_clk.common.hw,
1051*4882a593Smuzhiyun [CLK_CIR_TX] = &cir_tx_clk.common.hw,
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun [CLK_BUS_FD] = &bus_fd_clk.common.hw,
1054*4882a593Smuzhiyun [CLK_BUS_VE] = &bus_ve_clk.common.hw,
1055*4882a593Smuzhiyun [CLK_BUS_GPU_CTRL] = &bus_gpu_ctrl_clk.common.hw,
1056*4882a593Smuzhiyun [CLK_BUS_SS] = &bus_ss_clk.common.hw,
1057*4882a593Smuzhiyun [CLK_BUS_MMC] = &bus_mmc_clk.common.hw,
1058*4882a593Smuzhiyun [CLK_BUS_NAND0] = &bus_nand0_clk.common.hw,
1059*4882a593Smuzhiyun [CLK_BUS_NAND1] = &bus_nand1_clk.common.hw,
1060*4882a593Smuzhiyun [CLK_BUS_SDRAM] = &bus_sdram_clk.common.hw,
1061*4882a593Smuzhiyun [CLK_BUS_MIPI_HSI] = &bus_mipi_hsi_clk.common.hw,
1062*4882a593Smuzhiyun [CLK_BUS_SATA] = &bus_sata_clk.common.hw,
1063*4882a593Smuzhiyun [CLK_BUS_TS] = &bus_ts_clk.common.hw,
1064*4882a593Smuzhiyun [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
1065*4882a593Smuzhiyun [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
1066*4882a593Smuzhiyun [CLK_BUS_SPI2] = &bus_spi2_clk.common.hw,
1067*4882a593Smuzhiyun [CLK_BUS_SPI3] = &bus_spi3_clk.common.hw,
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
1070*4882a593Smuzhiyun [CLK_BUS_USB] = &bus_usb_clk.common.hw,
1071*4882a593Smuzhiyun [CLK_BUS_GMAC] = &bus_gmac_clk.common.hw,
1072*4882a593Smuzhiyun [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
1073*4882a593Smuzhiyun [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
1074*4882a593Smuzhiyun [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
1075*4882a593Smuzhiyun [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun [CLK_BUS_LCD0] = &bus_lcd0_clk.common.hw,
1078*4882a593Smuzhiyun [CLK_BUS_LCD1] = &bus_lcd1_clk.common.hw,
1079*4882a593Smuzhiyun [CLK_BUS_EDP] = &bus_edp_clk.common.hw,
1080*4882a593Smuzhiyun [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
1081*4882a593Smuzhiyun [CLK_BUS_HDMI] = &bus_hdmi_clk.common.hw,
1082*4882a593Smuzhiyun [CLK_BUS_DE] = &bus_de_clk.common.hw,
1083*4882a593Smuzhiyun [CLK_BUS_MP] = &bus_mp_clk.common.hw,
1084*4882a593Smuzhiyun [CLK_BUS_MIPI_DSI] = &bus_mipi_dsi_clk.common.hw,
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun [CLK_BUS_SPDIF] = &bus_spdif_clk.common.hw,
1087*4882a593Smuzhiyun [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
1088*4882a593Smuzhiyun [CLK_BUS_AC97] = &bus_ac97_clk.common.hw,
1089*4882a593Smuzhiyun [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
1090*4882a593Smuzhiyun [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
1091*4882a593Smuzhiyun [CLK_BUS_LRADC] = &bus_lradc_clk.common.hw,
1092*4882a593Smuzhiyun [CLK_BUS_GPADC] = &bus_gpadc_clk.common.hw,
1093*4882a593Smuzhiyun [CLK_BUS_TWD] = &bus_twd_clk.common.hw,
1094*4882a593Smuzhiyun [CLK_BUS_CIR_TX] = &bus_cir_tx_clk.common.hw,
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
1097*4882a593Smuzhiyun [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
1098*4882a593Smuzhiyun [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
1099*4882a593Smuzhiyun [CLK_BUS_I2C3] = &bus_i2c3_clk.common.hw,
1100*4882a593Smuzhiyun [CLK_BUS_I2C4] = &bus_i2c4_clk.common.hw,
1101*4882a593Smuzhiyun [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
1102*4882a593Smuzhiyun [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
1103*4882a593Smuzhiyun [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
1104*4882a593Smuzhiyun [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
1105*4882a593Smuzhiyun [CLK_BUS_UART4] = &bus_uart4_clk.common.hw,
1106*4882a593Smuzhiyun [CLK_BUS_UART5] = &bus_uart5_clk.common.hw,
1107*4882a593Smuzhiyun },
1108*4882a593Smuzhiyun .num = CLK_NUMBER,
1109*4882a593Smuzhiyun };
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun static struct ccu_reset_map sun9i_a80_ccu_resets[] = {
1112*4882a593Smuzhiyun /* AHB0 reset controls */
1113*4882a593Smuzhiyun [RST_BUS_FD] = { 0x5a0, BIT(0) },
1114*4882a593Smuzhiyun [RST_BUS_VE] = { 0x5a0, BIT(1) },
1115*4882a593Smuzhiyun [RST_BUS_GPU_CTRL] = { 0x5a0, BIT(3) },
1116*4882a593Smuzhiyun [RST_BUS_SS] = { 0x5a0, BIT(5) },
1117*4882a593Smuzhiyun [RST_BUS_MMC] = { 0x5a0, BIT(8) },
1118*4882a593Smuzhiyun [RST_BUS_NAND0] = { 0x5a0, BIT(12) },
1119*4882a593Smuzhiyun [RST_BUS_NAND1] = { 0x5a0, BIT(13) },
1120*4882a593Smuzhiyun [RST_BUS_SDRAM] = { 0x5a0, BIT(14) },
1121*4882a593Smuzhiyun [RST_BUS_SATA] = { 0x5a0, BIT(16) },
1122*4882a593Smuzhiyun [RST_BUS_TS] = { 0x5a0, BIT(18) },
1123*4882a593Smuzhiyun [RST_BUS_SPI0] = { 0x5a0, BIT(20) },
1124*4882a593Smuzhiyun [RST_BUS_SPI1] = { 0x5a0, BIT(21) },
1125*4882a593Smuzhiyun [RST_BUS_SPI2] = { 0x5a0, BIT(22) },
1126*4882a593Smuzhiyun [RST_BUS_SPI3] = { 0x5a0, BIT(23) },
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /* AHB1 reset controls */
1129*4882a593Smuzhiyun [RST_BUS_OTG] = { 0x5a4, BIT(0) },
1130*4882a593Smuzhiyun [RST_BUS_OTG_PHY] = { 0x5a4, BIT(1) },
1131*4882a593Smuzhiyun [RST_BUS_MIPI_HSI] = { 0x5a4, BIT(9) },
1132*4882a593Smuzhiyun [RST_BUS_GMAC] = { 0x5a4, BIT(17) },
1133*4882a593Smuzhiyun [RST_BUS_MSGBOX] = { 0x5a4, BIT(21) },
1134*4882a593Smuzhiyun [RST_BUS_SPINLOCK] = { 0x5a4, BIT(22) },
1135*4882a593Smuzhiyun [RST_BUS_HSTIMER] = { 0x5a4, BIT(23) },
1136*4882a593Smuzhiyun [RST_BUS_DMA] = { 0x5a4, BIT(24) },
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* AHB2 reset controls */
1139*4882a593Smuzhiyun [RST_BUS_LCD0] = { 0x5a8, BIT(0) },
1140*4882a593Smuzhiyun [RST_BUS_LCD1] = { 0x5a8, BIT(1) },
1141*4882a593Smuzhiyun [RST_BUS_EDP] = { 0x5a8, BIT(2) },
1142*4882a593Smuzhiyun [RST_BUS_LVDS] = { 0x5a8, BIT(3) },
1143*4882a593Smuzhiyun [RST_BUS_CSI] = { 0x5a8, BIT(4) },
1144*4882a593Smuzhiyun [RST_BUS_HDMI0] = { 0x5a8, BIT(5) },
1145*4882a593Smuzhiyun [RST_BUS_HDMI1] = { 0x5a8, BIT(6) },
1146*4882a593Smuzhiyun [RST_BUS_DE] = { 0x5a8, BIT(7) },
1147*4882a593Smuzhiyun [RST_BUS_MP] = { 0x5a8, BIT(8) },
1148*4882a593Smuzhiyun [RST_BUS_GPU] = { 0x5a8, BIT(9) },
1149*4882a593Smuzhiyun [RST_BUS_MIPI_DSI] = { 0x5a8, BIT(11) },
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* APB0 reset controls */
1152*4882a593Smuzhiyun [RST_BUS_SPDIF] = { 0x5b0, BIT(1) },
1153*4882a593Smuzhiyun [RST_BUS_AC97] = { 0x5b0, BIT(11) },
1154*4882a593Smuzhiyun [RST_BUS_I2S0] = { 0x5b0, BIT(12) },
1155*4882a593Smuzhiyun [RST_BUS_I2S1] = { 0x5b0, BIT(13) },
1156*4882a593Smuzhiyun [RST_BUS_LRADC] = { 0x5b0, BIT(15) },
1157*4882a593Smuzhiyun [RST_BUS_GPADC] = { 0x5b0, BIT(17) },
1158*4882a593Smuzhiyun [RST_BUS_CIR_TX] = { 0x5b0, BIT(19) },
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* APB1 reset controls */
1161*4882a593Smuzhiyun [RST_BUS_I2C0] = { 0x5b4, BIT(0) },
1162*4882a593Smuzhiyun [RST_BUS_I2C1] = { 0x5b4, BIT(1) },
1163*4882a593Smuzhiyun [RST_BUS_I2C2] = { 0x5b4, BIT(2) },
1164*4882a593Smuzhiyun [RST_BUS_I2C3] = { 0x5b4, BIT(3) },
1165*4882a593Smuzhiyun [RST_BUS_I2C4] = { 0x5b4, BIT(4) },
1166*4882a593Smuzhiyun [RST_BUS_UART0] = { 0x5b4, BIT(16) },
1167*4882a593Smuzhiyun [RST_BUS_UART1] = { 0x5b4, BIT(17) },
1168*4882a593Smuzhiyun [RST_BUS_UART2] = { 0x5b4, BIT(18) },
1169*4882a593Smuzhiyun [RST_BUS_UART3] = { 0x5b4, BIT(19) },
1170*4882a593Smuzhiyun [RST_BUS_UART4] = { 0x5b4, BIT(20) },
1171*4882a593Smuzhiyun [RST_BUS_UART5] = { 0x5b4, BIT(21) },
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun9i_a80_ccu_desc = {
1175*4882a593Smuzhiyun .ccu_clks = sun9i_a80_ccu_clks,
1176*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun9i_a80_ccu_clks),
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun .hw_clks = &sun9i_a80_hw_clks,
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun .resets = sun9i_a80_ccu_resets,
1181*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun9i_a80_ccu_resets),
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun #define SUN9I_A80_PLL_P_SHIFT 16
1185*4882a593Smuzhiyun #define SUN9I_A80_PLL_N_SHIFT 8
1186*4882a593Smuzhiyun #define SUN9I_A80_PLL_N_WIDTH 8
1187*4882a593Smuzhiyun
sun9i_a80_cpu_pll_fixup(void __iomem * reg)1188*4882a593Smuzhiyun static void sun9i_a80_cpu_pll_fixup(void __iomem *reg)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun u32 val = readl(reg);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* bail out if P divider is not used */
1193*4882a593Smuzhiyun if (!(val & BIT(SUN9I_A80_PLL_P_SHIFT)))
1194*4882a593Smuzhiyun return;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /*
1197*4882a593Smuzhiyun * If P is used, output should be less than 288 MHz. When we
1198*4882a593Smuzhiyun * set P to 1, we should also decrease the multiplier so the
1199*4882a593Smuzhiyun * output doesn't go out of range, but not too much such that
1200*4882a593Smuzhiyun * the multiplier stays above 12, the minimal operation value.
1201*4882a593Smuzhiyun *
1202*4882a593Smuzhiyun * To keep it simple, set the multiplier to 17, the reset value.
1203*4882a593Smuzhiyun */
1204*4882a593Smuzhiyun val &= ~GENMASK(SUN9I_A80_PLL_N_SHIFT + SUN9I_A80_PLL_N_WIDTH - 1,
1205*4882a593Smuzhiyun SUN9I_A80_PLL_N_SHIFT);
1206*4882a593Smuzhiyun val |= 17 << SUN9I_A80_PLL_N_SHIFT;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* And clear P */
1209*4882a593Smuzhiyun val &= ~BIT(SUN9I_A80_PLL_P_SHIFT);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun writel(val, reg);
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
sun9i_a80_ccu_probe(struct platform_device * pdev)1214*4882a593Smuzhiyun static int sun9i_a80_ccu_probe(struct platform_device *pdev)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct resource *res;
1217*4882a593Smuzhiyun void __iomem *reg;
1218*4882a593Smuzhiyun u32 val;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1221*4882a593Smuzhiyun reg = devm_ioremap_resource(&pdev->dev, res);
1222*4882a593Smuzhiyun if (IS_ERR(reg))
1223*4882a593Smuzhiyun return PTR_ERR(reg);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* Enforce d1 = 0, d2 = 0 for Audio PLL */
1226*4882a593Smuzhiyun val = readl(reg + SUN9I_A80_PLL_AUDIO_REG);
1227*4882a593Smuzhiyun val &= ~(BIT(16) | BIT(18));
1228*4882a593Smuzhiyun writel(val, reg + SUN9I_A80_PLL_AUDIO_REG);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /* Enforce P = 1 for both CPU cluster PLLs */
1231*4882a593Smuzhiyun sun9i_a80_cpu_pll_fixup(reg + SUN9I_A80_PLL_C0CPUX_REG);
1232*4882a593Smuzhiyun sun9i_a80_cpu_pll_fixup(reg + SUN9I_A80_PLL_C1CPUX_REG);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun return sunxi_ccu_probe(pdev->dev.of_node, reg, &sun9i_a80_ccu_desc);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun static const struct of_device_id sun9i_a80_ccu_ids[] = {
1238*4882a593Smuzhiyun { .compatible = "allwinner,sun9i-a80-ccu" },
1239*4882a593Smuzhiyun { }
1240*4882a593Smuzhiyun };
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun static struct platform_driver sun9i_a80_ccu_driver = {
1243*4882a593Smuzhiyun .probe = sun9i_a80_ccu_probe,
1244*4882a593Smuzhiyun .driver = {
1245*4882a593Smuzhiyun .name = "sun9i-a80-ccu",
1246*4882a593Smuzhiyun .of_match_table = sun9i_a80_ccu_ids,
1247*4882a593Smuzhiyun },
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun builtin_platform_driver(sun9i_a80_ccu_driver);
1250