1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Chen-Yu Tsai. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/reset.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "ccu_common.h"
13*4882a593Smuzhiyun #include "ccu_div.h"
14*4882a593Smuzhiyun #include "ccu_gate.h"
15*4882a593Smuzhiyun #include "ccu_reset.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "ccu-sun9i-a80-de.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static SUNXI_CCU_GATE(fe0_clk, "fe0", "fe0-div",
20*4882a593Smuzhiyun 0x00, BIT(0), 0);
21*4882a593Smuzhiyun static SUNXI_CCU_GATE(fe1_clk, "fe1", "fe1-div",
22*4882a593Smuzhiyun 0x00, BIT(1), 0);
23*4882a593Smuzhiyun static SUNXI_CCU_GATE(fe2_clk, "fe2", "fe2-div",
24*4882a593Smuzhiyun 0x00, BIT(2), 0);
25*4882a593Smuzhiyun static SUNXI_CCU_GATE(iep_deu0_clk, "iep-deu0", "de",
26*4882a593Smuzhiyun 0x00, BIT(4), 0);
27*4882a593Smuzhiyun static SUNXI_CCU_GATE(iep_deu1_clk, "iep-deu1", "de",
28*4882a593Smuzhiyun 0x00, BIT(5), 0);
29*4882a593Smuzhiyun static SUNXI_CCU_GATE(be0_clk, "be0", "be0-div",
30*4882a593Smuzhiyun 0x00, BIT(8), 0);
31*4882a593Smuzhiyun static SUNXI_CCU_GATE(be1_clk, "be1", "be1-div",
32*4882a593Smuzhiyun 0x00, BIT(9), 0);
33*4882a593Smuzhiyun static SUNXI_CCU_GATE(be2_clk, "be2", "be2-div",
34*4882a593Smuzhiyun 0x00, BIT(10), 0);
35*4882a593Smuzhiyun static SUNXI_CCU_GATE(iep_drc0_clk, "iep-drc0", "de",
36*4882a593Smuzhiyun 0x00, BIT(12), 0);
37*4882a593Smuzhiyun static SUNXI_CCU_GATE(iep_drc1_clk, "iep-drc1", "de",
38*4882a593Smuzhiyun 0x00, BIT(13), 0);
39*4882a593Smuzhiyun static SUNXI_CCU_GATE(merge_clk, "merge", "de",
40*4882a593Smuzhiyun 0x00, BIT(20), 0);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_fe0_clk, "dram-fe0", "sdram",
43*4882a593Smuzhiyun 0x04, BIT(0), 0);
44*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_fe1_clk, "dram-fe1", "sdram",
45*4882a593Smuzhiyun 0x04, BIT(1), 0);
46*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_fe2_clk, "dram-fe2", "sdram",
47*4882a593Smuzhiyun 0x04, BIT(2), 0);
48*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_deu0_clk, "dram-deu0", "sdram",
49*4882a593Smuzhiyun 0x04, BIT(4), 0);
50*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_deu1_clk, "dram-deu1", "sdram",
51*4882a593Smuzhiyun 0x04, BIT(5), 0);
52*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_be0_clk, "dram-be0", "sdram",
53*4882a593Smuzhiyun 0x04, BIT(8), 0);
54*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_be1_clk, "dram-be1", "sdram",
55*4882a593Smuzhiyun 0x04, BIT(9), 0);
56*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_be2_clk, "dram-be2", "sdram",
57*4882a593Smuzhiyun 0x04, BIT(10), 0);
58*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_drc0_clk, "dram-drc0", "sdram",
59*4882a593Smuzhiyun 0x04, BIT(12), 0);
60*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_drc1_clk, "dram-drc1", "sdram",
61*4882a593Smuzhiyun 0x04, BIT(13), 0);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_fe0_clk, "bus-fe0", "bus-de",
64*4882a593Smuzhiyun 0x08, BIT(0), 0);
65*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_fe1_clk, "bus-fe1", "bus-de",
66*4882a593Smuzhiyun 0x08, BIT(1), 0);
67*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_fe2_clk, "bus-fe2", "bus-de",
68*4882a593Smuzhiyun 0x08, BIT(2), 0);
69*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_deu0_clk, "bus-deu0", "bus-de",
70*4882a593Smuzhiyun 0x08, BIT(4), 0);
71*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_deu1_clk, "bus-deu1", "bus-de",
72*4882a593Smuzhiyun 0x08, BIT(5), 0);
73*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_be0_clk, "bus-be0", "bus-de",
74*4882a593Smuzhiyun 0x08, BIT(8), 0);
75*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_be1_clk, "bus-be1", "bus-de",
76*4882a593Smuzhiyun 0x08, BIT(9), 0);
77*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_be2_clk, "bus-be2", "bus-de",
78*4882a593Smuzhiyun 0x08, BIT(10), 0);
79*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_drc0_clk, "bus-drc0", "bus-de",
80*4882a593Smuzhiyun 0x08, BIT(12), 0);
81*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_drc1_clk, "bus-drc1", "bus-de",
82*4882a593Smuzhiyun 0x08, BIT(13), 0);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static SUNXI_CCU_M(fe0_div_clk, "fe0-div", "de", 0x20, 0, 4, 0);
85*4882a593Smuzhiyun static SUNXI_CCU_M(fe1_div_clk, "fe1-div", "de", 0x20, 4, 4, 0);
86*4882a593Smuzhiyun static SUNXI_CCU_M(fe2_div_clk, "fe2-div", "de", 0x20, 8, 4, 0);
87*4882a593Smuzhiyun static SUNXI_CCU_M(be0_div_clk, "be0-div", "de", 0x20, 16, 4, 0);
88*4882a593Smuzhiyun static SUNXI_CCU_M(be1_div_clk, "be1-div", "de", 0x20, 20, 4, 0);
89*4882a593Smuzhiyun static SUNXI_CCU_M(be2_div_clk, "be2-div", "de", 0x20, 24, 4, 0);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static struct ccu_common *sun9i_a80_de_clks[] = {
92*4882a593Smuzhiyun &fe0_clk.common,
93*4882a593Smuzhiyun &fe1_clk.common,
94*4882a593Smuzhiyun &fe2_clk.common,
95*4882a593Smuzhiyun &iep_deu0_clk.common,
96*4882a593Smuzhiyun &iep_deu1_clk.common,
97*4882a593Smuzhiyun &be0_clk.common,
98*4882a593Smuzhiyun &be1_clk.common,
99*4882a593Smuzhiyun &be2_clk.common,
100*4882a593Smuzhiyun &iep_drc0_clk.common,
101*4882a593Smuzhiyun &iep_drc1_clk.common,
102*4882a593Smuzhiyun &merge_clk.common,
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun &dram_fe0_clk.common,
105*4882a593Smuzhiyun &dram_fe1_clk.common,
106*4882a593Smuzhiyun &dram_fe2_clk.common,
107*4882a593Smuzhiyun &dram_deu0_clk.common,
108*4882a593Smuzhiyun &dram_deu1_clk.common,
109*4882a593Smuzhiyun &dram_be0_clk.common,
110*4882a593Smuzhiyun &dram_be1_clk.common,
111*4882a593Smuzhiyun &dram_be2_clk.common,
112*4882a593Smuzhiyun &dram_drc0_clk.common,
113*4882a593Smuzhiyun &dram_drc1_clk.common,
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun &bus_fe0_clk.common,
116*4882a593Smuzhiyun &bus_fe1_clk.common,
117*4882a593Smuzhiyun &bus_fe2_clk.common,
118*4882a593Smuzhiyun &bus_deu0_clk.common,
119*4882a593Smuzhiyun &bus_deu1_clk.common,
120*4882a593Smuzhiyun &bus_be0_clk.common,
121*4882a593Smuzhiyun &bus_be1_clk.common,
122*4882a593Smuzhiyun &bus_be2_clk.common,
123*4882a593Smuzhiyun &bus_drc0_clk.common,
124*4882a593Smuzhiyun &bus_drc1_clk.common,
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun &fe0_div_clk.common,
127*4882a593Smuzhiyun &fe1_div_clk.common,
128*4882a593Smuzhiyun &fe2_div_clk.common,
129*4882a593Smuzhiyun &be0_div_clk.common,
130*4882a593Smuzhiyun &be1_div_clk.common,
131*4882a593Smuzhiyun &be2_div_clk.common,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static struct clk_hw_onecell_data sun9i_a80_de_hw_clks = {
135*4882a593Smuzhiyun .hws = {
136*4882a593Smuzhiyun [CLK_FE0] = &fe0_clk.common.hw,
137*4882a593Smuzhiyun [CLK_FE1] = &fe1_clk.common.hw,
138*4882a593Smuzhiyun [CLK_FE2] = &fe2_clk.common.hw,
139*4882a593Smuzhiyun [CLK_IEP_DEU0] = &iep_deu0_clk.common.hw,
140*4882a593Smuzhiyun [CLK_IEP_DEU1] = &iep_deu1_clk.common.hw,
141*4882a593Smuzhiyun [CLK_BE0] = &be0_clk.common.hw,
142*4882a593Smuzhiyun [CLK_BE1] = &be1_clk.common.hw,
143*4882a593Smuzhiyun [CLK_BE2] = &be2_clk.common.hw,
144*4882a593Smuzhiyun [CLK_IEP_DRC0] = &iep_drc0_clk.common.hw,
145*4882a593Smuzhiyun [CLK_IEP_DRC1] = &iep_drc1_clk.common.hw,
146*4882a593Smuzhiyun [CLK_MERGE] = &merge_clk.common.hw,
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun [CLK_DRAM_FE0] = &dram_fe0_clk.common.hw,
149*4882a593Smuzhiyun [CLK_DRAM_FE1] = &dram_fe1_clk.common.hw,
150*4882a593Smuzhiyun [CLK_DRAM_FE2] = &dram_fe2_clk.common.hw,
151*4882a593Smuzhiyun [CLK_DRAM_DEU0] = &dram_deu0_clk.common.hw,
152*4882a593Smuzhiyun [CLK_DRAM_DEU1] = &dram_deu1_clk.common.hw,
153*4882a593Smuzhiyun [CLK_DRAM_BE0] = &dram_be0_clk.common.hw,
154*4882a593Smuzhiyun [CLK_DRAM_BE1] = &dram_be1_clk.common.hw,
155*4882a593Smuzhiyun [CLK_DRAM_BE2] = &dram_be2_clk.common.hw,
156*4882a593Smuzhiyun [CLK_DRAM_DRC0] = &dram_drc0_clk.common.hw,
157*4882a593Smuzhiyun [CLK_DRAM_DRC1] = &dram_drc1_clk.common.hw,
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun [CLK_BUS_FE0] = &bus_fe0_clk.common.hw,
160*4882a593Smuzhiyun [CLK_BUS_FE1] = &bus_fe1_clk.common.hw,
161*4882a593Smuzhiyun [CLK_BUS_FE2] = &bus_fe2_clk.common.hw,
162*4882a593Smuzhiyun [CLK_BUS_DEU0] = &bus_deu0_clk.common.hw,
163*4882a593Smuzhiyun [CLK_BUS_DEU1] = &bus_deu1_clk.common.hw,
164*4882a593Smuzhiyun [CLK_BUS_BE0] = &bus_be0_clk.common.hw,
165*4882a593Smuzhiyun [CLK_BUS_BE1] = &bus_be1_clk.common.hw,
166*4882a593Smuzhiyun [CLK_BUS_BE2] = &bus_be2_clk.common.hw,
167*4882a593Smuzhiyun [CLK_BUS_DRC0] = &bus_drc0_clk.common.hw,
168*4882a593Smuzhiyun [CLK_BUS_DRC1] = &bus_drc1_clk.common.hw,
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun [CLK_FE0_DIV] = &fe0_div_clk.common.hw,
171*4882a593Smuzhiyun [CLK_FE1_DIV] = &fe1_div_clk.common.hw,
172*4882a593Smuzhiyun [CLK_FE2_DIV] = &fe2_div_clk.common.hw,
173*4882a593Smuzhiyun [CLK_BE0_DIV] = &be0_div_clk.common.hw,
174*4882a593Smuzhiyun [CLK_BE1_DIV] = &be1_div_clk.common.hw,
175*4882a593Smuzhiyun [CLK_BE2_DIV] = &be2_div_clk.common.hw,
176*4882a593Smuzhiyun },
177*4882a593Smuzhiyun .num = CLK_NUMBER,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static struct ccu_reset_map sun9i_a80_de_resets[] = {
181*4882a593Smuzhiyun [RST_FE0] = { 0x0c, BIT(0) },
182*4882a593Smuzhiyun [RST_FE1] = { 0x0c, BIT(1) },
183*4882a593Smuzhiyun [RST_FE2] = { 0x0c, BIT(2) },
184*4882a593Smuzhiyun [RST_DEU0] = { 0x0c, BIT(4) },
185*4882a593Smuzhiyun [RST_DEU1] = { 0x0c, BIT(5) },
186*4882a593Smuzhiyun [RST_BE0] = { 0x0c, BIT(8) },
187*4882a593Smuzhiyun [RST_BE1] = { 0x0c, BIT(9) },
188*4882a593Smuzhiyun [RST_BE2] = { 0x0c, BIT(10) },
189*4882a593Smuzhiyun [RST_DRC0] = { 0x0c, BIT(12) },
190*4882a593Smuzhiyun [RST_DRC1] = { 0x0c, BIT(13) },
191*4882a593Smuzhiyun [RST_MERGE] = { 0x0c, BIT(20) },
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun9i_a80_de_clk_desc = {
195*4882a593Smuzhiyun .ccu_clks = sun9i_a80_de_clks,
196*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun9i_a80_de_clks),
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun .hw_clks = &sun9i_a80_de_hw_clks,
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun .resets = sun9i_a80_de_resets,
201*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun9i_a80_de_resets),
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
sun9i_a80_de_clk_probe(struct platform_device * pdev)204*4882a593Smuzhiyun static int sun9i_a80_de_clk_probe(struct platform_device *pdev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct resource *res;
207*4882a593Smuzhiyun struct clk *bus_clk;
208*4882a593Smuzhiyun struct reset_control *rstc;
209*4882a593Smuzhiyun void __iomem *reg;
210*4882a593Smuzhiyun int ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
213*4882a593Smuzhiyun reg = devm_ioremap_resource(&pdev->dev, res);
214*4882a593Smuzhiyun if (IS_ERR(reg))
215*4882a593Smuzhiyun return PTR_ERR(reg);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun bus_clk = devm_clk_get(&pdev->dev, "bus");
218*4882a593Smuzhiyun if (IS_ERR(bus_clk)) {
219*4882a593Smuzhiyun ret = PTR_ERR(bus_clk);
220*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
221*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get bus clk: %d\n", ret);
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
226*4882a593Smuzhiyun if (IS_ERR(rstc)) {
227*4882a593Smuzhiyun ret = PTR_ERR(rstc);
228*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
229*4882a593Smuzhiyun dev_err(&pdev->dev,
230*4882a593Smuzhiyun "Couldn't get reset control: %d\n", ret);
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* The bus clock needs to be enabled for us to access the registers */
235*4882a593Smuzhiyun ret = clk_prepare_enable(bus_clk);
236*4882a593Smuzhiyun if (ret) {
237*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't enable bus clk: %d\n", ret);
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* The reset control needs to be asserted for the controls to work */
242*4882a593Smuzhiyun ret = reset_control_deassert(rstc);
243*4882a593Smuzhiyun if (ret) {
244*4882a593Smuzhiyun dev_err(&pdev->dev,
245*4882a593Smuzhiyun "Couldn't deassert reset control: %d\n", ret);
246*4882a593Smuzhiyun goto err_disable_clk;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret = sunxi_ccu_probe(pdev->dev.of_node, reg,
250*4882a593Smuzhiyun &sun9i_a80_de_clk_desc);
251*4882a593Smuzhiyun if (ret)
252*4882a593Smuzhiyun goto err_assert_reset;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun err_assert_reset:
257*4882a593Smuzhiyun reset_control_assert(rstc);
258*4882a593Smuzhiyun err_disable_clk:
259*4882a593Smuzhiyun clk_disable_unprepare(bus_clk);
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const struct of_device_id sun9i_a80_de_clk_ids[] = {
264*4882a593Smuzhiyun { .compatible = "allwinner,sun9i-a80-de-clks" },
265*4882a593Smuzhiyun { }
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct platform_driver sun9i_a80_de_clk_driver = {
269*4882a593Smuzhiyun .probe = sun9i_a80_de_clk_probe,
270*4882a593Smuzhiyun .driver = {
271*4882a593Smuzhiyun .name = "sun9i-a80-de-clks",
272*4882a593Smuzhiyun .of_match_table = sun9i_a80_de_clk_ids,
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun builtin_platform_driver(sun9i_a80_de_clk_driver);
276