xref: /OK3568_Linux_fs/kernel/drivers/clk/sunxi-ng/ccu-sun8i-v3s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016 Icenowy Zheng <icenowy@aosc.xyz>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on ccu-sun8i-h3.c, which is:
6*4882a593Smuzhiyun  * Copyright (c) 2016 Maxime Ripard. All rights reserved.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "ccu_common.h"
14*4882a593Smuzhiyun #include "ccu_reset.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "ccu_div.h"
17*4882a593Smuzhiyun #include "ccu_gate.h"
18*4882a593Smuzhiyun #include "ccu_mp.h"
19*4882a593Smuzhiyun #include "ccu_mult.h"
20*4882a593Smuzhiyun #include "ccu_nk.h"
21*4882a593Smuzhiyun #include "ccu_nkm.h"
22*4882a593Smuzhiyun #include "ccu_nkmp.h"
23*4882a593Smuzhiyun #include "ccu_nm.h"
24*4882a593Smuzhiyun #include "ccu_phase.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "ccu-sun8i-v3s.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static SUNXI_CCU_NKMP_WITH_GATE_LOCK(pll_cpu_clk, "pll-cpu",
29*4882a593Smuzhiyun 				     "osc24M", 0x000,
30*4882a593Smuzhiyun 				     8, 5,	/* N */
31*4882a593Smuzhiyun 				     4, 2,	/* K */
32*4882a593Smuzhiyun 				     0, 2,	/* M */
33*4882a593Smuzhiyun 				     16, 2,	/* P */
34*4882a593Smuzhiyun 				     BIT(31),	/* gate */
35*4882a593Smuzhiyun 				     BIT(28),	/* lock */
36*4882a593Smuzhiyun 				     0);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
40*4882a593Smuzhiyun  * the base (2x, 4x and 8x), and one variable divider (the one true
41*4882a593Smuzhiyun  * pll audio).
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * We don't have any need for the variable divider for now, so we just
44*4882a593Smuzhiyun  * hardcode it to match with the clock names
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define SUN8I_V3S_PLL_AUDIO_REG	0x008
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
49*4882a593Smuzhiyun 				   "osc24M", 0x008,
50*4882a593Smuzhiyun 				   8, 7,	/* N */
51*4882a593Smuzhiyun 				   0, 5,	/* M */
52*4882a593Smuzhiyun 				   BIT(31),	/* gate */
53*4882a593Smuzhiyun 				   BIT(28),	/* lock */
54*4882a593Smuzhiyun 				   0);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_video_clk, "pll-video",
57*4882a593Smuzhiyun 					"osc24M", 0x0010,
58*4882a593Smuzhiyun 					8, 7,		/* N */
59*4882a593Smuzhiyun 					0, 4,		/* M */
60*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
61*4882a593Smuzhiyun 					BIT(25),	/* frac select */
62*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
63*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
64*4882a593Smuzhiyun 					BIT(31),	/* gate */
65*4882a593Smuzhiyun 					BIT(28),	/* lock */
66*4882a593Smuzhiyun 					0);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
69*4882a593Smuzhiyun 					"osc24M", 0x0018,
70*4882a593Smuzhiyun 					8, 7,		/* N */
71*4882a593Smuzhiyun 					0, 4,		/* M */
72*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
73*4882a593Smuzhiyun 					BIT(25),	/* frac select */
74*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
75*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
76*4882a593Smuzhiyun 					BIT(31),	/* gate */
77*4882a593Smuzhiyun 					BIT(28),	/* lock */
78*4882a593Smuzhiyun 					0);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr0_clk, "pll-ddr0",
81*4882a593Smuzhiyun 				    "osc24M", 0x020,
82*4882a593Smuzhiyun 				    8, 5,	/* N */
83*4882a593Smuzhiyun 				    4, 2,	/* K */
84*4882a593Smuzhiyun 				    0, 2,	/* M */
85*4882a593Smuzhiyun 				    BIT(31),	/* gate */
86*4882a593Smuzhiyun 				    BIT(28),	/* lock */
87*4882a593Smuzhiyun 				    0);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static SUNXI_CCU_NK_WITH_GATE_LOCK_POSTDIV(pll_periph0_clk, "pll-periph0",
90*4882a593Smuzhiyun 					   "osc24M", 0x028,
91*4882a593Smuzhiyun 					   8, 5,	/* N */
92*4882a593Smuzhiyun 					   4, 2,	/* K */
93*4882a593Smuzhiyun 					   BIT(31),	/* gate */
94*4882a593Smuzhiyun 					   BIT(28),	/* lock */
95*4882a593Smuzhiyun 					   2,		/* post-div */
96*4882a593Smuzhiyun 					   0);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_isp_clk, "pll-isp",
99*4882a593Smuzhiyun 					"osc24M", 0x002c,
100*4882a593Smuzhiyun 					8, 7,		/* N */
101*4882a593Smuzhiyun 					0, 4,		/* M */
102*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
103*4882a593Smuzhiyun 					BIT(25),	/* frac select */
104*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
105*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
106*4882a593Smuzhiyun 					BIT(31),	/* gate */
107*4882a593Smuzhiyun 					BIT(28),	/* lock */
108*4882a593Smuzhiyun 					0);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static SUNXI_CCU_NK_WITH_GATE_LOCK_POSTDIV(pll_periph1_clk, "pll-periph1",
111*4882a593Smuzhiyun 					   "osc24M", 0x044,
112*4882a593Smuzhiyun 					   8, 5,	/* N */
113*4882a593Smuzhiyun 					   4, 2,	/* K */
114*4882a593Smuzhiyun 					   BIT(31),	/* gate */
115*4882a593Smuzhiyun 					   BIT(28),	/* lock */
116*4882a593Smuzhiyun 					   2,		/* post-div */
117*4882a593Smuzhiyun 					   0);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_ddr1_clk, "pll-ddr1",
120*4882a593Smuzhiyun 				   "osc24M", 0x04c,
121*4882a593Smuzhiyun 				   8, 7,	/* N */
122*4882a593Smuzhiyun 				   0, 2,	/* M */
123*4882a593Smuzhiyun 				   BIT(31),	/* gate */
124*4882a593Smuzhiyun 				   BIT(28),	/* lock */
125*4882a593Smuzhiyun 				   0);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const char * const cpu_parents[] = { "osc32k", "osc24M",
128*4882a593Smuzhiyun 					     "pll-cpu", "pll-cpu" };
129*4882a593Smuzhiyun static SUNXI_CCU_MUX(cpu_clk, "cpu", cpu_parents,
130*4882a593Smuzhiyun 		     0x050, 16, 2, CLK_IS_CRITICAL);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static SUNXI_CCU_M(axi_clk, "axi", "cpu", 0x050, 0, 2, 0);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const char * const ahb1_parents[] = { "osc32k", "osc24M",
135*4882a593Smuzhiyun 					     "axi", "pll-periph0" };
136*4882a593Smuzhiyun static const struct ccu_mux_var_prediv ahb1_predivs[] = {
137*4882a593Smuzhiyun 	{ .index = 3, .shift = 6, .width = 2 },
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun static struct ccu_div ahb1_clk = {
140*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	.mux		= {
143*4882a593Smuzhiyun 		.shift	= 12,
144*4882a593Smuzhiyun 		.width	= 2,
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		.var_predivs	= ahb1_predivs,
147*4882a593Smuzhiyun 		.n_var_predivs	= ARRAY_SIZE(ahb1_predivs),
148*4882a593Smuzhiyun 	},
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	.common		= {
151*4882a593Smuzhiyun 		.reg		= 0x054,
152*4882a593Smuzhiyun 		.features	= CCU_FEATURE_VARIABLE_PREDIV,
153*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("ahb1",
154*4882a593Smuzhiyun 						      ahb1_parents,
155*4882a593Smuzhiyun 						      &ccu_div_ops,
156*4882a593Smuzhiyun 						      0),
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static struct clk_div_table apb1_div_table[] = {
161*4882a593Smuzhiyun 	{ .val = 0, .div = 2 },
162*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
163*4882a593Smuzhiyun 	{ .val = 2, .div = 4 },
164*4882a593Smuzhiyun 	{ .val = 3, .div = 8 },
165*4882a593Smuzhiyun 	{ /* Sentinel */ },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
168*4882a593Smuzhiyun 			   0x054, 8, 2, apb1_div_table, 0);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const char * const apb2_parents[] = { "osc32k", "osc24M",
171*4882a593Smuzhiyun 					     "pll-periph0", "pll-periph0" };
172*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
173*4882a593Smuzhiyun 			     0, 5,	/* M */
174*4882a593Smuzhiyun 			     16, 2,	/* P */
175*4882a593Smuzhiyun 			     24, 2,	/* mux */
176*4882a593Smuzhiyun 			     0);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const char * const ahb2_parents[] = { "ahb1", "pll-periph0" };
179*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv ahb2_fixed_predivs[] = {
180*4882a593Smuzhiyun 	{ .index = 1, .div = 2 },
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun static struct ccu_mux ahb2_clk = {
183*4882a593Smuzhiyun 	.mux		= {
184*4882a593Smuzhiyun 		.shift	= 0,
185*4882a593Smuzhiyun 		.width	= 1,
186*4882a593Smuzhiyun 		.fixed_predivs	= ahb2_fixed_predivs,
187*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(ahb2_fixed_predivs),
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	.common		= {
191*4882a593Smuzhiyun 		.reg		= 0x05c,
192*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
193*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("ahb2",
194*4882a593Smuzhiyun 						      ahb2_parents,
195*4882a593Smuzhiyun 						      &ccu_mux_ops,
196*4882a593Smuzhiyun 						      0),
197*4882a593Smuzhiyun 	},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ce_clk,	"bus-ce",	"ahb1",
201*4882a593Smuzhiyun 		      0x060, BIT(5), 0);
202*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dma_clk,	"bus-dma",	"ahb1",
203*4882a593Smuzhiyun 		      0x060, BIT(6), 0);
204*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc0_clk,	"bus-mmc0",	"ahb1",
205*4882a593Smuzhiyun 		      0x060, BIT(8), 0);
206*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc1_clk,	"bus-mmc1",	"ahb1",
207*4882a593Smuzhiyun 		      0x060, BIT(9), 0);
208*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc2_clk,	"bus-mmc2",	"ahb1",
209*4882a593Smuzhiyun 		      0x060, BIT(10), 0);
210*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dram_clk,	"bus-dram",	"ahb1",
211*4882a593Smuzhiyun 		      0x060, BIT(14), 0);
212*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_emac_clk,	"bus-emac",	"ahb2",
213*4882a593Smuzhiyun 		      0x060, BIT(17), 0);
214*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hstimer_clk,	"bus-hstimer",	"ahb1",
215*4882a593Smuzhiyun 		      0x060, BIT(19), 0);
216*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi0_clk,	"bus-spi0",	"ahb1",
217*4882a593Smuzhiyun 		      0x060, BIT(20), 0);
218*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_otg_clk,	"bus-otg",	"ahb1",
219*4882a593Smuzhiyun 		      0x060, BIT(24), 0);
220*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci0_clk,	"bus-ehci0",	"ahb1",
221*4882a593Smuzhiyun 		      0x060, BIT(26), 0);
222*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci0_clk,	"bus-ohci0",	"ahb1",
223*4882a593Smuzhiyun 		      0x060, BIT(29), 0);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ve_clk,	"bus-ve",	"ahb1",
226*4882a593Smuzhiyun 		      0x064, BIT(0), 0);
227*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon0_clk,	"bus-tcon0",	"ahb1",
228*4882a593Smuzhiyun 		      0x064, BIT(4), 0);
229*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi_clk,	"bus-csi",	"ahb1",
230*4882a593Smuzhiyun 		      0x064, BIT(8), 0);
231*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_clk,	"bus-de",	"ahb1",
232*4882a593Smuzhiyun 		      0x064, BIT(12), 0);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_codec_clk,	"bus-codec",	"apb1",
235*4882a593Smuzhiyun 		      0x068, BIT(0), 0);
236*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_pio_clk,	"bus-pio",	"apb1",
237*4882a593Smuzhiyun 		      0x068, BIT(5), 0);
238*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s0_clk,	"bus-i2s0",	"apb1",
239*4882a593Smuzhiyun 		      0x068, BIT(12), 0);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c0_clk,	"bus-i2c0",	"apb2",
242*4882a593Smuzhiyun 		      0x06c, BIT(0), 0);
243*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c1_clk,	"bus-i2c1",	"apb2",
244*4882a593Smuzhiyun 		      0x06c, BIT(1), 0);
245*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart0_clk,	"bus-uart0",	"apb2",
246*4882a593Smuzhiyun 		      0x06c, BIT(16), 0);
247*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart1_clk,	"bus-uart1",	"apb2",
248*4882a593Smuzhiyun 		      0x06c, BIT(17), 0);
249*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart2_clk,	"bus-uart2",	"apb2",
250*4882a593Smuzhiyun 		      0x06c, BIT(18), 0);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ephy_clk,	"bus-ephy",	"ahb1",
253*4882a593Smuzhiyun 		      0x070, BIT(0), 0);
254*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dbg_clk,	"bus-dbg",	"ahb1",
255*4882a593Smuzhiyun 		      0x070, BIT(7), 0);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static const char * const mod0_default_parents[] = { "osc24M", "pll-periph0",
258*4882a593Smuzhiyun 						     "pll-periph1" };
259*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088,
260*4882a593Smuzhiyun 				  0, 4,		/* M */
261*4882a593Smuzhiyun 				  16, 2,	/* P */
262*4882a593Smuzhiyun 				  24, 2,	/* mux */
263*4882a593Smuzhiyun 				  BIT(31),	/* gate */
264*4882a593Smuzhiyun 				  0);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0_sample", "mmc0",
267*4882a593Smuzhiyun 		       0x088, 20, 3, 0);
268*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0_output", "mmc0",
269*4882a593Smuzhiyun 		       0x088, 8, 3, 0);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c,
272*4882a593Smuzhiyun 				  0, 4,		/* M */
273*4882a593Smuzhiyun 				  16, 2,	/* P */
274*4882a593Smuzhiyun 				  24, 2,	/* mux */
275*4882a593Smuzhiyun 				  BIT(31),	/* gate */
276*4882a593Smuzhiyun 				  0);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1_sample", "mmc1",
279*4882a593Smuzhiyun 		       0x08c, 20, 3, 0);
280*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1_output", "mmc1",
281*4882a593Smuzhiyun 		       0x08c, 8, 3, 0);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090,
284*4882a593Smuzhiyun 				  0, 4,		/* M */
285*4882a593Smuzhiyun 				  16, 2,	/* P */
286*4882a593Smuzhiyun 				  24, 2,	/* mux */
287*4882a593Smuzhiyun 				  BIT(31),	/* gate */
288*4882a593Smuzhiyun 				  0);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2_sample", "mmc2",
291*4882a593Smuzhiyun 		       0x090, 20, 3, 0);
292*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2_output", "mmc2",
293*4882a593Smuzhiyun 		       0x090, 8, 3, 0);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const char * const ce_parents[] = { "osc24M", "pll-periph0", };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ce_clk, "ce", ce_parents, 0x09c,
298*4882a593Smuzhiyun 				  0, 4,		/* M */
299*4882a593Smuzhiyun 				  16, 2,	/* P */
300*4882a593Smuzhiyun 				  24, 2,	/* mux */
301*4882a593Smuzhiyun 				  BIT(31),	/* gate */
302*4882a593Smuzhiyun 				  0);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
305*4882a593Smuzhiyun 				  0, 4,		/* M */
306*4882a593Smuzhiyun 				  16, 2,	/* P */
307*4882a593Smuzhiyun 				  24, 2,	/* mux */
308*4882a593Smuzhiyun 				  BIT(31),	/* gate */
309*4882a593Smuzhiyun 				  0);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
312*4882a593Smuzhiyun 					    "pll-audio-2x", "pll-audio" };
313*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents,
314*4882a593Smuzhiyun 			       0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy0_clk,	"usb-phy0",	"osc24M",
317*4882a593Smuzhiyun 		      0x0cc, BIT(8), 0);
318*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci0_clk,	"usb-ohci0",	"osc24M",
319*4882a593Smuzhiyun 		      0x0cc, BIT(16), 0);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const char * const dram_parents[] = { "pll-ddr0", "pll-ddr1",
322*4882a593Smuzhiyun 					     "pll-periph0-2x" };
323*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX(dram_clk, "dram", dram_parents,
324*4882a593Smuzhiyun 			    0x0f4, 0, 4, 20, 2, CLK_IS_CRITICAL);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ve_clk,	"dram-ve",	"dram",
327*4882a593Smuzhiyun 		      0x100, BIT(0), 0);
328*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi_clk,	"dram-csi",	"dram",
329*4882a593Smuzhiyun 		      0x100, BIT(1), 0);
330*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ehci_clk,	"dram-ehci",	"dram",
331*4882a593Smuzhiyun 		      0x100, BIT(17), 0);
332*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ohci_clk,	"dram-ohci",	"dram",
333*4882a593Smuzhiyun 		      0x100, BIT(18), 0);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static const char * const de_parents[] = { "pll-video", "pll-periph0" };
336*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_clk, "de", de_parents,
337*4882a593Smuzhiyun 				 0x104, 0, 4, 24, 2, BIT(31),
338*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const char * const tcon_parents[] = { "pll-video" };
341*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tcon_clk, "tcon", tcon_parents,
342*4882a593Smuzhiyun 				 0x118, 0, 4, 24, 3, BIT(31), 0);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static SUNXI_CCU_GATE(csi_misc_clk,	"csi-misc",	"osc24M",
345*4882a593Smuzhiyun 		      0x130, BIT(31), 0);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static const char * const csi_mclk_parents[] = { "osc24M", "pll-video",
348*4882a593Smuzhiyun 						 "pll-periph0", "pll-periph1" };
349*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi0_mclk_clk, "csi0-mclk", csi_mclk_parents,
350*4882a593Smuzhiyun 				 0x130, 0, 5, 8, 3, BIT(15), 0);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static const char * const csi1_sclk_parents[] = { "pll-video", "pll-isp" };
353*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi1_sclk_clk, "csi-sclk", csi1_sclk_parents,
354*4882a593Smuzhiyun 				 0x134, 16, 4, 24, 3, BIT(31), 0);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi1_mclk_clk, "csi-mclk", csi_mclk_parents,
357*4882a593Smuzhiyun 				 0x134, 0, 5, 8, 3, BIT(15), 0);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
360*4882a593Smuzhiyun 			     0x13c, 16, 3, BIT(31), 0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static SUNXI_CCU_GATE(ac_dig_clk,	"ac-dig",	"pll-audio",
363*4882a593Smuzhiyun 		      0x140, BIT(31), CLK_SET_RATE_PARENT);
364*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk,		"avs",		"osc24M",
365*4882a593Smuzhiyun 		      0x144, BIT(31), 0);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static const char * const mbus_parents[] = { "osc24M", "pll-periph0-2x",
368*4882a593Smuzhiyun 					     "pll-ddr" };
369*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
370*4882a593Smuzhiyun 				 0x15c, 0, 3, 24, 2, BIT(31), CLK_IS_CRITICAL);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static const char * const mipi_csi_parents[] = { "pll-video", "pll-periph0",
373*4882a593Smuzhiyun 						 "pll-isp" };
374*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mipi_csi_clk, "mipi-csi", mipi_csi_parents,
375*4882a593Smuzhiyun 			     0x16c, 0, 3, 24, 2, BIT(31), 0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static struct ccu_common *sun8i_v3s_ccu_clks[] = {
378*4882a593Smuzhiyun 	&pll_cpu_clk.common,
379*4882a593Smuzhiyun 	&pll_audio_base_clk.common,
380*4882a593Smuzhiyun 	&pll_video_clk.common,
381*4882a593Smuzhiyun 	&pll_ve_clk.common,
382*4882a593Smuzhiyun 	&pll_ddr0_clk.common,
383*4882a593Smuzhiyun 	&pll_periph0_clk.common,
384*4882a593Smuzhiyun 	&pll_isp_clk.common,
385*4882a593Smuzhiyun 	&pll_periph1_clk.common,
386*4882a593Smuzhiyun 	&pll_ddr1_clk.common,
387*4882a593Smuzhiyun 	&cpu_clk.common,
388*4882a593Smuzhiyun 	&axi_clk.common,
389*4882a593Smuzhiyun 	&ahb1_clk.common,
390*4882a593Smuzhiyun 	&apb1_clk.common,
391*4882a593Smuzhiyun 	&apb2_clk.common,
392*4882a593Smuzhiyun 	&ahb2_clk.common,
393*4882a593Smuzhiyun 	&bus_ce_clk.common,
394*4882a593Smuzhiyun 	&bus_dma_clk.common,
395*4882a593Smuzhiyun 	&bus_mmc0_clk.common,
396*4882a593Smuzhiyun 	&bus_mmc1_clk.common,
397*4882a593Smuzhiyun 	&bus_mmc2_clk.common,
398*4882a593Smuzhiyun 	&bus_dram_clk.common,
399*4882a593Smuzhiyun 	&bus_emac_clk.common,
400*4882a593Smuzhiyun 	&bus_hstimer_clk.common,
401*4882a593Smuzhiyun 	&bus_spi0_clk.common,
402*4882a593Smuzhiyun 	&bus_otg_clk.common,
403*4882a593Smuzhiyun 	&bus_ehci0_clk.common,
404*4882a593Smuzhiyun 	&bus_ohci0_clk.common,
405*4882a593Smuzhiyun 	&bus_ve_clk.common,
406*4882a593Smuzhiyun 	&bus_tcon0_clk.common,
407*4882a593Smuzhiyun 	&bus_csi_clk.common,
408*4882a593Smuzhiyun 	&bus_de_clk.common,
409*4882a593Smuzhiyun 	&bus_codec_clk.common,
410*4882a593Smuzhiyun 	&bus_pio_clk.common,
411*4882a593Smuzhiyun 	&bus_i2c0_clk.common,
412*4882a593Smuzhiyun 	&bus_i2c1_clk.common,
413*4882a593Smuzhiyun 	&bus_uart0_clk.common,
414*4882a593Smuzhiyun 	&bus_uart1_clk.common,
415*4882a593Smuzhiyun 	&bus_uart2_clk.common,
416*4882a593Smuzhiyun 	&bus_ephy_clk.common,
417*4882a593Smuzhiyun 	&bus_dbg_clk.common,
418*4882a593Smuzhiyun 	&mmc0_clk.common,
419*4882a593Smuzhiyun 	&mmc0_sample_clk.common,
420*4882a593Smuzhiyun 	&mmc0_output_clk.common,
421*4882a593Smuzhiyun 	&mmc1_clk.common,
422*4882a593Smuzhiyun 	&mmc1_sample_clk.common,
423*4882a593Smuzhiyun 	&mmc1_output_clk.common,
424*4882a593Smuzhiyun 	&mmc2_clk.common,
425*4882a593Smuzhiyun 	&mmc2_sample_clk.common,
426*4882a593Smuzhiyun 	&mmc2_output_clk.common,
427*4882a593Smuzhiyun 	&ce_clk.common,
428*4882a593Smuzhiyun 	&spi0_clk.common,
429*4882a593Smuzhiyun 	&usb_phy0_clk.common,
430*4882a593Smuzhiyun 	&usb_ohci0_clk.common,
431*4882a593Smuzhiyun 	&dram_clk.common,
432*4882a593Smuzhiyun 	&dram_ve_clk.common,
433*4882a593Smuzhiyun 	&dram_csi_clk.common,
434*4882a593Smuzhiyun 	&dram_ohci_clk.common,
435*4882a593Smuzhiyun 	&dram_ehci_clk.common,
436*4882a593Smuzhiyun 	&de_clk.common,
437*4882a593Smuzhiyun 	&tcon_clk.common,
438*4882a593Smuzhiyun 	&csi_misc_clk.common,
439*4882a593Smuzhiyun 	&csi0_mclk_clk.common,
440*4882a593Smuzhiyun 	&csi1_sclk_clk.common,
441*4882a593Smuzhiyun 	&csi1_mclk_clk.common,
442*4882a593Smuzhiyun 	&ve_clk.common,
443*4882a593Smuzhiyun 	&ac_dig_clk.common,
444*4882a593Smuzhiyun 	&avs_clk.common,
445*4882a593Smuzhiyun 	&mbus_clk.common,
446*4882a593Smuzhiyun 	&mipi_csi_clk.common,
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static const struct clk_hw *clk_parent_pll_audio[] = {
450*4882a593Smuzhiyun 	&pll_audio_base_clk.common.hw
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static struct ccu_common *sun8i_v3_ccu_clks[] = {
454*4882a593Smuzhiyun 	&pll_cpu_clk.common,
455*4882a593Smuzhiyun 	&pll_audio_base_clk.common,
456*4882a593Smuzhiyun 	&pll_video_clk.common,
457*4882a593Smuzhiyun 	&pll_ve_clk.common,
458*4882a593Smuzhiyun 	&pll_ddr0_clk.common,
459*4882a593Smuzhiyun 	&pll_periph0_clk.common,
460*4882a593Smuzhiyun 	&pll_isp_clk.common,
461*4882a593Smuzhiyun 	&pll_periph1_clk.common,
462*4882a593Smuzhiyun 	&pll_ddr1_clk.common,
463*4882a593Smuzhiyun 	&cpu_clk.common,
464*4882a593Smuzhiyun 	&axi_clk.common,
465*4882a593Smuzhiyun 	&ahb1_clk.common,
466*4882a593Smuzhiyun 	&apb1_clk.common,
467*4882a593Smuzhiyun 	&apb2_clk.common,
468*4882a593Smuzhiyun 	&ahb2_clk.common,
469*4882a593Smuzhiyun 	&bus_ce_clk.common,
470*4882a593Smuzhiyun 	&bus_dma_clk.common,
471*4882a593Smuzhiyun 	&bus_mmc0_clk.common,
472*4882a593Smuzhiyun 	&bus_mmc1_clk.common,
473*4882a593Smuzhiyun 	&bus_mmc2_clk.common,
474*4882a593Smuzhiyun 	&bus_dram_clk.common,
475*4882a593Smuzhiyun 	&bus_emac_clk.common,
476*4882a593Smuzhiyun 	&bus_hstimer_clk.common,
477*4882a593Smuzhiyun 	&bus_spi0_clk.common,
478*4882a593Smuzhiyun 	&bus_otg_clk.common,
479*4882a593Smuzhiyun 	&bus_ehci0_clk.common,
480*4882a593Smuzhiyun 	&bus_ohci0_clk.common,
481*4882a593Smuzhiyun 	&bus_ve_clk.common,
482*4882a593Smuzhiyun 	&bus_tcon0_clk.common,
483*4882a593Smuzhiyun 	&bus_csi_clk.common,
484*4882a593Smuzhiyun 	&bus_de_clk.common,
485*4882a593Smuzhiyun 	&bus_codec_clk.common,
486*4882a593Smuzhiyun 	&bus_pio_clk.common,
487*4882a593Smuzhiyun 	&bus_i2s0_clk.common,
488*4882a593Smuzhiyun 	&bus_i2c0_clk.common,
489*4882a593Smuzhiyun 	&bus_i2c1_clk.common,
490*4882a593Smuzhiyun 	&bus_uart0_clk.common,
491*4882a593Smuzhiyun 	&bus_uart1_clk.common,
492*4882a593Smuzhiyun 	&bus_uart2_clk.common,
493*4882a593Smuzhiyun 	&bus_ephy_clk.common,
494*4882a593Smuzhiyun 	&bus_dbg_clk.common,
495*4882a593Smuzhiyun 	&mmc0_clk.common,
496*4882a593Smuzhiyun 	&mmc0_sample_clk.common,
497*4882a593Smuzhiyun 	&mmc0_output_clk.common,
498*4882a593Smuzhiyun 	&mmc1_clk.common,
499*4882a593Smuzhiyun 	&mmc1_sample_clk.common,
500*4882a593Smuzhiyun 	&mmc1_output_clk.common,
501*4882a593Smuzhiyun 	&mmc2_clk.common,
502*4882a593Smuzhiyun 	&mmc2_sample_clk.common,
503*4882a593Smuzhiyun 	&mmc2_output_clk.common,
504*4882a593Smuzhiyun 	&ce_clk.common,
505*4882a593Smuzhiyun 	&spi0_clk.common,
506*4882a593Smuzhiyun 	&i2s0_clk.common,
507*4882a593Smuzhiyun 	&usb_phy0_clk.common,
508*4882a593Smuzhiyun 	&usb_ohci0_clk.common,
509*4882a593Smuzhiyun 	&dram_clk.common,
510*4882a593Smuzhiyun 	&dram_ve_clk.common,
511*4882a593Smuzhiyun 	&dram_csi_clk.common,
512*4882a593Smuzhiyun 	&dram_ohci_clk.common,
513*4882a593Smuzhiyun 	&dram_ehci_clk.common,
514*4882a593Smuzhiyun 	&de_clk.common,
515*4882a593Smuzhiyun 	&tcon_clk.common,
516*4882a593Smuzhiyun 	&csi_misc_clk.common,
517*4882a593Smuzhiyun 	&csi0_mclk_clk.common,
518*4882a593Smuzhiyun 	&csi1_sclk_clk.common,
519*4882a593Smuzhiyun 	&csi1_mclk_clk.common,
520*4882a593Smuzhiyun 	&ve_clk.common,
521*4882a593Smuzhiyun 	&ac_dig_clk.common,
522*4882a593Smuzhiyun 	&avs_clk.common,
523*4882a593Smuzhiyun 	&mbus_clk.common,
524*4882a593Smuzhiyun 	&mipi_csi_clk.common,
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /* We hardcode the divider to 4 for now */
528*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
529*4882a593Smuzhiyun 			    clk_parent_pll_audio,
530*4882a593Smuzhiyun 			    4, 1, CLK_SET_RATE_PARENT);
531*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
532*4882a593Smuzhiyun 			    clk_parent_pll_audio,
533*4882a593Smuzhiyun 			    2, 1, CLK_SET_RATE_PARENT);
534*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
535*4882a593Smuzhiyun 			    clk_parent_pll_audio,
536*4882a593Smuzhiyun 			    1, 1, CLK_SET_RATE_PARENT);
537*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
538*4882a593Smuzhiyun 			    clk_parent_pll_audio,
539*4882a593Smuzhiyun 			    1, 2, CLK_SET_RATE_PARENT);
540*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph0_2x_clk, "pll-periph0-2x",
541*4882a593Smuzhiyun 			   &pll_periph0_clk.common.hw,
542*4882a593Smuzhiyun 			   1, 2, 0);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_v3s_hw_clks = {
545*4882a593Smuzhiyun 	.hws	= {
546*4882a593Smuzhiyun 		[CLK_PLL_CPU]		= &pll_cpu_clk.common.hw,
547*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_BASE]	= &pll_audio_base_clk.common.hw,
548*4882a593Smuzhiyun 		[CLK_PLL_AUDIO]		= &pll_audio_clk.hw,
549*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_2X]	= &pll_audio_2x_clk.hw,
550*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_4X]	= &pll_audio_4x_clk.hw,
551*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_8X]	= &pll_audio_8x_clk.hw,
552*4882a593Smuzhiyun 		[CLK_PLL_VIDEO]		= &pll_video_clk.common.hw,
553*4882a593Smuzhiyun 		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
554*4882a593Smuzhiyun 		[CLK_PLL_DDR0]		= &pll_ddr0_clk.common.hw,
555*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0]	= &pll_periph0_clk.common.hw,
556*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0_2X]	= &pll_periph0_2x_clk.hw,
557*4882a593Smuzhiyun 		[CLK_PLL_ISP]		= &pll_isp_clk.common.hw,
558*4882a593Smuzhiyun 		[CLK_PLL_PERIPH1]	= &pll_periph1_clk.common.hw,
559*4882a593Smuzhiyun 		[CLK_PLL_DDR1]		= &pll_ddr1_clk.common.hw,
560*4882a593Smuzhiyun 		[CLK_CPU]		= &cpu_clk.common.hw,
561*4882a593Smuzhiyun 		[CLK_AXI]		= &axi_clk.common.hw,
562*4882a593Smuzhiyun 		[CLK_AHB1]		= &ahb1_clk.common.hw,
563*4882a593Smuzhiyun 		[CLK_APB1]		= &apb1_clk.common.hw,
564*4882a593Smuzhiyun 		[CLK_APB2]		= &apb2_clk.common.hw,
565*4882a593Smuzhiyun 		[CLK_AHB2]		= &ahb2_clk.common.hw,
566*4882a593Smuzhiyun 		[CLK_BUS_CE]		= &bus_ce_clk.common.hw,
567*4882a593Smuzhiyun 		[CLK_BUS_DMA]		= &bus_dma_clk.common.hw,
568*4882a593Smuzhiyun 		[CLK_BUS_MMC0]		= &bus_mmc0_clk.common.hw,
569*4882a593Smuzhiyun 		[CLK_BUS_MMC1]		= &bus_mmc1_clk.common.hw,
570*4882a593Smuzhiyun 		[CLK_BUS_MMC2]		= &bus_mmc2_clk.common.hw,
571*4882a593Smuzhiyun 		[CLK_BUS_DRAM]		= &bus_dram_clk.common.hw,
572*4882a593Smuzhiyun 		[CLK_BUS_EMAC]		= &bus_emac_clk.common.hw,
573*4882a593Smuzhiyun 		[CLK_BUS_HSTIMER]	= &bus_hstimer_clk.common.hw,
574*4882a593Smuzhiyun 		[CLK_BUS_SPI0]		= &bus_spi0_clk.common.hw,
575*4882a593Smuzhiyun 		[CLK_BUS_OTG]		= &bus_otg_clk.common.hw,
576*4882a593Smuzhiyun 		[CLK_BUS_EHCI0]		= &bus_ehci0_clk.common.hw,
577*4882a593Smuzhiyun 		[CLK_BUS_OHCI0]		= &bus_ohci0_clk.common.hw,
578*4882a593Smuzhiyun 		[CLK_BUS_VE]		= &bus_ve_clk.common.hw,
579*4882a593Smuzhiyun 		[CLK_BUS_TCON0]		= &bus_tcon0_clk.common.hw,
580*4882a593Smuzhiyun 		[CLK_BUS_CSI]		= &bus_csi_clk.common.hw,
581*4882a593Smuzhiyun 		[CLK_BUS_DE]		= &bus_de_clk.common.hw,
582*4882a593Smuzhiyun 		[CLK_BUS_CODEC]		= &bus_codec_clk.common.hw,
583*4882a593Smuzhiyun 		[CLK_BUS_PIO]		= &bus_pio_clk.common.hw,
584*4882a593Smuzhiyun 		[CLK_BUS_I2C0]		= &bus_i2c0_clk.common.hw,
585*4882a593Smuzhiyun 		[CLK_BUS_I2C1]		= &bus_i2c1_clk.common.hw,
586*4882a593Smuzhiyun 		[CLK_BUS_UART0]		= &bus_uart0_clk.common.hw,
587*4882a593Smuzhiyun 		[CLK_BUS_UART1]		= &bus_uart1_clk.common.hw,
588*4882a593Smuzhiyun 		[CLK_BUS_UART2]		= &bus_uart2_clk.common.hw,
589*4882a593Smuzhiyun 		[CLK_BUS_EPHY]		= &bus_ephy_clk.common.hw,
590*4882a593Smuzhiyun 		[CLK_BUS_DBG]		= &bus_dbg_clk.common.hw,
591*4882a593Smuzhiyun 		[CLK_MMC0]		= &mmc0_clk.common.hw,
592*4882a593Smuzhiyun 		[CLK_MMC0_SAMPLE]	= &mmc0_sample_clk.common.hw,
593*4882a593Smuzhiyun 		[CLK_MMC0_OUTPUT]	= &mmc0_output_clk.common.hw,
594*4882a593Smuzhiyun 		[CLK_MMC1]		= &mmc1_clk.common.hw,
595*4882a593Smuzhiyun 		[CLK_MMC1_SAMPLE]	= &mmc1_sample_clk.common.hw,
596*4882a593Smuzhiyun 		[CLK_MMC1_OUTPUT]	= &mmc1_output_clk.common.hw,
597*4882a593Smuzhiyun 		[CLK_MMC2]		= &mmc2_clk.common.hw,
598*4882a593Smuzhiyun 		[CLK_MMC2_SAMPLE]	= &mmc2_sample_clk.common.hw,
599*4882a593Smuzhiyun 		[CLK_MMC2_OUTPUT]	= &mmc2_output_clk.common.hw,
600*4882a593Smuzhiyun 		[CLK_CE]		= &ce_clk.common.hw,
601*4882a593Smuzhiyun 		[CLK_SPI0]		= &spi0_clk.common.hw,
602*4882a593Smuzhiyun 		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
603*4882a593Smuzhiyun 		[CLK_USB_OHCI0]		= &usb_ohci0_clk.common.hw,
604*4882a593Smuzhiyun 		[CLK_DRAM]		= &dram_clk.common.hw,
605*4882a593Smuzhiyun 		[CLK_DRAM_VE]		= &dram_ve_clk.common.hw,
606*4882a593Smuzhiyun 		[CLK_DRAM_CSI]		= &dram_csi_clk.common.hw,
607*4882a593Smuzhiyun 		[CLK_DRAM_EHCI]		= &dram_ehci_clk.common.hw,
608*4882a593Smuzhiyun 		[CLK_DRAM_OHCI]		= &dram_ohci_clk.common.hw,
609*4882a593Smuzhiyun 		[CLK_DE]		= &de_clk.common.hw,
610*4882a593Smuzhiyun 		[CLK_TCON0]		= &tcon_clk.common.hw,
611*4882a593Smuzhiyun 		[CLK_CSI_MISC]		= &csi_misc_clk.common.hw,
612*4882a593Smuzhiyun 		[CLK_CSI0_MCLK]		= &csi0_mclk_clk.common.hw,
613*4882a593Smuzhiyun 		[CLK_CSI1_SCLK]		= &csi1_sclk_clk.common.hw,
614*4882a593Smuzhiyun 		[CLK_CSI1_MCLK]		= &csi1_mclk_clk.common.hw,
615*4882a593Smuzhiyun 		[CLK_VE]		= &ve_clk.common.hw,
616*4882a593Smuzhiyun 		[CLK_AC_DIG]		= &ac_dig_clk.common.hw,
617*4882a593Smuzhiyun 		[CLK_AVS]		= &avs_clk.common.hw,
618*4882a593Smuzhiyun 		[CLK_MBUS]		= &mbus_clk.common.hw,
619*4882a593Smuzhiyun 		[CLK_MIPI_CSI]		= &mipi_csi_clk.common.hw,
620*4882a593Smuzhiyun 	},
621*4882a593Smuzhiyun 	.num	= CLK_PLL_DDR1 + 1,
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_v3_hw_clks = {
625*4882a593Smuzhiyun 	.hws	= {
626*4882a593Smuzhiyun 		[CLK_PLL_CPU]		= &pll_cpu_clk.common.hw,
627*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_BASE]	= &pll_audio_base_clk.common.hw,
628*4882a593Smuzhiyun 		[CLK_PLL_AUDIO]		= &pll_audio_clk.hw,
629*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_2X]	= &pll_audio_2x_clk.hw,
630*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_4X]	= &pll_audio_4x_clk.hw,
631*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_8X]	= &pll_audio_8x_clk.hw,
632*4882a593Smuzhiyun 		[CLK_PLL_VIDEO]		= &pll_video_clk.common.hw,
633*4882a593Smuzhiyun 		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
634*4882a593Smuzhiyun 		[CLK_PLL_DDR0]		= &pll_ddr0_clk.common.hw,
635*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0]	= &pll_periph0_clk.common.hw,
636*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0_2X]	= &pll_periph0_2x_clk.hw,
637*4882a593Smuzhiyun 		[CLK_PLL_ISP]		= &pll_isp_clk.common.hw,
638*4882a593Smuzhiyun 		[CLK_PLL_PERIPH1]	= &pll_periph1_clk.common.hw,
639*4882a593Smuzhiyun 		[CLK_PLL_DDR1]		= &pll_ddr1_clk.common.hw,
640*4882a593Smuzhiyun 		[CLK_CPU]		= &cpu_clk.common.hw,
641*4882a593Smuzhiyun 		[CLK_AXI]		= &axi_clk.common.hw,
642*4882a593Smuzhiyun 		[CLK_AHB1]		= &ahb1_clk.common.hw,
643*4882a593Smuzhiyun 		[CLK_APB1]		= &apb1_clk.common.hw,
644*4882a593Smuzhiyun 		[CLK_APB2]		= &apb2_clk.common.hw,
645*4882a593Smuzhiyun 		[CLK_AHB2]		= &ahb2_clk.common.hw,
646*4882a593Smuzhiyun 		[CLK_BUS_CE]		= &bus_ce_clk.common.hw,
647*4882a593Smuzhiyun 		[CLK_BUS_DMA]		= &bus_dma_clk.common.hw,
648*4882a593Smuzhiyun 		[CLK_BUS_MMC0]		= &bus_mmc0_clk.common.hw,
649*4882a593Smuzhiyun 		[CLK_BUS_MMC1]		= &bus_mmc1_clk.common.hw,
650*4882a593Smuzhiyun 		[CLK_BUS_MMC2]		= &bus_mmc2_clk.common.hw,
651*4882a593Smuzhiyun 		[CLK_BUS_DRAM]		= &bus_dram_clk.common.hw,
652*4882a593Smuzhiyun 		[CLK_BUS_EMAC]		= &bus_emac_clk.common.hw,
653*4882a593Smuzhiyun 		[CLK_BUS_HSTIMER]	= &bus_hstimer_clk.common.hw,
654*4882a593Smuzhiyun 		[CLK_BUS_SPI0]		= &bus_spi0_clk.common.hw,
655*4882a593Smuzhiyun 		[CLK_BUS_OTG]		= &bus_otg_clk.common.hw,
656*4882a593Smuzhiyun 		[CLK_BUS_EHCI0]		= &bus_ehci0_clk.common.hw,
657*4882a593Smuzhiyun 		[CLK_BUS_OHCI0]		= &bus_ohci0_clk.common.hw,
658*4882a593Smuzhiyun 		[CLK_BUS_VE]		= &bus_ve_clk.common.hw,
659*4882a593Smuzhiyun 		[CLK_BUS_TCON0]		= &bus_tcon0_clk.common.hw,
660*4882a593Smuzhiyun 		[CLK_BUS_CSI]		= &bus_csi_clk.common.hw,
661*4882a593Smuzhiyun 		[CLK_BUS_DE]		= &bus_de_clk.common.hw,
662*4882a593Smuzhiyun 		[CLK_BUS_CODEC]		= &bus_codec_clk.common.hw,
663*4882a593Smuzhiyun 		[CLK_BUS_PIO]		= &bus_pio_clk.common.hw,
664*4882a593Smuzhiyun 		[CLK_BUS_I2S0]		= &bus_i2s0_clk.common.hw,
665*4882a593Smuzhiyun 		[CLK_BUS_I2C0]		= &bus_i2c0_clk.common.hw,
666*4882a593Smuzhiyun 		[CLK_BUS_I2C1]		= &bus_i2c1_clk.common.hw,
667*4882a593Smuzhiyun 		[CLK_BUS_UART0]		= &bus_uart0_clk.common.hw,
668*4882a593Smuzhiyun 		[CLK_BUS_UART1]		= &bus_uart1_clk.common.hw,
669*4882a593Smuzhiyun 		[CLK_BUS_UART2]		= &bus_uart2_clk.common.hw,
670*4882a593Smuzhiyun 		[CLK_BUS_EPHY]		= &bus_ephy_clk.common.hw,
671*4882a593Smuzhiyun 		[CLK_BUS_DBG]		= &bus_dbg_clk.common.hw,
672*4882a593Smuzhiyun 		[CLK_MMC0]		= &mmc0_clk.common.hw,
673*4882a593Smuzhiyun 		[CLK_MMC0_SAMPLE]	= &mmc0_sample_clk.common.hw,
674*4882a593Smuzhiyun 		[CLK_MMC0_OUTPUT]	= &mmc0_output_clk.common.hw,
675*4882a593Smuzhiyun 		[CLK_MMC1]		= &mmc1_clk.common.hw,
676*4882a593Smuzhiyun 		[CLK_MMC1_SAMPLE]	= &mmc1_sample_clk.common.hw,
677*4882a593Smuzhiyun 		[CLK_MMC1_OUTPUT]	= &mmc1_output_clk.common.hw,
678*4882a593Smuzhiyun 		[CLK_MMC2]		= &mmc2_clk.common.hw,
679*4882a593Smuzhiyun 		[CLK_MMC2_SAMPLE]	= &mmc2_sample_clk.common.hw,
680*4882a593Smuzhiyun 		[CLK_MMC2_OUTPUT]	= &mmc2_output_clk.common.hw,
681*4882a593Smuzhiyun 		[CLK_CE]		= &ce_clk.common.hw,
682*4882a593Smuzhiyun 		[CLK_SPI0]		= &spi0_clk.common.hw,
683*4882a593Smuzhiyun 		[CLK_I2S0]		= &i2s0_clk.common.hw,
684*4882a593Smuzhiyun 		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
685*4882a593Smuzhiyun 		[CLK_USB_OHCI0]		= &usb_ohci0_clk.common.hw,
686*4882a593Smuzhiyun 		[CLK_DRAM]		= &dram_clk.common.hw,
687*4882a593Smuzhiyun 		[CLK_DRAM_VE]		= &dram_ve_clk.common.hw,
688*4882a593Smuzhiyun 		[CLK_DRAM_CSI]		= &dram_csi_clk.common.hw,
689*4882a593Smuzhiyun 		[CLK_DRAM_EHCI]		= &dram_ehci_clk.common.hw,
690*4882a593Smuzhiyun 		[CLK_DRAM_OHCI]		= &dram_ohci_clk.common.hw,
691*4882a593Smuzhiyun 		[CLK_DE]		= &de_clk.common.hw,
692*4882a593Smuzhiyun 		[CLK_TCON0]		= &tcon_clk.common.hw,
693*4882a593Smuzhiyun 		[CLK_CSI_MISC]		= &csi_misc_clk.common.hw,
694*4882a593Smuzhiyun 		[CLK_CSI0_MCLK]		= &csi0_mclk_clk.common.hw,
695*4882a593Smuzhiyun 		[CLK_CSI1_SCLK]		= &csi1_sclk_clk.common.hw,
696*4882a593Smuzhiyun 		[CLK_CSI1_MCLK]		= &csi1_mclk_clk.common.hw,
697*4882a593Smuzhiyun 		[CLK_VE]		= &ve_clk.common.hw,
698*4882a593Smuzhiyun 		[CLK_AC_DIG]		= &ac_dig_clk.common.hw,
699*4882a593Smuzhiyun 		[CLK_AVS]		= &avs_clk.common.hw,
700*4882a593Smuzhiyun 		[CLK_MBUS]		= &mbus_clk.common.hw,
701*4882a593Smuzhiyun 		[CLK_MIPI_CSI]		= &mipi_csi_clk.common.hw,
702*4882a593Smuzhiyun 	},
703*4882a593Smuzhiyun 	.num	= CLK_I2S0 + 1,
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun static struct ccu_reset_map sun8i_v3s_ccu_resets[] = {
707*4882a593Smuzhiyun 	[RST_USB_PHY0]		=  { 0x0cc, BIT(0) },
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	[RST_MBUS]		=  { 0x0fc, BIT(31) },
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	[RST_BUS_CE]		=  { 0x2c0, BIT(5) },
712*4882a593Smuzhiyun 	[RST_BUS_DMA]		=  { 0x2c0, BIT(6) },
713*4882a593Smuzhiyun 	[RST_BUS_MMC0]		=  { 0x2c0, BIT(8) },
714*4882a593Smuzhiyun 	[RST_BUS_MMC1]		=  { 0x2c0, BIT(9) },
715*4882a593Smuzhiyun 	[RST_BUS_MMC2]		=  { 0x2c0, BIT(10) },
716*4882a593Smuzhiyun 	[RST_BUS_DRAM]		=  { 0x2c0, BIT(14) },
717*4882a593Smuzhiyun 	[RST_BUS_EMAC]		=  { 0x2c0, BIT(17) },
718*4882a593Smuzhiyun 	[RST_BUS_HSTIMER]	=  { 0x2c0, BIT(19) },
719*4882a593Smuzhiyun 	[RST_BUS_SPI0]		=  { 0x2c0, BIT(20) },
720*4882a593Smuzhiyun 	[RST_BUS_OTG]		=  { 0x2c0, BIT(24) },
721*4882a593Smuzhiyun 	[RST_BUS_EHCI0]		=  { 0x2c0, BIT(26) },
722*4882a593Smuzhiyun 	[RST_BUS_OHCI0]		=  { 0x2c0, BIT(29) },
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	[RST_BUS_VE]		=  { 0x2c4, BIT(0) },
725*4882a593Smuzhiyun 	[RST_BUS_TCON0]		=  { 0x2c4, BIT(4) },
726*4882a593Smuzhiyun 	[RST_BUS_CSI]		=  { 0x2c4, BIT(8) },
727*4882a593Smuzhiyun 	[RST_BUS_DE]		=  { 0x2c4, BIT(12) },
728*4882a593Smuzhiyun 	[RST_BUS_DBG]		=  { 0x2c4, BIT(31) },
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	[RST_BUS_EPHY]		=  { 0x2c8, BIT(2) },
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	[RST_BUS_CODEC]		=  { 0x2d0, BIT(0) },
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	[RST_BUS_I2C0]		=  { 0x2d8, BIT(0) },
735*4882a593Smuzhiyun 	[RST_BUS_I2C1]		=  { 0x2d8, BIT(1) },
736*4882a593Smuzhiyun 	[RST_BUS_UART0]		=  { 0x2d8, BIT(16) },
737*4882a593Smuzhiyun 	[RST_BUS_UART1]		=  { 0x2d8, BIT(17) },
738*4882a593Smuzhiyun 	[RST_BUS_UART2]		=  { 0x2d8, BIT(18) },
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun static struct ccu_reset_map sun8i_v3_ccu_resets[] = {
742*4882a593Smuzhiyun 	[RST_USB_PHY0]		=  { 0x0cc, BIT(0) },
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	[RST_MBUS]		=  { 0x0fc, BIT(31) },
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	[RST_BUS_CE]		=  { 0x2c0, BIT(5) },
747*4882a593Smuzhiyun 	[RST_BUS_DMA]		=  { 0x2c0, BIT(6) },
748*4882a593Smuzhiyun 	[RST_BUS_MMC0]		=  { 0x2c0, BIT(8) },
749*4882a593Smuzhiyun 	[RST_BUS_MMC1]		=  { 0x2c0, BIT(9) },
750*4882a593Smuzhiyun 	[RST_BUS_MMC2]		=  { 0x2c0, BIT(10) },
751*4882a593Smuzhiyun 	[RST_BUS_DRAM]		=  { 0x2c0, BIT(14) },
752*4882a593Smuzhiyun 	[RST_BUS_EMAC]		=  { 0x2c0, BIT(17) },
753*4882a593Smuzhiyun 	[RST_BUS_HSTIMER]	=  { 0x2c0, BIT(19) },
754*4882a593Smuzhiyun 	[RST_BUS_SPI0]		=  { 0x2c0, BIT(20) },
755*4882a593Smuzhiyun 	[RST_BUS_OTG]		=  { 0x2c0, BIT(24) },
756*4882a593Smuzhiyun 	[RST_BUS_EHCI0]		=  { 0x2c0, BIT(26) },
757*4882a593Smuzhiyun 	[RST_BUS_OHCI0]		=  { 0x2c0, BIT(29) },
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	[RST_BUS_VE]		=  { 0x2c4, BIT(0) },
760*4882a593Smuzhiyun 	[RST_BUS_TCON0]		=  { 0x2c4, BIT(4) },
761*4882a593Smuzhiyun 	[RST_BUS_CSI]		=  { 0x2c4, BIT(8) },
762*4882a593Smuzhiyun 	[RST_BUS_DE]		=  { 0x2c4, BIT(12) },
763*4882a593Smuzhiyun 	[RST_BUS_DBG]		=  { 0x2c4, BIT(31) },
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	[RST_BUS_EPHY]		=  { 0x2c8, BIT(2) },
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	[RST_BUS_CODEC]		=  { 0x2d0, BIT(0) },
768*4882a593Smuzhiyun 	[RST_BUS_I2S0]		=  { 0x2d0, BIT(12) },
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	[RST_BUS_I2C0]		=  { 0x2d8, BIT(0) },
771*4882a593Smuzhiyun 	[RST_BUS_I2C1]		=  { 0x2d8, BIT(1) },
772*4882a593Smuzhiyun 	[RST_BUS_UART0]		=  { 0x2d8, BIT(16) },
773*4882a593Smuzhiyun 	[RST_BUS_UART1]		=  { 0x2d8, BIT(17) },
774*4882a593Smuzhiyun 	[RST_BUS_UART2]		=  { 0x2d8, BIT(18) },
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_v3s_ccu_desc = {
778*4882a593Smuzhiyun 	.ccu_clks	= sun8i_v3s_ccu_clks,
779*4882a593Smuzhiyun 	.num_ccu_clks	= ARRAY_SIZE(sun8i_v3s_ccu_clks),
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	.hw_clks	= &sun8i_v3s_hw_clks,
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	.resets		= sun8i_v3s_ccu_resets,
784*4882a593Smuzhiyun 	.num_resets	= ARRAY_SIZE(sun8i_v3s_ccu_resets),
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_v3_ccu_desc = {
788*4882a593Smuzhiyun 	.ccu_clks	= sun8i_v3_ccu_clks,
789*4882a593Smuzhiyun 	.num_ccu_clks	= ARRAY_SIZE(sun8i_v3_ccu_clks),
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	.hw_clks	= &sun8i_v3_hw_clks,
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	.resets		= sun8i_v3_ccu_resets,
794*4882a593Smuzhiyun 	.num_resets	= ARRAY_SIZE(sun8i_v3_ccu_resets),
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun 
sun8i_v3_v3s_ccu_init(struct device_node * node,const struct sunxi_ccu_desc * ccu_desc)797*4882a593Smuzhiyun static void __init sun8i_v3_v3s_ccu_init(struct device_node *node,
798*4882a593Smuzhiyun 					 const struct sunxi_ccu_desc *ccu_desc)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	void __iomem *reg;
801*4882a593Smuzhiyun 	u32 val;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	reg = of_io_request_and_map(node, 0, of_node_full_name(node));
804*4882a593Smuzhiyun 	if (IS_ERR(reg)) {
805*4882a593Smuzhiyun 		pr_err("%pOF: Could not map the clock registers\n", node);
806*4882a593Smuzhiyun 		return;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* Force the PLL-Audio-1x divider to 4 */
810*4882a593Smuzhiyun 	val = readl(reg + SUN8I_V3S_PLL_AUDIO_REG);
811*4882a593Smuzhiyun 	val &= ~GENMASK(19, 16);
812*4882a593Smuzhiyun 	writel(val | (3 << 16), reg + SUN8I_V3S_PLL_AUDIO_REG);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	sunxi_ccu_probe(node, reg, ccu_desc);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
sun8i_v3s_ccu_setup(struct device_node * node)817*4882a593Smuzhiyun static void __init sun8i_v3s_ccu_setup(struct device_node *node)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	sun8i_v3_v3s_ccu_init(node, &sun8i_v3s_ccu_desc);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
sun8i_v3_ccu_setup(struct device_node * node)822*4882a593Smuzhiyun static void __init sun8i_v3_ccu_setup(struct device_node *node)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	sun8i_v3_v3s_ccu_init(node, &sun8i_v3_ccu_desc);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_v3s_ccu, "allwinner,sun8i-v3s-ccu",
828*4882a593Smuzhiyun 	       sun8i_v3s_ccu_setup);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_v3_ccu, "allwinner,sun8i-v3-ccu",
831*4882a593Smuzhiyun 	       sun8i_v3_ccu_setup);
832