xref: /OK3568_Linux_fs/kernel/drivers/clk/sunxi-ng/ccu-sun8i-r40.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017 Icenowy Zheng <icenowy@aosc.io>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "ccu_common.h"
12*4882a593Smuzhiyun #include "ccu_reset.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "ccu_div.h"
15*4882a593Smuzhiyun #include "ccu_gate.h"
16*4882a593Smuzhiyun #include "ccu_mp.h"
17*4882a593Smuzhiyun #include "ccu_mult.h"
18*4882a593Smuzhiyun #include "ccu_nk.h"
19*4882a593Smuzhiyun #include "ccu_nkm.h"
20*4882a593Smuzhiyun #include "ccu_nkmp.h"
21*4882a593Smuzhiyun #include "ccu_nm.h"
22*4882a593Smuzhiyun #include "ccu_phase.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "ccu-sun8i-r40.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* TODO: The result of N*K is required to be in [10, 88] range. */
27*4882a593Smuzhiyun static struct ccu_nkmp pll_cpu_clk = {
28*4882a593Smuzhiyun 	.enable		= BIT(31),
29*4882a593Smuzhiyun 	.lock		= BIT(28),
30*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT(8, 5),
31*4882a593Smuzhiyun 	.k		= _SUNXI_CCU_MULT(4, 2),
32*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(0, 2),
33*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV_MAX(16, 2, 4),
34*4882a593Smuzhiyun 	.common		= {
35*4882a593Smuzhiyun 		.reg		= 0x000,
36*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-cpu",
37*4882a593Smuzhiyun 					      "osc24M",
38*4882a593Smuzhiyun 					      &ccu_nkmp_ops,
39*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
40*4882a593Smuzhiyun 	},
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun  * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
45*4882a593Smuzhiyun  * the base (2x, 4x and 8x), and one variable divider (the one true
46*4882a593Smuzhiyun  * pll audio).
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  * With sigma-delta modulation for fractional-N on the audio PLL,
49*4882a593Smuzhiyun  * we have to use specific dividers. This means the variable divider
50*4882a593Smuzhiyun  * can no longer be used, as the audio codec requests the exact clock
51*4882a593Smuzhiyun  * rates we support through this mechanism. So we now hard code the
52*4882a593Smuzhiyun  * variable divider to 1. This means the clock rates will no longer
53*4882a593Smuzhiyun  * match the clock names.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun #define SUN8I_R40_PLL_AUDIO_REG	0x008
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static struct ccu_sdm_setting pll_audio_sdm_table[] = {
58*4882a593Smuzhiyun 	{ .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
59*4882a593Smuzhiyun 	{ .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_SDM_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
63*4882a593Smuzhiyun 				       "osc24M", 0x008,
64*4882a593Smuzhiyun 				       8, 7,	/* N */
65*4882a593Smuzhiyun 				       0, 5,	/* M */
66*4882a593Smuzhiyun 				       pll_audio_sdm_table, BIT(24),
67*4882a593Smuzhiyun 				       0x284, BIT(31),
68*4882a593Smuzhiyun 				       BIT(31),	/* gate */
69*4882a593Smuzhiyun 				       BIT(28),	/* lock */
70*4882a593Smuzhiyun 				       CLK_SET_RATE_UNGATE);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video0_clk, "pll-video0",
73*4882a593Smuzhiyun 						"osc24M", 0x0010,
74*4882a593Smuzhiyun 						192000000,  /* Minimum rate */
75*4882a593Smuzhiyun 						1008000000, /* Maximum rate */
76*4882a593Smuzhiyun 						8, 7,       /* N */
77*4882a593Smuzhiyun 						0, 4,       /* M */
78*4882a593Smuzhiyun 						BIT(24),    /* frac enable */
79*4882a593Smuzhiyun 						BIT(25),    /* frac select */
80*4882a593Smuzhiyun 						270000000,  /* frac rate 0 */
81*4882a593Smuzhiyun 						297000000,  /* frac rate 1 */
82*4882a593Smuzhiyun 						BIT(31),    /* gate */
83*4882a593Smuzhiyun 						BIT(28),    /* lock */
84*4882a593Smuzhiyun 						CLK_SET_RATE_UNGATE);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* TODO: The result of N/M is required to be in [8, 25] range. */
87*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
88*4882a593Smuzhiyun 					"osc24M", 0x0018,
89*4882a593Smuzhiyun 					8, 7,		/* N */
90*4882a593Smuzhiyun 					0, 4,		/* M */
91*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
92*4882a593Smuzhiyun 					BIT(25),	/* frac select */
93*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
94*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
95*4882a593Smuzhiyun 					BIT(31),	/* gate */
96*4882a593Smuzhiyun 					BIT(28),	/* lock */
97*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* TODO: The result of N*K is required to be in [10, 77] range. */
100*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr0_clk, "pll-ddr0",
101*4882a593Smuzhiyun 				    "osc24M", 0x020,
102*4882a593Smuzhiyun 				    8, 5,	/* N */
103*4882a593Smuzhiyun 				    4, 2,	/* K */
104*4882a593Smuzhiyun 				    0, 2,	/* M */
105*4882a593Smuzhiyun 				    BIT(31),	/* gate */
106*4882a593Smuzhiyun 				    BIT(28),	/* lock */
107*4882a593Smuzhiyun 				    CLK_SET_RATE_UNGATE);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* TODO: The result of N*K is required to be in [21, 58] range. */
110*4882a593Smuzhiyun static struct ccu_nk pll_periph0_clk = {
111*4882a593Smuzhiyun 	.enable		= BIT(31),
112*4882a593Smuzhiyun 	.lock		= BIT(28),
113*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT(8, 5),
114*4882a593Smuzhiyun 	.k		= _SUNXI_CCU_MULT(4, 2),
115*4882a593Smuzhiyun 	.fixed_post_div	= 2,
116*4882a593Smuzhiyun 	.common		= {
117*4882a593Smuzhiyun 		.reg		= 0x028,
118*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
119*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-periph0", "osc24M",
120*4882a593Smuzhiyun 					      &ccu_nk_ops,
121*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
122*4882a593Smuzhiyun 	},
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static struct ccu_div pll_periph0_sata_clk = {
126*4882a593Smuzhiyun 	.enable		= BIT(24),
127*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV(0, 2),
128*4882a593Smuzhiyun 	/*
129*4882a593Smuzhiyun 	 * The formula of pll-periph0 (1x) is 24MHz*N*K/2, and the formula
130*4882a593Smuzhiyun 	 * of pll-periph0-sata is 24MHz*N*K/M/6, so the postdiv here is
131*4882a593Smuzhiyun 	 * 6/2 = 3.
132*4882a593Smuzhiyun 	 */
133*4882a593Smuzhiyun 	.fixed_post_div	= 3,
134*4882a593Smuzhiyun 	.common		= {
135*4882a593Smuzhiyun 		.reg		= 0x028,
136*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
137*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-periph0-sata",
138*4882a593Smuzhiyun 					      "pll-periph0",
139*4882a593Smuzhiyun 					      &ccu_div_ops, 0),
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* TODO: The result of N*K is required to be in [21, 58] range. */
144*4882a593Smuzhiyun static struct ccu_nk pll_periph1_clk = {
145*4882a593Smuzhiyun 	.enable		= BIT(31),
146*4882a593Smuzhiyun 	.lock		= BIT(28),
147*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT(8, 5),
148*4882a593Smuzhiyun 	.k		= _SUNXI_CCU_MULT(4, 2),
149*4882a593Smuzhiyun 	.fixed_post_div	= 2,
150*4882a593Smuzhiyun 	.common		= {
151*4882a593Smuzhiyun 		.reg		= 0x02c,
152*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
153*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-periph1", "osc24M",
154*4882a593Smuzhiyun 					      &ccu_nk_ops,
155*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
156*4882a593Smuzhiyun 	},
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video1_clk, "pll-video1",
160*4882a593Smuzhiyun 						"osc24M", 0x030,
161*4882a593Smuzhiyun 						192000000,  /* Minimum rate */
162*4882a593Smuzhiyun 						1008000000, /* Maximum rate */
163*4882a593Smuzhiyun 						8, 7,       /* N */
164*4882a593Smuzhiyun 						0, 4,       /* M */
165*4882a593Smuzhiyun 						BIT(24),    /* frac enable */
166*4882a593Smuzhiyun 						BIT(25),    /* frac select */
167*4882a593Smuzhiyun 						270000000,  /* frac rate 0 */
168*4882a593Smuzhiyun 						297000000,  /* frac rate 1 */
169*4882a593Smuzhiyun 						BIT(31),    /* gate */
170*4882a593Smuzhiyun 						BIT(28),    /* lock */
171*4882a593Smuzhiyun 						CLK_SET_RATE_UNGATE);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static struct ccu_nkm pll_sata_clk = {
174*4882a593Smuzhiyun 	.enable		= BIT(31),
175*4882a593Smuzhiyun 	.lock		= BIT(28),
176*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT(8, 5),
177*4882a593Smuzhiyun 	.k		= _SUNXI_CCU_MULT(4, 2),
178*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(0, 2),
179*4882a593Smuzhiyun 	.fixed_post_div	= 6,
180*4882a593Smuzhiyun 	.common		= {
181*4882a593Smuzhiyun 		.reg		= 0x034,
182*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
183*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-sata", "osc24M",
184*4882a593Smuzhiyun 					      &ccu_nkm_ops,
185*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
186*4882a593Smuzhiyun 	},
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const char * const pll_sata_out_parents[] = { "pll-sata",
190*4882a593Smuzhiyun 						     "pll-periph0-sata" };
191*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(pll_sata_out_clk, "pll-sata-out",
192*4882a593Smuzhiyun 			       pll_sata_out_parents, 0x034,
193*4882a593Smuzhiyun 			       30, 1,	/* mux */
194*4882a593Smuzhiyun 			       BIT(14),	/* gate */
195*4882a593Smuzhiyun 			       CLK_SET_RATE_PARENT);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* TODO: The result of N/M is required to be in [8, 25] range. */
198*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu",
199*4882a593Smuzhiyun 					"osc24M", 0x038,
200*4882a593Smuzhiyun 					8, 7,		/* N */
201*4882a593Smuzhiyun 					0, 4,		/* M */
202*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
203*4882a593Smuzhiyun 					BIT(25),	/* frac select */
204*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
205*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
206*4882a593Smuzhiyun 					BIT(31),	/* gate */
207*4882a593Smuzhiyun 					BIT(28),	/* lock */
208*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun  * The MIPI PLL has 2 modes: "MIPI" and "HDMI".
212*4882a593Smuzhiyun  *
213*4882a593Smuzhiyun  * The MIPI mode is a standard NKM-style clock. The HDMI mode is an
214*4882a593Smuzhiyun  * integer / fractional clock with switchable multipliers and dividers.
215*4882a593Smuzhiyun  * This is not supported here. We hardcode the PLL to MIPI mode.
216*4882a593Smuzhiyun  *
217*4882a593Smuzhiyun  * TODO: In the MIPI mode, M/N is required to be equal or lesser than 3,
218*4882a593Smuzhiyun  * which cannot be implemented now.
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun #define SUN8I_R40_PLL_MIPI_REG	0x040
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const char * const pll_mipi_parents[] = { "pll-video0" };
223*4882a593Smuzhiyun static struct ccu_nkm pll_mipi_clk = {
224*4882a593Smuzhiyun 	.enable	= BIT(31) | BIT(23) | BIT(22),
225*4882a593Smuzhiyun 	.lock	= BIT(28),
226*4882a593Smuzhiyun 	.n	= _SUNXI_CCU_MULT(8, 4),
227*4882a593Smuzhiyun 	.k	= _SUNXI_CCU_MULT_MIN(4, 2, 2),
228*4882a593Smuzhiyun 	.m	= _SUNXI_CCU_DIV(0, 4),
229*4882a593Smuzhiyun 	.mux	= _SUNXI_CCU_MUX(21, 1),
230*4882a593Smuzhiyun 	.common	= {
231*4882a593Smuzhiyun 		.reg		= 0x040,
232*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("pll-mipi",
233*4882a593Smuzhiyun 						      pll_mipi_parents,
234*4882a593Smuzhiyun 						      &ccu_nkm_ops,
235*4882a593Smuzhiyun 						      CLK_SET_RATE_UNGATE)
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* TODO: The result of N/M is required to be in [8, 25] range. */
240*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_de_clk, "pll-de",
241*4882a593Smuzhiyun 					"osc24M", 0x048,
242*4882a593Smuzhiyun 					8, 7,		/* N */
243*4882a593Smuzhiyun 					0, 4,		/* M */
244*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
245*4882a593Smuzhiyun 					BIT(25),	/* frac select */
246*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
247*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
248*4882a593Smuzhiyun 					BIT(31),	/* gate */
249*4882a593Smuzhiyun 					BIT(28),	/* lock */
250*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* TODO: The N factor is required to be in [16, 75] range. */
253*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_ddr1_clk, "pll-ddr1",
254*4882a593Smuzhiyun 				   "osc24M", 0x04c,
255*4882a593Smuzhiyun 				   8, 7,	/* N */
256*4882a593Smuzhiyun 				   0, 2,	/* M */
257*4882a593Smuzhiyun 				   BIT(31),	/* gate */
258*4882a593Smuzhiyun 				   BIT(28),	/* lock */
259*4882a593Smuzhiyun 				   CLK_SET_RATE_UNGATE);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const char * const cpu_parents[] = { "osc32k", "osc24M",
262*4882a593Smuzhiyun 					     "pll-cpu", "pll-cpu" };
263*4882a593Smuzhiyun static SUNXI_CCU_MUX(cpu_clk, "cpu", cpu_parents,
264*4882a593Smuzhiyun 		     0x050, 16, 2, CLK_IS_CRITICAL | CLK_SET_RATE_PARENT);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static SUNXI_CCU_M(axi_clk, "axi", "cpu", 0x050, 0, 2, 0);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const char * const ahb1_parents[] = { "osc32k", "osc24M",
269*4882a593Smuzhiyun 					     "axi", "pll-periph0" };
270*4882a593Smuzhiyun static const struct ccu_mux_var_prediv ahb1_predivs[] = {
271*4882a593Smuzhiyun 	{ .index = 3, .shift = 6, .width = 2 },
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun static struct ccu_div ahb1_clk = {
274*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	.mux		= {
277*4882a593Smuzhiyun 		.shift	= 12,
278*4882a593Smuzhiyun 		.width	= 2,
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		.var_predivs	= ahb1_predivs,
281*4882a593Smuzhiyun 		.n_var_predivs	= ARRAY_SIZE(ahb1_predivs),
282*4882a593Smuzhiyun 	},
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	.common		= {
285*4882a593Smuzhiyun 		.reg		= 0x054,
286*4882a593Smuzhiyun 		.features	= CCU_FEATURE_VARIABLE_PREDIV,
287*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("ahb1",
288*4882a593Smuzhiyun 						      ahb1_parents,
289*4882a593Smuzhiyun 						      &ccu_div_ops,
290*4882a593Smuzhiyun 						      0),
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static struct clk_div_table apb1_div_table[] = {
295*4882a593Smuzhiyun 	{ .val = 0, .div = 2 },
296*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
297*4882a593Smuzhiyun 	{ .val = 2, .div = 4 },
298*4882a593Smuzhiyun 	{ .val = 3, .div = 8 },
299*4882a593Smuzhiyun 	{ /* Sentinel */ },
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
302*4882a593Smuzhiyun 			   0x054, 8, 2, apb1_div_table, 0);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const char * const apb2_parents[] = { "osc32k", "osc24M",
305*4882a593Smuzhiyun 					     "pll-periph0-2x",
306*4882a593Smuzhiyun 					     "pll-periph0-2x" };
307*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
308*4882a593Smuzhiyun 			     0, 5,	/* M */
309*4882a593Smuzhiyun 			     16, 2,	/* P */
310*4882a593Smuzhiyun 			     24, 2,	/* mux */
311*4882a593Smuzhiyun 			     0);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mipi_dsi_clk,	"bus-mipi-dsi",	"ahb1",
314*4882a593Smuzhiyun 		      0x060, BIT(1), 0);
315*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ce_clk,	"bus-ce",	"ahb1",
316*4882a593Smuzhiyun 		      0x060, BIT(5), 0);
317*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dma_clk,	"bus-dma",	"ahb1",
318*4882a593Smuzhiyun 		      0x060, BIT(6), 0);
319*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc0_clk,	"bus-mmc0",	"ahb1",
320*4882a593Smuzhiyun 		      0x060, BIT(8), 0);
321*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc1_clk,	"bus-mmc1",	"ahb1",
322*4882a593Smuzhiyun 		      0x060, BIT(9), 0);
323*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc2_clk,	"bus-mmc2",	"ahb1",
324*4882a593Smuzhiyun 		      0x060, BIT(10), 0);
325*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc3_clk,	"bus-mmc3",	"ahb1",
326*4882a593Smuzhiyun 		      0x060, BIT(11), 0);
327*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_nand_clk,	"bus-nand",	"ahb1",
328*4882a593Smuzhiyun 		      0x060, BIT(13), 0);
329*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dram_clk,	"bus-dram",	"ahb1",
330*4882a593Smuzhiyun 		      0x060, BIT(14), 0);
331*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_emac_clk,	"bus-emac",	"ahb1",
332*4882a593Smuzhiyun 		      0x060, BIT(17), 0);
333*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ts_clk,	"bus-ts",	"ahb1",
334*4882a593Smuzhiyun 		      0x060, BIT(18), 0);
335*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hstimer_clk,	"bus-hstimer",	"ahb1",
336*4882a593Smuzhiyun 		      0x060, BIT(19), 0);
337*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi0_clk,	"bus-spi0",	"ahb1",
338*4882a593Smuzhiyun 		      0x060, BIT(20), 0);
339*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi1_clk,	"bus-spi1",	"ahb1",
340*4882a593Smuzhiyun 		      0x060, BIT(21), 0);
341*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi2_clk,	"bus-spi2",	"ahb1",
342*4882a593Smuzhiyun 		      0x060, BIT(22), 0);
343*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi3_clk,	"bus-spi3",	"ahb1",
344*4882a593Smuzhiyun 		      0x060, BIT(23), 0);
345*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_sata_clk,	"bus-sata",	"ahb1",
346*4882a593Smuzhiyun 		      0x060, BIT(24), 0);
347*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_otg_clk,	"bus-otg",	"ahb1",
348*4882a593Smuzhiyun 		      0x060, BIT(25), 0);
349*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci0_clk,	"bus-ehci0",	"ahb1",
350*4882a593Smuzhiyun 		      0x060, BIT(26), 0);
351*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci1_clk,	"bus-ehci1",	"ahb1",
352*4882a593Smuzhiyun 		      0x060, BIT(27), 0);
353*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci2_clk,	"bus-ehci2",	"ahb1",
354*4882a593Smuzhiyun 		      0x060, BIT(28), 0);
355*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci0_clk,	"bus-ohci0",	"ahb1",
356*4882a593Smuzhiyun 		      0x060, BIT(29), 0);
357*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci1_clk,	"bus-ohci1",	"ahb1",
358*4882a593Smuzhiyun 		      0x060, BIT(30), 0);
359*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci2_clk,	"bus-ohci2",	"ahb1",
360*4882a593Smuzhiyun 		      0x060, BIT(31), 0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ve_clk,	"bus-ve",	"ahb1",
363*4882a593Smuzhiyun 		      0x064, BIT(0), 0);
364*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mp_clk,	"bus-mp",	"ahb1",
365*4882a593Smuzhiyun 		      0x064, BIT(2), 0);
366*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_deinterlace_clk,	"bus-deinterlace",	"ahb1",
367*4882a593Smuzhiyun 		      0x064, BIT(5), 0);
368*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi0_clk,	"bus-csi0",	"ahb1",
369*4882a593Smuzhiyun 		      0x064, BIT(8), 0);
370*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi1_clk,	"bus-csi1",	"ahb1",
371*4882a593Smuzhiyun 		      0x064, BIT(9), 0);
372*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hdmi0_clk,	"bus-hdmi0",	"ahb1",
373*4882a593Smuzhiyun 		      0x064, BIT(10), 0);
374*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hdmi1_clk,	"bus-hdmi1",	"ahb1",
375*4882a593Smuzhiyun 		      0x064, BIT(11), 0);
376*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_clk,	"bus-de",	"ahb1",
377*4882a593Smuzhiyun 		      0x064, BIT(12), 0);
378*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tve0_clk,	"bus-tve0",	"ahb1",
379*4882a593Smuzhiyun 		      0x064, BIT(13), 0);
380*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tve1_clk,	"bus-tve1",	"ahb1",
381*4882a593Smuzhiyun 		      0x064, BIT(14), 0);
382*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tve_top_clk,	"bus-tve-top",	"ahb1",
383*4882a593Smuzhiyun 		      0x064, BIT(15), 0);
384*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gmac_clk,	"bus-gmac",	"ahb1",
385*4882a593Smuzhiyun 		      0x064, BIT(17), 0);
386*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpu_clk,	"bus-gpu",	"ahb1",
387*4882a593Smuzhiyun 		      0x064, BIT(20), 0);
388*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tvd0_clk,	"bus-tvd0",	"ahb1",
389*4882a593Smuzhiyun 		      0x064, BIT(21), 0);
390*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tvd1_clk,	"bus-tvd1",	"ahb1",
391*4882a593Smuzhiyun 		      0x064, BIT(22), 0);
392*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tvd2_clk,	"bus-tvd2",	"ahb1",
393*4882a593Smuzhiyun 		      0x064, BIT(23), 0);
394*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tvd3_clk,	"bus-tvd3",	"ahb1",
395*4882a593Smuzhiyun 		      0x064, BIT(24), 0);
396*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tvd_top_clk,	"bus-tvd-top",	"ahb1",
397*4882a593Smuzhiyun 		      0x064, BIT(25), 0);
398*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon_lcd0_clk,	"bus-tcon-lcd0",	"ahb1",
399*4882a593Smuzhiyun 		      0x064, BIT(26), 0);
400*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon_lcd1_clk,	"bus-tcon-lcd1",	"ahb1",
401*4882a593Smuzhiyun 		      0x064, BIT(27), 0);
402*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon_tv0_clk,	"bus-tcon-tv0",	"ahb1",
403*4882a593Smuzhiyun 		      0x064, BIT(28), 0);
404*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon_tv1_clk,	"bus-tcon-tv1",	"ahb1",
405*4882a593Smuzhiyun 		      0x064, BIT(29), 0);
406*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon_top_clk,	"bus-tcon-top",	"ahb1",
407*4882a593Smuzhiyun 		      0x064, BIT(30), 0);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_codec_clk,	"bus-codec",	"apb1",
410*4882a593Smuzhiyun 		      0x068, BIT(0), 0);
411*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spdif_clk,	"bus-spdif",	"apb1",
412*4882a593Smuzhiyun 		      0x068, BIT(1), 0);
413*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ac97_clk,	"bus-ac97",	"apb1",
414*4882a593Smuzhiyun 		      0x068, BIT(2), 0);
415*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_pio_clk,	"bus-pio",	"apb1",
416*4882a593Smuzhiyun 		      0x068, BIT(5), 0);
417*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ir0_clk,	"bus-ir0",	"apb1",
418*4882a593Smuzhiyun 		      0x068, BIT(6), 0);
419*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ir1_clk,	"bus-ir1",	"apb1",
420*4882a593Smuzhiyun 		      0x068, BIT(7), 0);
421*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ths_clk,	"bus-ths",	"apb1",
422*4882a593Smuzhiyun 		      0x068, BIT(8), 0);
423*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_keypad_clk,	"bus-keypad",	"apb1",
424*4882a593Smuzhiyun 		      0x068, BIT(10), 0);
425*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s0_clk,	"bus-i2s0",	"apb1",
426*4882a593Smuzhiyun 		      0x068, BIT(12), 0);
427*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s1_clk,	"bus-i2s1",	"apb1",
428*4882a593Smuzhiyun 		      0x068, BIT(13), 0);
429*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s2_clk,	"bus-i2s2",	"apb1",
430*4882a593Smuzhiyun 		      0x068, BIT(14), 0);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c0_clk,	"bus-i2c0",	"apb2",
433*4882a593Smuzhiyun 		      0x06c, BIT(0), 0);
434*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c1_clk,	"bus-i2c1",	"apb2",
435*4882a593Smuzhiyun 		      0x06c, BIT(1), 0);
436*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c2_clk,	"bus-i2c2",	"apb2",
437*4882a593Smuzhiyun 		      0x06c, BIT(2), 0);
438*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c3_clk,	"bus-i2c3",	"apb2",
439*4882a593Smuzhiyun 		      0x06c, BIT(3), 0);
440*4882a593Smuzhiyun /*
441*4882a593Smuzhiyun  * In datasheet here's "Reserved", however the gate exists in BSP soucre
442*4882a593Smuzhiyun  * code.
443*4882a593Smuzhiyun  */
444*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_can_clk,	"bus-can",	"apb2",
445*4882a593Smuzhiyun 		      0x06c, BIT(4), 0);
446*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_scr_clk,	"bus-scr",	"apb2",
447*4882a593Smuzhiyun 		      0x06c, BIT(5), 0);
448*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ps20_clk,	"bus-ps20",	"apb2",
449*4882a593Smuzhiyun 		      0x06c, BIT(6), 0);
450*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ps21_clk,	"bus-ps21",	"apb2",
451*4882a593Smuzhiyun 		      0x06c, BIT(7), 0);
452*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c4_clk,	"bus-i2c4",	"apb2",
453*4882a593Smuzhiyun 		      0x06c, BIT(15), 0);
454*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart0_clk,	"bus-uart0",	"apb2",
455*4882a593Smuzhiyun 		      0x06c, BIT(16), 0);
456*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart1_clk,	"bus-uart1",	"apb2",
457*4882a593Smuzhiyun 		      0x06c, BIT(17), 0);
458*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart2_clk,	"bus-uart2",	"apb2",
459*4882a593Smuzhiyun 		      0x06c, BIT(18), 0);
460*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart3_clk,	"bus-uart3",	"apb2",
461*4882a593Smuzhiyun 		      0x06c, BIT(19), 0);
462*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart4_clk,	"bus-uart4",	"apb2",
463*4882a593Smuzhiyun 		      0x06c, BIT(20), 0);
464*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart5_clk,	"bus-uart5",	"apb2",
465*4882a593Smuzhiyun 		      0x06c, BIT(21), 0);
466*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart6_clk,	"bus-uart6",	"apb2",
467*4882a593Smuzhiyun 		      0x06c, BIT(22), 0);
468*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart7_clk,	"bus-uart7",	"apb2",
469*4882a593Smuzhiyun 		      0x06c, BIT(23), 0);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dbg_clk,	"bus-dbg",	"ahb1",
472*4882a593Smuzhiyun 		      0x070, BIT(7), 0);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun static const char * const ths_parents[] = { "osc24M" };
475*4882a593Smuzhiyun static struct ccu_div ths_clk = {
476*4882a593Smuzhiyun 	.enable	= BIT(31),
477*4882a593Smuzhiyun 	.div	= _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
478*4882a593Smuzhiyun 	.mux	= _SUNXI_CCU_MUX(24, 2),
479*4882a593Smuzhiyun 	.common	= {
480*4882a593Smuzhiyun 		.reg		= 0x074,
481*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("ths",
482*4882a593Smuzhiyun 						      ths_parents,
483*4882a593Smuzhiyun 						      &ccu_div_ops,
484*4882a593Smuzhiyun 						      0),
485*4882a593Smuzhiyun 	},
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static const char * const mod0_default_parents[] = { "osc24M", "pll-periph0",
489*4882a593Smuzhiyun 						     "pll-periph1" };
490*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
491*4882a593Smuzhiyun 				  0, 4,		/* M */
492*4882a593Smuzhiyun 				  16, 2,	/* P */
493*4882a593Smuzhiyun 				  24, 2,	/* mux */
494*4882a593Smuzhiyun 				  BIT(31),	/* gate */
495*4882a593Smuzhiyun 				  0);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088,
498*4882a593Smuzhiyun 				  0, 4,		/* M */
499*4882a593Smuzhiyun 				  16, 2,	/* P */
500*4882a593Smuzhiyun 				  24, 2,	/* mux */
501*4882a593Smuzhiyun 				  BIT(31),	/* gate */
502*4882a593Smuzhiyun 				  0);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c,
505*4882a593Smuzhiyun 				  0, 4,		/* M */
506*4882a593Smuzhiyun 				  16, 2,	/* P */
507*4882a593Smuzhiyun 				  24, 2,	/* mux */
508*4882a593Smuzhiyun 				  BIT(31),	/* gate */
509*4882a593Smuzhiyun 				  0);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090,
512*4882a593Smuzhiyun 				  0, 4,		/* M */
513*4882a593Smuzhiyun 				  16, 2,	/* P */
514*4882a593Smuzhiyun 				  24, 2,	/* mux */
515*4882a593Smuzhiyun 				  BIT(31),	/* gate */
516*4882a593Smuzhiyun 				  0);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc3_clk, "mmc3", mod0_default_parents, 0x094,
519*4882a593Smuzhiyun 				  0, 4,		/* M */
520*4882a593Smuzhiyun 				  16, 2,	/* P */
521*4882a593Smuzhiyun 				  24, 2,	/* mux */
522*4882a593Smuzhiyun 				  BIT(31),	/* gate */
523*4882a593Smuzhiyun 				  0);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static const char * const ts_parents[] = { "osc24M", "pll-periph0", };
526*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", ts_parents, 0x098,
527*4882a593Smuzhiyun 				  0, 4,		/* M */
528*4882a593Smuzhiyun 				  16, 2,	/* P */
529*4882a593Smuzhiyun 				  24, 4,	/* mux */
530*4882a593Smuzhiyun 				  BIT(31),	/* gate */
531*4882a593Smuzhiyun 				  0);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun static const char * const ce_parents[] = { "osc24M", "pll-periph0-2x",
534*4882a593Smuzhiyun 					   "pll-periph1-2x" };
535*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ce_clk, "ce", ce_parents, 0x09c,
536*4882a593Smuzhiyun 				  0, 4,		/* M */
537*4882a593Smuzhiyun 				  16, 2,	/* P */
538*4882a593Smuzhiyun 				  24, 2,	/* mux */
539*4882a593Smuzhiyun 				  BIT(31),	/* gate */
540*4882a593Smuzhiyun 				  0);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
543*4882a593Smuzhiyun 				  0, 4,		/* M */
544*4882a593Smuzhiyun 				  16, 2,	/* P */
545*4882a593Smuzhiyun 				  24, 2,	/* mux */
546*4882a593Smuzhiyun 				  BIT(31),	/* gate */
547*4882a593Smuzhiyun 				  0);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
550*4882a593Smuzhiyun 				  0, 4,		/* M */
551*4882a593Smuzhiyun 				  16, 2,	/* P */
552*4882a593Smuzhiyun 				  24, 2,	/* mux */
553*4882a593Smuzhiyun 				  BIT(31),	/* gate */
554*4882a593Smuzhiyun 				  0);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi2_clk, "spi2", mod0_default_parents, 0x0a8,
557*4882a593Smuzhiyun 				  0, 4,		/* M */
558*4882a593Smuzhiyun 				  16, 2,	/* P */
559*4882a593Smuzhiyun 				  24, 2,	/* mux */
560*4882a593Smuzhiyun 				  BIT(31),	/* gate */
561*4882a593Smuzhiyun 				  0);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi3_clk, "spi3", mod0_default_parents, 0x0ac,
564*4882a593Smuzhiyun 				  0, 4,		/* M */
565*4882a593Smuzhiyun 				  16, 2,	/* P */
566*4882a593Smuzhiyun 				  24, 2,	/* mux */
567*4882a593Smuzhiyun 				  BIT(31),	/* gate */
568*4882a593Smuzhiyun 				  0);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
571*4882a593Smuzhiyun 					    "pll-audio-2x", "pll-audio" };
572*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents,
573*4882a593Smuzhiyun 			       0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", i2s_parents,
576*4882a593Smuzhiyun 			       0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s2_clk, "i2s2", i2s_parents,
579*4882a593Smuzhiyun 			       0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(ac97_clk, "ac97", i2s_parents,
582*4882a593Smuzhiyun 			       0x0bc, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(spdif_clk, "spdif", i2s_parents,
585*4882a593Smuzhiyun 			       0x0c0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun static const char * const keypad_parents[] = { "osc24M", "osc32k" };
588*4882a593Smuzhiyun static const u8 keypad_table[] = { 0, 2 };
589*4882a593Smuzhiyun static struct ccu_mp keypad_clk = {
590*4882a593Smuzhiyun 	.enable	= BIT(31),
591*4882a593Smuzhiyun 	.m	= _SUNXI_CCU_DIV(0, 5),
592*4882a593Smuzhiyun 	.p	= _SUNXI_CCU_DIV(16, 2),
593*4882a593Smuzhiyun 	.mux	= _SUNXI_CCU_MUX_TABLE(24, 2, keypad_table),
594*4882a593Smuzhiyun 	.common	= {
595*4882a593Smuzhiyun 		.reg		= 0x0c4,
596*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("keypad",
597*4882a593Smuzhiyun 						      keypad_parents,
598*4882a593Smuzhiyun 						      &ccu_mp_ops,
599*4882a593Smuzhiyun 						      0),
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun static const char * const sata_parents[] = { "pll-sata-out", "sata-ext" };
604*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(sata_clk, "sata", sata_parents,
605*4882a593Smuzhiyun 			       0x0c8, 24, 1, BIT(31), CLK_SET_RATE_PARENT);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun  * There are 3 OHCI 12M clock source selection bits in this register.
609*4882a593Smuzhiyun  * We will force them to 0 (12M divided from 48M).
610*4882a593Smuzhiyun  */
611*4882a593Smuzhiyun #define SUN8I_R40_USB_CLK_REG	0x0cc
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy0_clk,	"usb-phy0",	"osc24M",
614*4882a593Smuzhiyun 		      0x0cc, BIT(8), 0);
615*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy1_clk,	"usb-phy1",	"osc24M",
616*4882a593Smuzhiyun 		      0x0cc, BIT(9), 0);
617*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy2_clk,	"usb-phy2",	"osc24M",
618*4882a593Smuzhiyun 		      0x0cc, BIT(10), 0);
619*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci0_clk,	"usb-ohci0",	"osc12M",
620*4882a593Smuzhiyun 		      0x0cc, BIT(16), 0);
621*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci1_clk,	"usb-ohci1",	"osc12M",
622*4882a593Smuzhiyun 		      0x0cc, BIT(17), 0);
623*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci2_clk,	"usb-ohci2",	"osc12M",
624*4882a593Smuzhiyun 		      0x0cc, BIT(18), 0);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const char * const ir_parents[] = { "osc24M", "pll-periph0",
627*4882a593Smuzhiyun 					   "pll-periph1", "osc32k" };
628*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir0_clk, "ir0", ir_parents, 0x0d0,
629*4882a593Smuzhiyun 				  0, 4,		/* M */
630*4882a593Smuzhiyun 				  16, 2,	/* P */
631*4882a593Smuzhiyun 				  24, 2,	/* mux */
632*4882a593Smuzhiyun 				  BIT(31),	/* gate */
633*4882a593Smuzhiyun 				  0);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir1_clk, "ir1", ir_parents, 0x0d4,
636*4882a593Smuzhiyun 				  0, 4,		/* M */
637*4882a593Smuzhiyun 				  16, 2,	/* P */
638*4882a593Smuzhiyun 				  24, 2,	/* mux */
639*4882a593Smuzhiyun 				  BIT(31),	/* gate */
640*4882a593Smuzhiyun 				  0);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun static const char * const dram_parents[] = { "pll-ddr0", "pll-ddr1" };
643*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX(dram_clk, "dram", dram_parents,
644*4882a593Smuzhiyun 			    0x0f4, 0, 2, 20, 2, CLK_IS_CRITICAL);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ve_clk,	"dram-ve",	"dram",
647*4882a593Smuzhiyun 		      0x100, BIT(0), 0);
648*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi0_clk,	"dram-csi0",	"dram",
649*4882a593Smuzhiyun 		      0x100, BIT(1), 0);
650*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi1_clk,	"dram-csi1",	"dram",
651*4882a593Smuzhiyun 		      0x100, BIT(2), 0);
652*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ts_clk,	"dram-ts",	"dram",
653*4882a593Smuzhiyun 		      0x100, BIT(3), 0);
654*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_tvd_clk,	"dram-tvd",	"dram",
655*4882a593Smuzhiyun 		      0x100, BIT(4), 0);
656*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_mp_clk,	"dram-mp",	"dram",
657*4882a593Smuzhiyun 		      0x100, BIT(5), 0);
658*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_deinterlace_clk,	"dram-deinterlace",	"dram",
659*4882a593Smuzhiyun 		      0x100, BIT(6), 0);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun static const char * const de_parents[] = { "pll-periph0-2x", "pll-de" };
662*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_clk, "de", de_parents,
663*4882a593Smuzhiyun 				 0x104, 0, 4, 24, 3, BIT(31),
664*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
665*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mp_clk, "mp", de_parents,
666*4882a593Smuzhiyun 				 0x108, 0, 4, 24, 3, BIT(31), 0);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun static const char * const tcon_parents[] = { "pll-video0", "pll-video1",
669*4882a593Smuzhiyun 					     "pll-video0-2x", "pll-video1-2x",
670*4882a593Smuzhiyun 					     "pll-mipi" };
671*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(tcon_lcd0_clk, "tcon-lcd0", tcon_parents,
672*4882a593Smuzhiyun 			       0x110, 24, 3, BIT(31), CLK_SET_RATE_PARENT);
673*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(tcon_lcd1_clk, "tcon-lcd1", tcon_parents,
674*4882a593Smuzhiyun 			       0x114, 24, 3, BIT(31), CLK_SET_RATE_PARENT);
675*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tcon_tv0_clk, "tcon-tv0", tcon_parents,
676*4882a593Smuzhiyun 				 0x118, 0, 4, 24, 3, BIT(31),
677*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
678*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tcon_tv1_clk, "tcon-tv1", tcon_parents,
679*4882a593Smuzhiyun 				 0x11c, 0, 4, 24, 3, BIT(31),
680*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun static const char * const deinterlace_parents[] = { "pll-periph0",
683*4882a593Smuzhiyun 						    "pll-periph1" };
684*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(deinterlace_clk, "deinterlace",
685*4882a593Smuzhiyun 				 deinterlace_parents, 0x124, 0, 4, 24, 3,
686*4882a593Smuzhiyun 				 BIT(31), 0);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun static const char * const csi_mclk_parents[] = { "osc24M", "pll-video1",
689*4882a593Smuzhiyun 						 "pll-periph1" };
690*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi1_mclk_clk, "csi1-mclk", csi_mclk_parents,
691*4882a593Smuzhiyun 				 0x130, 0, 5, 8, 3, BIT(15), 0);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const char * const csi_sclk_parents[] = { "pll-periph0", "pll-periph1" };
694*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi_sclk_clk, "csi-sclk", csi_sclk_parents,
695*4882a593Smuzhiyun 				 0x134, 16, 4, 24, 3, BIT(31), 0);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi0_mclk_clk, "csi0-mclk", csi_mclk_parents,
698*4882a593Smuzhiyun 				 0x134, 0, 5, 8, 3, BIT(15), 0);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
701*4882a593Smuzhiyun 			     0x13c, 16, 3, BIT(31), CLK_SET_RATE_PARENT);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun static SUNXI_CCU_GATE(codec_clk,	"codec",	"pll-audio",
704*4882a593Smuzhiyun 		      0x140, BIT(31), CLK_SET_RATE_PARENT);
705*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk,		"avs",		"osc24M",
706*4882a593Smuzhiyun 		      0x144, BIT(31), 0);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun static const char * const hdmi_parents[] = { "pll-video0", "pll-video1" };
709*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", hdmi_parents,
710*4882a593Smuzhiyun 				 0x150, 0, 4, 24, 2, BIT(31),
711*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun static SUNXI_CCU_GATE(hdmi_slow_clk,	"hdmi-slow",	"osc24M",
714*4882a593Smuzhiyun 		      0x154, BIT(31), 0);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun /*
717*4882a593Smuzhiyun  * In the SoC's user manual, the P factor is mentioned, but not used in
718*4882a593Smuzhiyun  * the frequency formula.
719*4882a593Smuzhiyun  *
720*4882a593Smuzhiyun  * Here the factor is included, according to the BSP kernel source,
721*4882a593Smuzhiyun  * which contains the P factor of this clock.
722*4882a593Smuzhiyun  */
723*4882a593Smuzhiyun static const char * const mbus_parents[] = { "osc24M", "pll-periph0-2x",
724*4882a593Smuzhiyun 					     "pll-ddr0" };
725*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents, 0x15c,
726*4882a593Smuzhiyun 				  0, 4,		/* M */
727*4882a593Smuzhiyun 				  16, 2,	/* P */
728*4882a593Smuzhiyun 				  24, 2,	/* mux */
729*4882a593Smuzhiyun 				  BIT(31),	/* gate */
730*4882a593Smuzhiyun 				  CLK_IS_CRITICAL);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun static const char * const dsi_dphy_parents[] = { "pll-video0", "pll-video1",
733*4882a593Smuzhiyun 						 "pll-periph0" };
734*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(dsi_dphy_clk, "dsi-dphy", dsi_dphy_parents,
735*4882a593Smuzhiyun 				 0x168, 0, 4, 8, 2, BIT(15), 0);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tve0_clk, "tve0", tcon_parents,
738*4882a593Smuzhiyun 				 0x180, 0, 4, 24, 3, BIT(31), 0);
739*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tve1_clk, "tve1", tcon_parents,
740*4882a593Smuzhiyun 				 0x184, 0, 4, 24, 3, BIT(31), 0);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static const char * const tvd_parents[] = { "pll-video0", "pll-video1",
743*4882a593Smuzhiyun 					    "pll-video0-2x", "pll-video1-2x" };
744*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tvd0_clk, "tvd0", tvd_parents,
745*4882a593Smuzhiyun 				 0x188, 0, 4, 24, 3, BIT(31), 0);
746*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tvd1_clk, "tvd1", tvd_parents,
747*4882a593Smuzhiyun 				 0x18c, 0, 4, 24, 3, BIT(31), 0);
748*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tvd2_clk, "tvd2", tvd_parents,
749*4882a593Smuzhiyun 				 0x190, 0, 4, 24, 3, BIT(31), 0);
750*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tvd3_clk, "tvd3", tvd_parents,
751*4882a593Smuzhiyun 				 0x194, 0, 4, 24, 3, BIT(31), 0);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(gpu_clk, "gpu", "pll-gpu",
754*4882a593Smuzhiyun 			     0x1a0, 0, 3, BIT(31), CLK_SET_RATE_PARENT);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun static const char * const out_parents[] = { "osc24M", "osc32k", "osc24M" };
757*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv out_predivs[] = {
758*4882a593Smuzhiyun 	{ .index = 0, .div = 750, },
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun static struct ccu_mp outa_clk = {
762*4882a593Smuzhiyun 	.enable	= BIT(31),
763*4882a593Smuzhiyun 	.m	= _SUNXI_CCU_DIV(8, 5),
764*4882a593Smuzhiyun 	.p	= _SUNXI_CCU_DIV(20, 2),
765*4882a593Smuzhiyun 	.mux	= {
766*4882a593Smuzhiyun 		.shift		= 24,
767*4882a593Smuzhiyun 		.width		= 2,
768*4882a593Smuzhiyun 		.fixed_predivs	= out_predivs,
769*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(out_predivs),
770*4882a593Smuzhiyun 	},
771*4882a593Smuzhiyun 	.common	= {
772*4882a593Smuzhiyun 		.reg		= 0x1f0,
773*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
774*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("outa", out_parents,
775*4882a593Smuzhiyun 						      &ccu_mp_ops,
776*4882a593Smuzhiyun 						      CLK_SET_RATE_PARENT),
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun static struct ccu_mp outb_clk = {
781*4882a593Smuzhiyun 	.enable	= BIT(31),
782*4882a593Smuzhiyun 	.m	= _SUNXI_CCU_DIV(8, 5),
783*4882a593Smuzhiyun 	.p	= _SUNXI_CCU_DIV(20, 2),
784*4882a593Smuzhiyun 	.mux	= {
785*4882a593Smuzhiyun 		.shift		= 24,
786*4882a593Smuzhiyun 		.width		= 2,
787*4882a593Smuzhiyun 		.fixed_predivs	= out_predivs,
788*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(out_predivs),
789*4882a593Smuzhiyun 	},
790*4882a593Smuzhiyun 	.common	= {
791*4882a593Smuzhiyun 		.reg		= 0x1f4,
792*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
793*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("outb", out_parents,
794*4882a593Smuzhiyun 						      &ccu_mp_ops,
795*4882a593Smuzhiyun 						      CLK_SET_RATE_PARENT),
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun static struct ccu_common *sun8i_r40_ccu_clks[] = {
800*4882a593Smuzhiyun 	&pll_cpu_clk.common,
801*4882a593Smuzhiyun 	&pll_audio_base_clk.common,
802*4882a593Smuzhiyun 	&pll_video0_clk.common,
803*4882a593Smuzhiyun 	&pll_ve_clk.common,
804*4882a593Smuzhiyun 	&pll_ddr0_clk.common,
805*4882a593Smuzhiyun 	&pll_periph0_clk.common,
806*4882a593Smuzhiyun 	&pll_periph0_sata_clk.common,
807*4882a593Smuzhiyun 	&pll_periph1_clk.common,
808*4882a593Smuzhiyun 	&pll_video1_clk.common,
809*4882a593Smuzhiyun 	&pll_sata_clk.common,
810*4882a593Smuzhiyun 	&pll_sata_out_clk.common,
811*4882a593Smuzhiyun 	&pll_gpu_clk.common,
812*4882a593Smuzhiyun 	&pll_mipi_clk.common,
813*4882a593Smuzhiyun 	&pll_de_clk.common,
814*4882a593Smuzhiyun 	&pll_ddr1_clk.common,
815*4882a593Smuzhiyun 	&cpu_clk.common,
816*4882a593Smuzhiyun 	&axi_clk.common,
817*4882a593Smuzhiyun 	&ahb1_clk.common,
818*4882a593Smuzhiyun 	&apb1_clk.common,
819*4882a593Smuzhiyun 	&apb2_clk.common,
820*4882a593Smuzhiyun 	&bus_mipi_dsi_clk.common,
821*4882a593Smuzhiyun 	&bus_ce_clk.common,
822*4882a593Smuzhiyun 	&bus_dma_clk.common,
823*4882a593Smuzhiyun 	&bus_mmc0_clk.common,
824*4882a593Smuzhiyun 	&bus_mmc1_clk.common,
825*4882a593Smuzhiyun 	&bus_mmc2_clk.common,
826*4882a593Smuzhiyun 	&bus_mmc3_clk.common,
827*4882a593Smuzhiyun 	&bus_nand_clk.common,
828*4882a593Smuzhiyun 	&bus_dram_clk.common,
829*4882a593Smuzhiyun 	&bus_emac_clk.common,
830*4882a593Smuzhiyun 	&bus_ts_clk.common,
831*4882a593Smuzhiyun 	&bus_hstimer_clk.common,
832*4882a593Smuzhiyun 	&bus_spi0_clk.common,
833*4882a593Smuzhiyun 	&bus_spi1_clk.common,
834*4882a593Smuzhiyun 	&bus_spi2_clk.common,
835*4882a593Smuzhiyun 	&bus_spi3_clk.common,
836*4882a593Smuzhiyun 	&bus_sata_clk.common,
837*4882a593Smuzhiyun 	&bus_otg_clk.common,
838*4882a593Smuzhiyun 	&bus_ehci0_clk.common,
839*4882a593Smuzhiyun 	&bus_ehci1_clk.common,
840*4882a593Smuzhiyun 	&bus_ehci2_clk.common,
841*4882a593Smuzhiyun 	&bus_ohci0_clk.common,
842*4882a593Smuzhiyun 	&bus_ohci1_clk.common,
843*4882a593Smuzhiyun 	&bus_ohci2_clk.common,
844*4882a593Smuzhiyun 	&bus_ve_clk.common,
845*4882a593Smuzhiyun 	&bus_mp_clk.common,
846*4882a593Smuzhiyun 	&bus_deinterlace_clk.common,
847*4882a593Smuzhiyun 	&bus_csi0_clk.common,
848*4882a593Smuzhiyun 	&bus_csi1_clk.common,
849*4882a593Smuzhiyun 	&bus_hdmi0_clk.common,
850*4882a593Smuzhiyun 	&bus_hdmi1_clk.common,
851*4882a593Smuzhiyun 	&bus_de_clk.common,
852*4882a593Smuzhiyun 	&bus_tve0_clk.common,
853*4882a593Smuzhiyun 	&bus_tve1_clk.common,
854*4882a593Smuzhiyun 	&bus_tve_top_clk.common,
855*4882a593Smuzhiyun 	&bus_gmac_clk.common,
856*4882a593Smuzhiyun 	&bus_gpu_clk.common,
857*4882a593Smuzhiyun 	&bus_tvd0_clk.common,
858*4882a593Smuzhiyun 	&bus_tvd1_clk.common,
859*4882a593Smuzhiyun 	&bus_tvd2_clk.common,
860*4882a593Smuzhiyun 	&bus_tvd3_clk.common,
861*4882a593Smuzhiyun 	&bus_tvd_top_clk.common,
862*4882a593Smuzhiyun 	&bus_tcon_lcd0_clk.common,
863*4882a593Smuzhiyun 	&bus_tcon_lcd1_clk.common,
864*4882a593Smuzhiyun 	&bus_tcon_tv0_clk.common,
865*4882a593Smuzhiyun 	&bus_tcon_tv1_clk.common,
866*4882a593Smuzhiyun 	&bus_tcon_top_clk.common,
867*4882a593Smuzhiyun 	&bus_codec_clk.common,
868*4882a593Smuzhiyun 	&bus_spdif_clk.common,
869*4882a593Smuzhiyun 	&bus_ac97_clk.common,
870*4882a593Smuzhiyun 	&bus_pio_clk.common,
871*4882a593Smuzhiyun 	&bus_ir0_clk.common,
872*4882a593Smuzhiyun 	&bus_ir1_clk.common,
873*4882a593Smuzhiyun 	&bus_ths_clk.common,
874*4882a593Smuzhiyun 	&bus_keypad_clk.common,
875*4882a593Smuzhiyun 	&bus_i2s0_clk.common,
876*4882a593Smuzhiyun 	&bus_i2s1_clk.common,
877*4882a593Smuzhiyun 	&bus_i2s2_clk.common,
878*4882a593Smuzhiyun 	&bus_i2c0_clk.common,
879*4882a593Smuzhiyun 	&bus_i2c1_clk.common,
880*4882a593Smuzhiyun 	&bus_i2c2_clk.common,
881*4882a593Smuzhiyun 	&bus_i2c3_clk.common,
882*4882a593Smuzhiyun 	&bus_can_clk.common,
883*4882a593Smuzhiyun 	&bus_scr_clk.common,
884*4882a593Smuzhiyun 	&bus_ps20_clk.common,
885*4882a593Smuzhiyun 	&bus_ps21_clk.common,
886*4882a593Smuzhiyun 	&bus_i2c4_clk.common,
887*4882a593Smuzhiyun 	&bus_uart0_clk.common,
888*4882a593Smuzhiyun 	&bus_uart1_clk.common,
889*4882a593Smuzhiyun 	&bus_uart2_clk.common,
890*4882a593Smuzhiyun 	&bus_uart3_clk.common,
891*4882a593Smuzhiyun 	&bus_uart4_clk.common,
892*4882a593Smuzhiyun 	&bus_uart5_clk.common,
893*4882a593Smuzhiyun 	&bus_uart6_clk.common,
894*4882a593Smuzhiyun 	&bus_uart7_clk.common,
895*4882a593Smuzhiyun 	&bus_dbg_clk.common,
896*4882a593Smuzhiyun 	&ths_clk.common,
897*4882a593Smuzhiyun 	&nand_clk.common,
898*4882a593Smuzhiyun 	&mmc0_clk.common,
899*4882a593Smuzhiyun 	&mmc1_clk.common,
900*4882a593Smuzhiyun 	&mmc2_clk.common,
901*4882a593Smuzhiyun 	&mmc3_clk.common,
902*4882a593Smuzhiyun 	&ts_clk.common,
903*4882a593Smuzhiyun 	&ce_clk.common,
904*4882a593Smuzhiyun 	&spi0_clk.common,
905*4882a593Smuzhiyun 	&spi1_clk.common,
906*4882a593Smuzhiyun 	&spi2_clk.common,
907*4882a593Smuzhiyun 	&spi3_clk.common,
908*4882a593Smuzhiyun 	&i2s0_clk.common,
909*4882a593Smuzhiyun 	&i2s1_clk.common,
910*4882a593Smuzhiyun 	&i2s2_clk.common,
911*4882a593Smuzhiyun 	&ac97_clk.common,
912*4882a593Smuzhiyun 	&spdif_clk.common,
913*4882a593Smuzhiyun 	&keypad_clk.common,
914*4882a593Smuzhiyun 	&sata_clk.common,
915*4882a593Smuzhiyun 	&usb_phy0_clk.common,
916*4882a593Smuzhiyun 	&usb_phy1_clk.common,
917*4882a593Smuzhiyun 	&usb_phy2_clk.common,
918*4882a593Smuzhiyun 	&usb_ohci0_clk.common,
919*4882a593Smuzhiyun 	&usb_ohci1_clk.common,
920*4882a593Smuzhiyun 	&usb_ohci2_clk.common,
921*4882a593Smuzhiyun 	&ir0_clk.common,
922*4882a593Smuzhiyun 	&ir1_clk.common,
923*4882a593Smuzhiyun 	&dram_clk.common,
924*4882a593Smuzhiyun 	&dram_ve_clk.common,
925*4882a593Smuzhiyun 	&dram_csi0_clk.common,
926*4882a593Smuzhiyun 	&dram_csi1_clk.common,
927*4882a593Smuzhiyun 	&dram_ts_clk.common,
928*4882a593Smuzhiyun 	&dram_tvd_clk.common,
929*4882a593Smuzhiyun 	&dram_mp_clk.common,
930*4882a593Smuzhiyun 	&dram_deinterlace_clk.common,
931*4882a593Smuzhiyun 	&de_clk.common,
932*4882a593Smuzhiyun 	&mp_clk.common,
933*4882a593Smuzhiyun 	&tcon_lcd0_clk.common,
934*4882a593Smuzhiyun 	&tcon_lcd1_clk.common,
935*4882a593Smuzhiyun 	&tcon_tv0_clk.common,
936*4882a593Smuzhiyun 	&tcon_tv1_clk.common,
937*4882a593Smuzhiyun 	&deinterlace_clk.common,
938*4882a593Smuzhiyun 	&csi1_mclk_clk.common,
939*4882a593Smuzhiyun 	&csi_sclk_clk.common,
940*4882a593Smuzhiyun 	&csi0_mclk_clk.common,
941*4882a593Smuzhiyun 	&ve_clk.common,
942*4882a593Smuzhiyun 	&codec_clk.common,
943*4882a593Smuzhiyun 	&avs_clk.common,
944*4882a593Smuzhiyun 	&hdmi_clk.common,
945*4882a593Smuzhiyun 	&hdmi_slow_clk.common,
946*4882a593Smuzhiyun 	&mbus_clk.common,
947*4882a593Smuzhiyun 	&dsi_dphy_clk.common,
948*4882a593Smuzhiyun 	&tve0_clk.common,
949*4882a593Smuzhiyun 	&tve1_clk.common,
950*4882a593Smuzhiyun 	&tvd0_clk.common,
951*4882a593Smuzhiyun 	&tvd1_clk.common,
952*4882a593Smuzhiyun 	&tvd2_clk.common,
953*4882a593Smuzhiyun 	&tvd3_clk.common,
954*4882a593Smuzhiyun 	&gpu_clk.common,
955*4882a593Smuzhiyun 	&outa_clk.common,
956*4882a593Smuzhiyun 	&outb_clk.common,
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun /* Fixed Factor clocks */
960*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(osc12M_clk, "osc12M", "hosc", 2, 1, 0);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun static const struct clk_hw *clk_parent_pll_audio[] = {
963*4882a593Smuzhiyun 	&pll_audio_base_clk.common.hw
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun /* We hardcode the divider to 1 for now */
967*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
968*4882a593Smuzhiyun 			    clk_parent_pll_audio,
969*4882a593Smuzhiyun 			    1, 1, CLK_SET_RATE_PARENT);
970*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
971*4882a593Smuzhiyun 			    clk_parent_pll_audio,
972*4882a593Smuzhiyun 			    2, 1, CLK_SET_RATE_PARENT);
973*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
974*4882a593Smuzhiyun 			    clk_parent_pll_audio,
975*4882a593Smuzhiyun 			    1, 1, CLK_SET_RATE_PARENT);
976*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
977*4882a593Smuzhiyun 			    clk_parent_pll_audio,
978*4882a593Smuzhiyun 			    1, 2, CLK_SET_RATE_PARENT);
979*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph0_2x_clk, "pll-periph0-2x",
980*4882a593Smuzhiyun 			   &pll_periph0_clk.common.hw,
981*4882a593Smuzhiyun 			   1, 2, 0);
982*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph1_2x_clk, "pll-periph1-2x",
983*4882a593Smuzhiyun 			   &pll_periph1_clk.common.hw,
984*4882a593Smuzhiyun 			   1, 2, 0);
985*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video0_2x_clk, "pll-video0-2x",
986*4882a593Smuzhiyun 			   &pll_video0_clk.common.hw,
987*4882a593Smuzhiyun 			   1, 2, 0);
988*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video1_2x_clk, "pll-video1-2x",
989*4882a593Smuzhiyun 			   &pll_video1_clk.common.hw,
990*4882a593Smuzhiyun 			   1, 2, 0);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_r40_hw_clks = {
993*4882a593Smuzhiyun 	.hws	= {
994*4882a593Smuzhiyun 		[CLK_OSC_12M]		= &osc12M_clk.hw,
995*4882a593Smuzhiyun 		[CLK_PLL_CPU]		= &pll_cpu_clk.common.hw,
996*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_BASE]	= &pll_audio_base_clk.common.hw,
997*4882a593Smuzhiyun 		[CLK_PLL_AUDIO]		= &pll_audio_clk.hw,
998*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_2X]	= &pll_audio_2x_clk.hw,
999*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_4X]	= &pll_audio_4x_clk.hw,
1000*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_8X]	= &pll_audio_8x_clk.hw,
1001*4882a593Smuzhiyun 		[CLK_PLL_VIDEO0]	= &pll_video0_clk.common.hw,
1002*4882a593Smuzhiyun 		[CLK_PLL_VIDEO0_2X]	= &pll_video0_2x_clk.hw,
1003*4882a593Smuzhiyun 		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
1004*4882a593Smuzhiyun 		[CLK_PLL_DDR0]		= &pll_ddr0_clk.common.hw,
1005*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0]	= &pll_periph0_clk.common.hw,
1006*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0_SATA]	= &pll_periph0_sata_clk.common.hw,
1007*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0_2X]	= &pll_periph0_2x_clk.hw,
1008*4882a593Smuzhiyun 		[CLK_PLL_PERIPH1]	= &pll_periph1_clk.common.hw,
1009*4882a593Smuzhiyun 		[CLK_PLL_PERIPH1_2X]	= &pll_periph1_2x_clk.hw,
1010*4882a593Smuzhiyun 		[CLK_PLL_VIDEO1]	= &pll_video1_clk.common.hw,
1011*4882a593Smuzhiyun 		[CLK_PLL_VIDEO1_2X]	= &pll_video1_2x_clk.hw,
1012*4882a593Smuzhiyun 		[CLK_PLL_SATA]		= &pll_sata_clk.common.hw,
1013*4882a593Smuzhiyun 		[CLK_PLL_SATA_OUT]	= &pll_sata_out_clk.common.hw,
1014*4882a593Smuzhiyun 		[CLK_PLL_GPU]		= &pll_gpu_clk.common.hw,
1015*4882a593Smuzhiyun 		[CLK_PLL_MIPI]		= &pll_mipi_clk.common.hw,
1016*4882a593Smuzhiyun 		[CLK_PLL_DE]		= &pll_de_clk.common.hw,
1017*4882a593Smuzhiyun 		[CLK_PLL_DDR1]		= &pll_ddr1_clk.common.hw,
1018*4882a593Smuzhiyun 		[CLK_CPU]		= &cpu_clk.common.hw,
1019*4882a593Smuzhiyun 		[CLK_AXI]		= &axi_clk.common.hw,
1020*4882a593Smuzhiyun 		[CLK_AHB1]		= &ahb1_clk.common.hw,
1021*4882a593Smuzhiyun 		[CLK_APB1]		= &apb1_clk.common.hw,
1022*4882a593Smuzhiyun 		[CLK_APB2]		= &apb2_clk.common.hw,
1023*4882a593Smuzhiyun 		[CLK_BUS_MIPI_DSI]	= &bus_mipi_dsi_clk.common.hw,
1024*4882a593Smuzhiyun 		[CLK_BUS_CE]		= &bus_ce_clk.common.hw,
1025*4882a593Smuzhiyun 		[CLK_BUS_DMA]		= &bus_dma_clk.common.hw,
1026*4882a593Smuzhiyun 		[CLK_BUS_MMC0]		= &bus_mmc0_clk.common.hw,
1027*4882a593Smuzhiyun 		[CLK_BUS_MMC1]		= &bus_mmc1_clk.common.hw,
1028*4882a593Smuzhiyun 		[CLK_BUS_MMC2]		= &bus_mmc2_clk.common.hw,
1029*4882a593Smuzhiyun 		[CLK_BUS_MMC3]		= &bus_mmc3_clk.common.hw,
1030*4882a593Smuzhiyun 		[CLK_BUS_NAND]		= &bus_nand_clk.common.hw,
1031*4882a593Smuzhiyun 		[CLK_BUS_DRAM]		= &bus_dram_clk.common.hw,
1032*4882a593Smuzhiyun 		[CLK_BUS_EMAC]		= &bus_emac_clk.common.hw,
1033*4882a593Smuzhiyun 		[CLK_BUS_TS]		= &bus_ts_clk.common.hw,
1034*4882a593Smuzhiyun 		[CLK_BUS_HSTIMER]	= &bus_hstimer_clk.common.hw,
1035*4882a593Smuzhiyun 		[CLK_BUS_SPI0]		= &bus_spi0_clk.common.hw,
1036*4882a593Smuzhiyun 		[CLK_BUS_SPI1]		= &bus_spi1_clk.common.hw,
1037*4882a593Smuzhiyun 		[CLK_BUS_SPI2]		= &bus_spi2_clk.common.hw,
1038*4882a593Smuzhiyun 		[CLK_BUS_SPI3]		= &bus_spi3_clk.common.hw,
1039*4882a593Smuzhiyun 		[CLK_BUS_SATA]		= &bus_sata_clk.common.hw,
1040*4882a593Smuzhiyun 		[CLK_BUS_OTG]		= &bus_otg_clk.common.hw,
1041*4882a593Smuzhiyun 		[CLK_BUS_EHCI0]		= &bus_ehci0_clk.common.hw,
1042*4882a593Smuzhiyun 		[CLK_BUS_EHCI1]		= &bus_ehci1_clk.common.hw,
1043*4882a593Smuzhiyun 		[CLK_BUS_EHCI2]		= &bus_ehci2_clk.common.hw,
1044*4882a593Smuzhiyun 		[CLK_BUS_OHCI0]		= &bus_ohci0_clk.common.hw,
1045*4882a593Smuzhiyun 		[CLK_BUS_OHCI1]		= &bus_ohci1_clk.common.hw,
1046*4882a593Smuzhiyun 		[CLK_BUS_OHCI2]		= &bus_ohci2_clk.common.hw,
1047*4882a593Smuzhiyun 		[CLK_BUS_VE]		= &bus_ve_clk.common.hw,
1048*4882a593Smuzhiyun 		[CLK_BUS_MP]		= &bus_mp_clk.common.hw,
1049*4882a593Smuzhiyun 		[CLK_BUS_DEINTERLACE]	= &bus_deinterlace_clk.common.hw,
1050*4882a593Smuzhiyun 		[CLK_BUS_CSI0]		= &bus_csi0_clk.common.hw,
1051*4882a593Smuzhiyun 		[CLK_BUS_CSI1]		= &bus_csi1_clk.common.hw,
1052*4882a593Smuzhiyun 		[CLK_BUS_HDMI0]		= &bus_hdmi0_clk.common.hw,
1053*4882a593Smuzhiyun 		[CLK_BUS_HDMI1]		= &bus_hdmi1_clk.common.hw,
1054*4882a593Smuzhiyun 		[CLK_BUS_DE]		= &bus_de_clk.common.hw,
1055*4882a593Smuzhiyun 		[CLK_BUS_TVE0]		= &bus_tve0_clk.common.hw,
1056*4882a593Smuzhiyun 		[CLK_BUS_TVE1]		= &bus_tve1_clk.common.hw,
1057*4882a593Smuzhiyun 		[CLK_BUS_TVE_TOP]	= &bus_tve_top_clk.common.hw,
1058*4882a593Smuzhiyun 		[CLK_BUS_GMAC]		= &bus_gmac_clk.common.hw,
1059*4882a593Smuzhiyun 		[CLK_BUS_GPU]		= &bus_gpu_clk.common.hw,
1060*4882a593Smuzhiyun 		[CLK_BUS_TVD0]		= &bus_tvd0_clk.common.hw,
1061*4882a593Smuzhiyun 		[CLK_BUS_TVD1]		= &bus_tvd1_clk.common.hw,
1062*4882a593Smuzhiyun 		[CLK_BUS_TVD2]		= &bus_tvd2_clk.common.hw,
1063*4882a593Smuzhiyun 		[CLK_BUS_TVD3]		= &bus_tvd3_clk.common.hw,
1064*4882a593Smuzhiyun 		[CLK_BUS_TVD_TOP]	= &bus_tvd_top_clk.common.hw,
1065*4882a593Smuzhiyun 		[CLK_BUS_TCON_LCD0]	= &bus_tcon_lcd0_clk.common.hw,
1066*4882a593Smuzhiyun 		[CLK_BUS_TCON_LCD1]	= &bus_tcon_lcd1_clk.common.hw,
1067*4882a593Smuzhiyun 		[CLK_BUS_TCON_TV0]	= &bus_tcon_tv0_clk.common.hw,
1068*4882a593Smuzhiyun 		[CLK_BUS_TCON_TV1]	= &bus_tcon_tv1_clk.common.hw,
1069*4882a593Smuzhiyun 		[CLK_BUS_TCON_TOP]	= &bus_tcon_top_clk.common.hw,
1070*4882a593Smuzhiyun 		[CLK_BUS_CODEC]		= &bus_codec_clk.common.hw,
1071*4882a593Smuzhiyun 		[CLK_BUS_SPDIF]		= &bus_spdif_clk.common.hw,
1072*4882a593Smuzhiyun 		[CLK_BUS_AC97]		= &bus_ac97_clk.common.hw,
1073*4882a593Smuzhiyun 		[CLK_BUS_PIO]		= &bus_pio_clk.common.hw,
1074*4882a593Smuzhiyun 		[CLK_BUS_IR0]		= &bus_ir0_clk.common.hw,
1075*4882a593Smuzhiyun 		[CLK_BUS_IR1]		= &bus_ir1_clk.common.hw,
1076*4882a593Smuzhiyun 		[CLK_BUS_THS]		= &bus_ths_clk.common.hw,
1077*4882a593Smuzhiyun 		[CLK_BUS_KEYPAD]	= &bus_keypad_clk.common.hw,
1078*4882a593Smuzhiyun 		[CLK_BUS_I2S0]		= &bus_i2s0_clk.common.hw,
1079*4882a593Smuzhiyun 		[CLK_BUS_I2S1]		= &bus_i2s1_clk.common.hw,
1080*4882a593Smuzhiyun 		[CLK_BUS_I2S2]		= &bus_i2s2_clk.common.hw,
1081*4882a593Smuzhiyun 		[CLK_BUS_I2C0]		= &bus_i2c0_clk.common.hw,
1082*4882a593Smuzhiyun 		[CLK_BUS_I2C1]		= &bus_i2c1_clk.common.hw,
1083*4882a593Smuzhiyun 		[CLK_BUS_I2C2]		= &bus_i2c2_clk.common.hw,
1084*4882a593Smuzhiyun 		[CLK_BUS_I2C3]		= &bus_i2c3_clk.common.hw,
1085*4882a593Smuzhiyun 		[CLK_BUS_CAN]		= &bus_can_clk.common.hw,
1086*4882a593Smuzhiyun 		[CLK_BUS_SCR]		= &bus_scr_clk.common.hw,
1087*4882a593Smuzhiyun 		[CLK_BUS_PS20]		= &bus_ps20_clk.common.hw,
1088*4882a593Smuzhiyun 		[CLK_BUS_PS21]		= &bus_ps21_clk.common.hw,
1089*4882a593Smuzhiyun 		[CLK_BUS_I2C4]		= &bus_i2c4_clk.common.hw,
1090*4882a593Smuzhiyun 		[CLK_BUS_UART0]		= &bus_uart0_clk.common.hw,
1091*4882a593Smuzhiyun 		[CLK_BUS_UART1]		= &bus_uart1_clk.common.hw,
1092*4882a593Smuzhiyun 		[CLK_BUS_UART2]		= &bus_uart2_clk.common.hw,
1093*4882a593Smuzhiyun 		[CLK_BUS_UART3]		= &bus_uart3_clk.common.hw,
1094*4882a593Smuzhiyun 		[CLK_BUS_UART4]		= &bus_uart4_clk.common.hw,
1095*4882a593Smuzhiyun 		[CLK_BUS_UART5]		= &bus_uart5_clk.common.hw,
1096*4882a593Smuzhiyun 		[CLK_BUS_UART6]		= &bus_uart6_clk.common.hw,
1097*4882a593Smuzhiyun 		[CLK_BUS_UART7]		= &bus_uart7_clk.common.hw,
1098*4882a593Smuzhiyun 		[CLK_BUS_DBG]		= &bus_dbg_clk.common.hw,
1099*4882a593Smuzhiyun 		[CLK_THS]		= &ths_clk.common.hw,
1100*4882a593Smuzhiyun 		[CLK_NAND]		= &nand_clk.common.hw,
1101*4882a593Smuzhiyun 		[CLK_MMC0]		= &mmc0_clk.common.hw,
1102*4882a593Smuzhiyun 		[CLK_MMC1]		= &mmc1_clk.common.hw,
1103*4882a593Smuzhiyun 		[CLK_MMC2]		= &mmc2_clk.common.hw,
1104*4882a593Smuzhiyun 		[CLK_MMC3]		= &mmc3_clk.common.hw,
1105*4882a593Smuzhiyun 		[CLK_TS]		= &ts_clk.common.hw,
1106*4882a593Smuzhiyun 		[CLK_CE]		= &ce_clk.common.hw,
1107*4882a593Smuzhiyun 		[CLK_SPI0]		= &spi0_clk.common.hw,
1108*4882a593Smuzhiyun 		[CLK_SPI1]		= &spi1_clk.common.hw,
1109*4882a593Smuzhiyun 		[CLK_SPI2]		= &spi2_clk.common.hw,
1110*4882a593Smuzhiyun 		[CLK_SPI3]		= &spi3_clk.common.hw,
1111*4882a593Smuzhiyun 		[CLK_I2S0]		= &i2s0_clk.common.hw,
1112*4882a593Smuzhiyun 		[CLK_I2S1]		= &i2s1_clk.common.hw,
1113*4882a593Smuzhiyun 		[CLK_I2S2]		= &i2s2_clk.common.hw,
1114*4882a593Smuzhiyun 		[CLK_AC97]		= &ac97_clk.common.hw,
1115*4882a593Smuzhiyun 		[CLK_SPDIF]		= &spdif_clk.common.hw,
1116*4882a593Smuzhiyun 		[CLK_KEYPAD]		= &keypad_clk.common.hw,
1117*4882a593Smuzhiyun 		[CLK_SATA]		= &sata_clk.common.hw,
1118*4882a593Smuzhiyun 		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
1119*4882a593Smuzhiyun 		[CLK_USB_PHY1]		= &usb_phy1_clk.common.hw,
1120*4882a593Smuzhiyun 		[CLK_USB_PHY2]		= &usb_phy2_clk.common.hw,
1121*4882a593Smuzhiyun 		[CLK_USB_OHCI0]		= &usb_ohci0_clk.common.hw,
1122*4882a593Smuzhiyun 		[CLK_USB_OHCI1]		= &usb_ohci1_clk.common.hw,
1123*4882a593Smuzhiyun 		[CLK_USB_OHCI2]		= &usb_ohci2_clk.common.hw,
1124*4882a593Smuzhiyun 		[CLK_IR0]		= &ir0_clk.common.hw,
1125*4882a593Smuzhiyun 		[CLK_IR1]		= &ir1_clk.common.hw,
1126*4882a593Smuzhiyun 		[CLK_DRAM]		= &dram_clk.common.hw,
1127*4882a593Smuzhiyun 		[CLK_DRAM_VE]		= &dram_ve_clk.common.hw,
1128*4882a593Smuzhiyun 		[CLK_DRAM_CSI0]		= &dram_csi0_clk.common.hw,
1129*4882a593Smuzhiyun 		[CLK_DRAM_CSI1]		= &dram_csi1_clk.common.hw,
1130*4882a593Smuzhiyun 		[CLK_DRAM_TS]		= &dram_ts_clk.common.hw,
1131*4882a593Smuzhiyun 		[CLK_DRAM_TVD]		= &dram_tvd_clk.common.hw,
1132*4882a593Smuzhiyun 		[CLK_DRAM_MP]		= &dram_mp_clk.common.hw,
1133*4882a593Smuzhiyun 		[CLK_DRAM_DEINTERLACE]	= &dram_deinterlace_clk.common.hw,
1134*4882a593Smuzhiyun 		[CLK_DE]		= &de_clk.common.hw,
1135*4882a593Smuzhiyun 		[CLK_MP]		= &mp_clk.common.hw,
1136*4882a593Smuzhiyun 		[CLK_TCON_LCD0]		= &tcon_lcd0_clk.common.hw,
1137*4882a593Smuzhiyun 		[CLK_TCON_LCD1]		= &tcon_lcd1_clk.common.hw,
1138*4882a593Smuzhiyun 		[CLK_TCON_TV0]		= &tcon_tv0_clk.common.hw,
1139*4882a593Smuzhiyun 		[CLK_TCON_TV1]		= &tcon_tv1_clk.common.hw,
1140*4882a593Smuzhiyun 		[CLK_DEINTERLACE]	= &deinterlace_clk.common.hw,
1141*4882a593Smuzhiyun 		[CLK_CSI1_MCLK]		= &csi1_mclk_clk.common.hw,
1142*4882a593Smuzhiyun 		[CLK_CSI_SCLK]		= &csi_sclk_clk.common.hw,
1143*4882a593Smuzhiyun 		[CLK_CSI0_MCLK]		= &csi0_mclk_clk.common.hw,
1144*4882a593Smuzhiyun 		[CLK_VE]		= &ve_clk.common.hw,
1145*4882a593Smuzhiyun 		[CLK_CODEC]		= &codec_clk.common.hw,
1146*4882a593Smuzhiyun 		[CLK_AVS]		= &avs_clk.common.hw,
1147*4882a593Smuzhiyun 		[CLK_HDMI]		= &hdmi_clk.common.hw,
1148*4882a593Smuzhiyun 		[CLK_HDMI_SLOW]		= &hdmi_slow_clk.common.hw,
1149*4882a593Smuzhiyun 		[CLK_MBUS]		= &mbus_clk.common.hw,
1150*4882a593Smuzhiyun 		[CLK_DSI_DPHY]		= &dsi_dphy_clk.common.hw,
1151*4882a593Smuzhiyun 		[CLK_TVE0]		= &tve0_clk.common.hw,
1152*4882a593Smuzhiyun 		[CLK_TVE1]		= &tve1_clk.common.hw,
1153*4882a593Smuzhiyun 		[CLK_TVD0]		= &tvd0_clk.common.hw,
1154*4882a593Smuzhiyun 		[CLK_TVD1]		= &tvd1_clk.common.hw,
1155*4882a593Smuzhiyun 		[CLK_TVD2]		= &tvd2_clk.common.hw,
1156*4882a593Smuzhiyun 		[CLK_TVD3]		= &tvd3_clk.common.hw,
1157*4882a593Smuzhiyun 		[CLK_GPU]		= &gpu_clk.common.hw,
1158*4882a593Smuzhiyun 		[CLK_OUTA]		= &outa_clk.common.hw,
1159*4882a593Smuzhiyun 		[CLK_OUTB]		= &outb_clk.common.hw,
1160*4882a593Smuzhiyun 	},
1161*4882a593Smuzhiyun 	.num	= CLK_NUMBER,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun static struct ccu_reset_map sun8i_r40_ccu_resets[] = {
1165*4882a593Smuzhiyun 	[RST_USB_PHY0]		=  { 0x0cc, BIT(0) },
1166*4882a593Smuzhiyun 	[RST_USB_PHY1]		=  { 0x0cc, BIT(1) },
1167*4882a593Smuzhiyun 	[RST_USB_PHY2]		=  { 0x0cc, BIT(2) },
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	[RST_DRAM]		=  { 0x0f4, BIT(31) },
1170*4882a593Smuzhiyun 	[RST_MBUS]		=  { 0x0fc, BIT(31) },
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	[RST_BUS_MIPI_DSI]	=  { 0x2c0, BIT(1) },
1173*4882a593Smuzhiyun 	[RST_BUS_CE]		=  { 0x2c0, BIT(5) },
1174*4882a593Smuzhiyun 	[RST_BUS_DMA]		=  { 0x2c0, BIT(6) },
1175*4882a593Smuzhiyun 	[RST_BUS_MMC0]		=  { 0x2c0, BIT(8) },
1176*4882a593Smuzhiyun 	[RST_BUS_MMC1]		=  { 0x2c0, BIT(9) },
1177*4882a593Smuzhiyun 	[RST_BUS_MMC2]		=  { 0x2c0, BIT(10) },
1178*4882a593Smuzhiyun 	[RST_BUS_MMC3]		=  { 0x2c0, BIT(11) },
1179*4882a593Smuzhiyun 	[RST_BUS_NAND]		=  { 0x2c0, BIT(13) },
1180*4882a593Smuzhiyun 	[RST_BUS_DRAM]		=  { 0x2c0, BIT(14) },
1181*4882a593Smuzhiyun 	[RST_BUS_EMAC]		=  { 0x2c0, BIT(17) },
1182*4882a593Smuzhiyun 	[RST_BUS_TS]		=  { 0x2c0, BIT(18) },
1183*4882a593Smuzhiyun 	[RST_BUS_HSTIMER]	=  { 0x2c0, BIT(19) },
1184*4882a593Smuzhiyun 	[RST_BUS_SPI0]		=  { 0x2c0, BIT(20) },
1185*4882a593Smuzhiyun 	[RST_BUS_SPI1]		=  { 0x2c0, BIT(21) },
1186*4882a593Smuzhiyun 	[RST_BUS_SPI2]		=  { 0x2c0, BIT(22) },
1187*4882a593Smuzhiyun 	[RST_BUS_SPI3]		=  { 0x2c0, BIT(23) },
1188*4882a593Smuzhiyun 	[RST_BUS_SATA]		=  { 0x2c0, BIT(24) },
1189*4882a593Smuzhiyun 	[RST_BUS_OTG]		=  { 0x2c0, BIT(25) },
1190*4882a593Smuzhiyun 	[RST_BUS_EHCI0]		=  { 0x2c0, BIT(26) },
1191*4882a593Smuzhiyun 	[RST_BUS_EHCI1]		=  { 0x2c0, BIT(27) },
1192*4882a593Smuzhiyun 	[RST_BUS_EHCI2]		=  { 0x2c0, BIT(28) },
1193*4882a593Smuzhiyun 	[RST_BUS_OHCI0]		=  { 0x2c0, BIT(29) },
1194*4882a593Smuzhiyun 	[RST_BUS_OHCI1]		=  { 0x2c0, BIT(30) },
1195*4882a593Smuzhiyun 	[RST_BUS_OHCI2]		=  { 0x2c0, BIT(31) },
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	[RST_BUS_VE]		=  { 0x2c4, BIT(0) },
1198*4882a593Smuzhiyun 	[RST_BUS_MP]		=  { 0x2c4, BIT(2) },
1199*4882a593Smuzhiyun 	[RST_BUS_DEINTERLACE]	=  { 0x2c4, BIT(5) },
1200*4882a593Smuzhiyun 	[RST_BUS_CSI0]		=  { 0x2c4, BIT(8) },
1201*4882a593Smuzhiyun 	[RST_BUS_CSI1]		=  { 0x2c4, BIT(9) },
1202*4882a593Smuzhiyun 	[RST_BUS_HDMI0]		=  { 0x2c4, BIT(10) },
1203*4882a593Smuzhiyun 	[RST_BUS_HDMI1]		=  { 0x2c4, BIT(11) },
1204*4882a593Smuzhiyun 	[RST_BUS_DE]		=  { 0x2c4, BIT(12) },
1205*4882a593Smuzhiyun 	[RST_BUS_TVE0]		=  { 0x2c4, BIT(13) },
1206*4882a593Smuzhiyun 	[RST_BUS_TVE1]		=  { 0x2c4, BIT(14) },
1207*4882a593Smuzhiyun 	[RST_BUS_TVE_TOP]	=  { 0x2c4, BIT(15) },
1208*4882a593Smuzhiyun 	[RST_BUS_GMAC]		=  { 0x2c4, BIT(17) },
1209*4882a593Smuzhiyun 	[RST_BUS_GPU]		=  { 0x2c4, BIT(20) },
1210*4882a593Smuzhiyun 	[RST_BUS_TVD0]		=  { 0x2c4, BIT(21) },
1211*4882a593Smuzhiyun 	[RST_BUS_TVD1]		=  { 0x2c4, BIT(22) },
1212*4882a593Smuzhiyun 	[RST_BUS_TVD2]		=  { 0x2c4, BIT(23) },
1213*4882a593Smuzhiyun 	[RST_BUS_TVD3]		=  { 0x2c4, BIT(24) },
1214*4882a593Smuzhiyun 	[RST_BUS_TVD_TOP]	=  { 0x2c4, BIT(25) },
1215*4882a593Smuzhiyun 	[RST_BUS_TCON_LCD0]	=  { 0x2c4, BIT(26) },
1216*4882a593Smuzhiyun 	[RST_BUS_TCON_LCD1]	=  { 0x2c4, BIT(27) },
1217*4882a593Smuzhiyun 	[RST_BUS_TCON_TV0]	=  { 0x2c4, BIT(28) },
1218*4882a593Smuzhiyun 	[RST_BUS_TCON_TV1]	=  { 0x2c4, BIT(29) },
1219*4882a593Smuzhiyun 	[RST_BUS_TCON_TOP]	=  { 0x2c4, BIT(30) },
1220*4882a593Smuzhiyun 	[RST_BUS_DBG]		=  { 0x2c4, BIT(31) },
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	[RST_BUS_LVDS]		=  { 0x2c8, BIT(0) },
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	[RST_BUS_CODEC]		=  { 0x2d0, BIT(0) },
1225*4882a593Smuzhiyun 	[RST_BUS_SPDIF]		=  { 0x2d0, BIT(1) },
1226*4882a593Smuzhiyun 	[RST_BUS_AC97]		=  { 0x2d0, BIT(2) },
1227*4882a593Smuzhiyun 	[RST_BUS_IR0]		=  { 0x2d0, BIT(6) },
1228*4882a593Smuzhiyun 	[RST_BUS_IR1]		=  { 0x2d0, BIT(7) },
1229*4882a593Smuzhiyun 	[RST_BUS_THS]		=  { 0x2d0, BIT(8) },
1230*4882a593Smuzhiyun 	[RST_BUS_KEYPAD]	=  { 0x2d0, BIT(10) },
1231*4882a593Smuzhiyun 	[RST_BUS_I2S0]		=  { 0x2d0, BIT(12) },
1232*4882a593Smuzhiyun 	[RST_BUS_I2S1]		=  { 0x2d0, BIT(13) },
1233*4882a593Smuzhiyun 	[RST_BUS_I2S2]		=  { 0x2d0, BIT(14) },
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	[RST_BUS_I2C0]		=  { 0x2d8, BIT(0) },
1236*4882a593Smuzhiyun 	[RST_BUS_I2C1]		=  { 0x2d8, BIT(1) },
1237*4882a593Smuzhiyun 	[RST_BUS_I2C2]		=  { 0x2d8, BIT(2) },
1238*4882a593Smuzhiyun 	[RST_BUS_I2C3]		=  { 0x2d8, BIT(3) },
1239*4882a593Smuzhiyun 	[RST_BUS_CAN]		=  { 0x2d8, BIT(4) },
1240*4882a593Smuzhiyun 	[RST_BUS_SCR]		=  { 0x2d8, BIT(5) },
1241*4882a593Smuzhiyun 	[RST_BUS_PS20]		=  { 0x2d8, BIT(6) },
1242*4882a593Smuzhiyun 	[RST_BUS_PS21]		=  { 0x2d8, BIT(7) },
1243*4882a593Smuzhiyun 	[RST_BUS_I2C4]		=  { 0x2d8, BIT(15) },
1244*4882a593Smuzhiyun 	[RST_BUS_UART0]		=  { 0x2d8, BIT(16) },
1245*4882a593Smuzhiyun 	[RST_BUS_UART1]		=  { 0x2d8, BIT(17) },
1246*4882a593Smuzhiyun 	[RST_BUS_UART2]		=  { 0x2d8, BIT(18) },
1247*4882a593Smuzhiyun 	[RST_BUS_UART3]		=  { 0x2d8, BIT(19) },
1248*4882a593Smuzhiyun 	[RST_BUS_UART4]		=  { 0x2d8, BIT(20) },
1249*4882a593Smuzhiyun 	[RST_BUS_UART5]		=  { 0x2d8, BIT(21) },
1250*4882a593Smuzhiyun 	[RST_BUS_UART6]		=  { 0x2d8, BIT(22) },
1251*4882a593Smuzhiyun 	[RST_BUS_UART7]		=  { 0x2d8, BIT(23) },
1252*4882a593Smuzhiyun };
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_r40_ccu_desc = {
1255*4882a593Smuzhiyun 	.ccu_clks	= sun8i_r40_ccu_clks,
1256*4882a593Smuzhiyun 	.num_ccu_clks	= ARRAY_SIZE(sun8i_r40_ccu_clks),
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	.hw_clks	= &sun8i_r40_hw_clks,
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	.resets		= sun8i_r40_ccu_resets,
1261*4882a593Smuzhiyun 	.num_resets	= ARRAY_SIZE(sun8i_r40_ccu_resets),
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static struct ccu_pll_nb sun8i_r40_pll_cpu_nb = {
1265*4882a593Smuzhiyun 	.common	= &pll_cpu_clk.common,
1266*4882a593Smuzhiyun 	/* copy from pll_cpu_clk */
1267*4882a593Smuzhiyun 	.enable	= BIT(31),
1268*4882a593Smuzhiyun 	.lock	= BIT(28),
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun static struct ccu_mux_nb sun8i_r40_cpu_nb = {
1272*4882a593Smuzhiyun 	.common		= &cpu_clk.common,
1273*4882a593Smuzhiyun 	.cm		= &cpu_clk.mux,
1274*4882a593Smuzhiyun 	.delay_us	= 1, /* > 8 clock cycles at 24 MHz */
1275*4882a593Smuzhiyun 	.bypass_index	= 1, /* index of 24 MHz oscillator */
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun /*
1279*4882a593Smuzhiyun  * Add a regmap for the GMAC driver (dwmac-sun8i) to access the
1280*4882a593Smuzhiyun  * GMAC configuration register.
1281*4882a593Smuzhiyun  * Only this register is allowed to be written, in order to
1282*4882a593Smuzhiyun  * prevent overriding critical clock configuration.
1283*4882a593Smuzhiyun  */
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun #define SUN8I_R40_GMAC_CFG_REG 0x164
sun8i_r40_ccu_regmap_accessible_reg(struct device * dev,unsigned int reg)1286*4882a593Smuzhiyun static bool sun8i_r40_ccu_regmap_accessible_reg(struct device *dev,
1287*4882a593Smuzhiyun 						unsigned int reg)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun 	if (reg == SUN8I_R40_GMAC_CFG_REG)
1290*4882a593Smuzhiyun 		return true;
1291*4882a593Smuzhiyun 	return false;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun static struct regmap_config sun8i_r40_ccu_regmap_config = {
1295*4882a593Smuzhiyun 	.reg_bits	= 32,
1296*4882a593Smuzhiyun 	.val_bits	= 32,
1297*4882a593Smuzhiyun 	.reg_stride	= 4,
1298*4882a593Smuzhiyun 	.max_register	= 0x320, /* PLL_LOCK_CTRL_REG */
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	/* other devices have no business accessing other registers */
1301*4882a593Smuzhiyun 	.readable_reg	= sun8i_r40_ccu_regmap_accessible_reg,
1302*4882a593Smuzhiyun 	.writeable_reg	= sun8i_r40_ccu_regmap_accessible_reg,
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun #define SUN8I_R40_SYS_32K_CLK_REG 0x310
1306*4882a593Smuzhiyun #define SUN8I_R40_SYS_32K_CLK_KEY (0x16AA << 16)
1307*4882a593Smuzhiyun 
sun8i_r40_ccu_probe(struct platform_device * pdev)1308*4882a593Smuzhiyun static int sun8i_r40_ccu_probe(struct platform_device *pdev)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	struct resource *res;
1311*4882a593Smuzhiyun 	struct regmap *regmap;
1312*4882a593Smuzhiyun 	void __iomem *reg;
1313*4882a593Smuzhiyun 	u32 val;
1314*4882a593Smuzhiyun 	int ret;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1317*4882a593Smuzhiyun 	reg = devm_ioremap_resource(&pdev->dev, res);
1318*4882a593Smuzhiyun 	if (IS_ERR(reg))
1319*4882a593Smuzhiyun 		return PTR_ERR(reg);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	/* Force the PLL-Audio-1x divider to 1 */
1322*4882a593Smuzhiyun 	val = readl(reg + SUN8I_R40_PLL_AUDIO_REG);
1323*4882a593Smuzhiyun 	val &= ~GENMASK(19, 16);
1324*4882a593Smuzhiyun 	writel(val | (0 << 16), reg + SUN8I_R40_PLL_AUDIO_REG);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/* Force PLL-MIPI to MIPI mode */
1327*4882a593Smuzhiyun 	val = readl(reg + SUN8I_R40_PLL_MIPI_REG);
1328*4882a593Smuzhiyun 	val &= ~BIT(16);
1329*4882a593Smuzhiyun 	writel(val, reg + SUN8I_R40_PLL_MIPI_REG);
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	/* Force OHCI 12M parent to 12M divided from 48M */
1332*4882a593Smuzhiyun 	val = readl(reg + SUN8I_R40_USB_CLK_REG);
1333*4882a593Smuzhiyun 	val &= ~GENMASK(25, 20);
1334*4882a593Smuzhiyun 	writel(val, reg + SUN8I_R40_USB_CLK_REG);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	/*
1337*4882a593Smuzhiyun 	 * Force SYS 32k (otherwise known as LOSC throughout the CCU)
1338*4882a593Smuzhiyun 	 * clock parent to LOSC output from RTC module instead of the
1339*4882a593Smuzhiyun 	 * CCU's internal RC oscillator divided output.
1340*4882a593Smuzhiyun 	 */
1341*4882a593Smuzhiyun 	writel(SUN8I_R40_SYS_32K_CLK_KEY | BIT(8),
1342*4882a593Smuzhiyun 	       reg + SUN8I_R40_SYS_32K_CLK_REG);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	regmap = devm_regmap_init_mmio(&pdev->dev, reg,
1345*4882a593Smuzhiyun 				       &sun8i_r40_ccu_regmap_config);
1346*4882a593Smuzhiyun 	if (IS_ERR(regmap))
1347*4882a593Smuzhiyun 		return PTR_ERR(regmap);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	ret = sunxi_ccu_probe(pdev->dev.of_node, reg, &sun8i_r40_ccu_desc);
1350*4882a593Smuzhiyun 	if (ret)
1351*4882a593Smuzhiyun 		return ret;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* Gate then ungate PLL CPU after any rate changes */
1354*4882a593Smuzhiyun 	ccu_pll_notifier_register(&sun8i_r40_pll_cpu_nb);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	/* Reparent CPU during PLL CPU rate changes */
1357*4882a593Smuzhiyun 	ccu_mux_notifier_register(pll_cpu_clk.common.hw.clk,
1358*4882a593Smuzhiyun 				  &sun8i_r40_cpu_nb);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	return 0;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun static const struct of_device_id sun8i_r40_ccu_ids[] = {
1364*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-r40-ccu" },
1365*4882a593Smuzhiyun 	{ }
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun static struct platform_driver sun8i_r40_ccu_driver = {
1369*4882a593Smuzhiyun 	.probe	= sun8i_r40_ccu_probe,
1370*4882a593Smuzhiyun 	.driver	= {
1371*4882a593Smuzhiyun 		.name	= "sun8i-r40-ccu",
1372*4882a593Smuzhiyun 		.of_match_table	= sun8i_r40_ccu_ids,
1373*4882a593Smuzhiyun 	},
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun builtin_platform_driver(sun8i_r40_ccu_driver);
1376