1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Icenowy Zheng <icenowy@aosc.xyz>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/of_address.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "ccu_common.h"
11*4882a593Smuzhiyun #include "ccu_reset.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "ccu_div.h"
14*4882a593Smuzhiyun #include "ccu_gate.h"
15*4882a593Smuzhiyun #include "ccu_mp.h"
16*4882a593Smuzhiyun #include "ccu_nm.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "ccu-sun8i-r.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const struct clk_parent_data ar100_parents[] = {
21*4882a593Smuzhiyun { .fw_name = "losc" },
22*4882a593Smuzhiyun { .fw_name = "hosc" },
23*4882a593Smuzhiyun { .fw_name = "pll-periph" },
24*4882a593Smuzhiyun { .fw_name = "iosc" },
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static const struct ccu_mux_var_prediv ar100_predivs[] = {
28*4882a593Smuzhiyun { .index = 2, .shift = 8, .width = 5 },
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct ccu_div ar100_clk = {
32*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun .mux = {
35*4882a593Smuzhiyun .shift = 16,
36*4882a593Smuzhiyun .width = 2,
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun .var_predivs = ar100_predivs,
39*4882a593Smuzhiyun .n_var_predivs = ARRAY_SIZE(ar100_predivs),
40*4882a593Smuzhiyun },
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun .common = {
43*4882a593Smuzhiyun .reg = 0x00,
44*4882a593Smuzhiyun .features = CCU_FEATURE_VARIABLE_PREDIV,
45*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS_DATA("ar100",
46*4882a593Smuzhiyun ar100_parents,
47*4882a593Smuzhiyun &ccu_div_ops,
48*4882a593Smuzhiyun 0),
49*4882a593Smuzhiyun },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(ahb0_clk, "ahb0", &ar100_clk.common.hw, 1, 1, 0);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static SUNXI_CCU_M(apb0_clk, "apb0", "ahb0", 0x0c, 0, 2, 0);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * Define the parent as an array that can be reused to save space
58*4882a593Smuzhiyun * instead of having compound literals for each gate. Also have it
59*4882a593Smuzhiyun * non-const so we can change it on the A83T.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun static const struct clk_hw *apb0_gate_parent[] = { &apb0_clk.common.hw };
62*4882a593Smuzhiyun static SUNXI_CCU_GATE_HWS(apb0_pio_clk, "apb0-pio",
63*4882a593Smuzhiyun apb0_gate_parent, 0x28, BIT(0), 0);
64*4882a593Smuzhiyun static SUNXI_CCU_GATE_HWS(apb0_ir_clk, "apb0-ir",
65*4882a593Smuzhiyun apb0_gate_parent, 0x28, BIT(1), 0);
66*4882a593Smuzhiyun static SUNXI_CCU_GATE_HWS(apb0_timer_clk, "apb0-timer",
67*4882a593Smuzhiyun apb0_gate_parent, 0x28, BIT(2), 0);
68*4882a593Smuzhiyun static SUNXI_CCU_GATE_HWS(apb0_rsb_clk, "apb0-rsb",
69*4882a593Smuzhiyun apb0_gate_parent, 0x28, BIT(3), 0);
70*4882a593Smuzhiyun static SUNXI_CCU_GATE_HWS(apb0_uart_clk, "apb0-uart",
71*4882a593Smuzhiyun apb0_gate_parent, 0x28, BIT(4), 0);
72*4882a593Smuzhiyun static SUNXI_CCU_GATE_HWS(apb0_i2c_clk, "apb0-i2c",
73*4882a593Smuzhiyun apb0_gate_parent, 0x28, BIT(6), 0);
74*4882a593Smuzhiyun static SUNXI_CCU_GATE_HWS(apb0_twd_clk, "apb0-twd",
75*4882a593Smuzhiyun apb0_gate_parent, 0x28, BIT(7), 0);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const char * const r_mod0_default_parents[] = { "osc32k", "osc24M" };
78*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir_clk, "ir",
79*4882a593Smuzhiyun r_mod0_default_parents, 0x54,
80*4882a593Smuzhiyun 0, 4, /* M */
81*4882a593Smuzhiyun 16, 2, /* P */
82*4882a593Smuzhiyun 24, 2, /* mux */
83*4882a593Smuzhiyun BIT(31), /* gate */
84*4882a593Smuzhiyun 0);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct clk_parent_data a83t_r_mod0_parents[] = {
87*4882a593Smuzhiyun { .fw_name = "iosc" },
88*4882a593Smuzhiyun { .fw_name = "hosc" },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv a83t_ir_predivs[] = {
91*4882a593Smuzhiyun { .index = 0, .div = 16 },
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun static struct ccu_mp a83t_ir_clk = {
94*4882a593Smuzhiyun .enable = BIT(31),
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 4),
97*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(16, 2),
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun .mux = {
100*4882a593Smuzhiyun .shift = 24,
101*4882a593Smuzhiyun .width = 2,
102*4882a593Smuzhiyun .fixed_predivs = a83t_ir_predivs,
103*4882a593Smuzhiyun .n_predivs = ARRAY_SIZE(a83t_ir_predivs),
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun .common = {
107*4882a593Smuzhiyun .reg = 0x54,
108*4882a593Smuzhiyun .features = CCU_FEATURE_VARIABLE_PREDIV,
109*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS_DATA("ir",
110*4882a593Smuzhiyun a83t_r_mod0_parents,
111*4882a593Smuzhiyun &ccu_mp_ops,
112*4882a593Smuzhiyun 0),
113*4882a593Smuzhiyun },
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static struct ccu_common *sun8i_a83t_r_ccu_clks[] = {
117*4882a593Smuzhiyun &ar100_clk.common,
118*4882a593Smuzhiyun &apb0_clk.common,
119*4882a593Smuzhiyun &apb0_pio_clk.common,
120*4882a593Smuzhiyun &apb0_ir_clk.common,
121*4882a593Smuzhiyun &apb0_timer_clk.common,
122*4882a593Smuzhiyun &apb0_rsb_clk.common,
123*4882a593Smuzhiyun &apb0_uart_clk.common,
124*4882a593Smuzhiyun &apb0_i2c_clk.common,
125*4882a593Smuzhiyun &apb0_twd_clk.common,
126*4882a593Smuzhiyun &a83t_ir_clk.common,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static struct ccu_common *sun8i_h3_r_ccu_clks[] = {
130*4882a593Smuzhiyun &ar100_clk.common,
131*4882a593Smuzhiyun &apb0_clk.common,
132*4882a593Smuzhiyun &apb0_pio_clk.common,
133*4882a593Smuzhiyun &apb0_ir_clk.common,
134*4882a593Smuzhiyun &apb0_timer_clk.common,
135*4882a593Smuzhiyun &apb0_uart_clk.common,
136*4882a593Smuzhiyun &apb0_i2c_clk.common,
137*4882a593Smuzhiyun &apb0_twd_clk.common,
138*4882a593Smuzhiyun &ir_clk.common,
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static struct ccu_common *sun50i_a64_r_ccu_clks[] = {
142*4882a593Smuzhiyun &ar100_clk.common,
143*4882a593Smuzhiyun &apb0_clk.common,
144*4882a593Smuzhiyun &apb0_pio_clk.common,
145*4882a593Smuzhiyun &apb0_ir_clk.common,
146*4882a593Smuzhiyun &apb0_timer_clk.common,
147*4882a593Smuzhiyun &apb0_rsb_clk.common,
148*4882a593Smuzhiyun &apb0_uart_clk.common,
149*4882a593Smuzhiyun &apb0_i2c_clk.common,
150*4882a593Smuzhiyun &apb0_twd_clk.common,
151*4882a593Smuzhiyun &ir_clk.common,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_a83t_r_hw_clks = {
155*4882a593Smuzhiyun .hws = {
156*4882a593Smuzhiyun [CLK_AR100] = &ar100_clk.common.hw,
157*4882a593Smuzhiyun [CLK_AHB0] = &ahb0_clk.hw,
158*4882a593Smuzhiyun [CLK_APB0] = &apb0_clk.common.hw,
159*4882a593Smuzhiyun [CLK_APB0_PIO] = &apb0_pio_clk.common.hw,
160*4882a593Smuzhiyun [CLK_APB0_IR] = &apb0_ir_clk.common.hw,
161*4882a593Smuzhiyun [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw,
162*4882a593Smuzhiyun [CLK_APB0_RSB] = &apb0_rsb_clk.common.hw,
163*4882a593Smuzhiyun [CLK_APB0_UART] = &apb0_uart_clk.common.hw,
164*4882a593Smuzhiyun [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw,
165*4882a593Smuzhiyun [CLK_APB0_TWD] = &apb0_twd_clk.common.hw,
166*4882a593Smuzhiyun [CLK_IR] = &a83t_ir_clk.common.hw,
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun .num = CLK_NUMBER,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_h3_r_hw_clks = {
172*4882a593Smuzhiyun .hws = {
173*4882a593Smuzhiyun [CLK_AR100] = &ar100_clk.common.hw,
174*4882a593Smuzhiyun [CLK_AHB0] = &ahb0_clk.hw,
175*4882a593Smuzhiyun [CLK_APB0] = &apb0_clk.common.hw,
176*4882a593Smuzhiyun [CLK_APB0_PIO] = &apb0_pio_clk.common.hw,
177*4882a593Smuzhiyun [CLK_APB0_IR] = &apb0_ir_clk.common.hw,
178*4882a593Smuzhiyun [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw,
179*4882a593Smuzhiyun [CLK_APB0_UART] = &apb0_uart_clk.common.hw,
180*4882a593Smuzhiyun [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw,
181*4882a593Smuzhiyun [CLK_APB0_TWD] = &apb0_twd_clk.common.hw,
182*4882a593Smuzhiyun [CLK_IR] = &ir_clk.common.hw,
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun .num = CLK_NUMBER,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static struct clk_hw_onecell_data sun50i_a64_r_hw_clks = {
188*4882a593Smuzhiyun .hws = {
189*4882a593Smuzhiyun [CLK_AR100] = &ar100_clk.common.hw,
190*4882a593Smuzhiyun [CLK_AHB0] = &ahb0_clk.hw,
191*4882a593Smuzhiyun [CLK_APB0] = &apb0_clk.common.hw,
192*4882a593Smuzhiyun [CLK_APB0_PIO] = &apb0_pio_clk.common.hw,
193*4882a593Smuzhiyun [CLK_APB0_IR] = &apb0_ir_clk.common.hw,
194*4882a593Smuzhiyun [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw,
195*4882a593Smuzhiyun [CLK_APB0_RSB] = &apb0_rsb_clk.common.hw,
196*4882a593Smuzhiyun [CLK_APB0_UART] = &apb0_uart_clk.common.hw,
197*4882a593Smuzhiyun [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw,
198*4882a593Smuzhiyun [CLK_APB0_TWD] = &apb0_twd_clk.common.hw,
199*4882a593Smuzhiyun [CLK_IR] = &ir_clk.common.hw,
200*4882a593Smuzhiyun },
201*4882a593Smuzhiyun .num = CLK_NUMBER,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static struct ccu_reset_map sun8i_a83t_r_ccu_resets[] = {
205*4882a593Smuzhiyun [RST_APB0_IR] = { 0xb0, BIT(1) },
206*4882a593Smuzhiyun [RST_APB0_TIMER] = { 0xb0, BIT(2) },
207*4882a593Smuzhiyun [RST_APB0_RSB] = { 0xb0, BIT(3) },
208*4882a593Smuzhiyun [RST_APB0_UART] = { 0xb0, BIT(4) },
209*4882a593Smuzhiyun [RST_APB0_I2C] = { 0xb0, BIT(6) },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct ccu_reset_map sun8i_h3_r_ccu_resets[] = {
213*4882a593Smuzhiyun [RST_APB0_IR] = { 0xb0, BIT(1) },
214*4882a593Smuzhiyun [RST_APB0_TIMER] = { 0xb0, BIT(2) },
215*4882a593Smuzhiyun [RST_APB0_UART] = { 0xb0, BIT(4) },
216*4882a593Smuzhiyun [RST_APB0_I2C] = { 0xb0, BIT(6) },
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static struct ccu_reset_map sun50i_a64_r_ccu_resets[] = {
220*4882a593Smuzhiyun [RST_APB0_IR] = { 0xb0, BIT(1) },
221*4882a593Smuzhiyun [RST_APB0_TIMER] = { 0xb0, BIT(2) },
222*4882a593Smuzhiyun [RST_APB0_RSB] = { 0xb0, BIT(3) },
223*4882a593Smuzhiyun [RST_APB0_UART] = { 0xb0, BIT(4) },
224*4882a593Smuzhiyun [RST_APB0_I2C] = { 0xb0, BIT(6) },
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_a83t_r_ccu_desc = {
228*4882a593Smuzhiyun .ccu_clks = sun8i_a83t_r_ccu_clks,
229*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_a83t_r_ccu_clks),
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun .hw_clks = &sun8i_a83t_r_hw_clks,
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun .resets = sun8i_a83t_r_ccu_resets,
234*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_a83t_r_ccu_resets),
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_h3_r_ccu_desc = {
238*4882a593Smuzhiyun .ccu_clks = sun8i_h3_r_ccu_clks,
239*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_h3_r_ccu_clks),
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun .hw_clks = &sun8i_h3_r_hw_clks,
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun .resets = sun8i_h3_r_ccu_resets,
244*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_h3_r_ccu_resets),
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun50i_a64_r_ccu_desc = {
248*4882a593Smuzhiyun .ccu_clks = sun50i_a64_r_ccu_clks,
249*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun50i_a64_r_ccu_clks),
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun .hw_clks = &sun50i_a64_r_hw_clks,
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun .resets = sun50i_a64_r_ccu_resets,
254*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun50i_a64_r_ccu_resets),
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
sunxi_r_ccu_init(struct device_node * node,const struct sunxi_ccu_desc * desc)257*4882a593Smuzhiyun static void __init sunxi_r_ccu_init(struct device_node *node,
258*4882a593Smuzhiyun const struct sunxi_ccu_desc *desc)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun void __iomem *reg;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
263*4882a593Smuzhiyun if (IS_ERR(reg)) {
264*4882a593Smuzhiyun pr_err("%pOF: Could not map the clock registers\n", node);
265*4882a593Smuzhiyun return;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun sunxi_ccu_probe(node, reg, desc);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
sun8i_a83t_r_ccu_setup(struct device_node * node)271*4882a593Smuzhiyun static void __init sun8i_a83t_r_ccu_setup(struct device_node *node)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun sunxi_r_ccu_init(node, &sun8i_a83t_r_ccu_desc);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_a83t_r_ccu, "allwinner,sun8i-a83t-r-ccu",
276*4882a593Smuzhiyun sun8i_a83t_r_ccu_setup);
277*4882a593Smuzhiyun
sun8i_h3_r_ccu_setup(struct device_node * node)278*4882a593Smuzhiyun static void __init sun8i_h3_r_ccu_setup(struct device_node *node)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun sunxi_r_ccu_init(node, &sun8i_h3_r_ccu_desc);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_h3_r_ccu, "allwinner,sun8i-h3-r-ccu",
283*4882a593Smuzhiyun sun8i_h3_r_ccu_setup);
284*4882a593Smuzhiyun
sun50i_a64_r_ccu_setup(struct device_node * node)285*4882a593Smuzhiyun static void __init sun50i_a64_r_ccu_setup(struct device_node *node)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun sunxi_r_ccu_init(node, &sun50i_a64_r_ccu_desc);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun CLK_OF_DECLARE(sun50i_a64_r_ccu, "allwinner,sun50i-a64-r-ccu",
290*4882a593Smuzhiyun sun50i_a64_r_ccu_setup);
291