1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 Icenowy Zheng <icenowy@aosc.io>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/of_platform.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/reset.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "ccu_common.h"
14*4882a593Smuzhiyun #include "ccu_div.h"
15*4882a593Smuzhiyun #include "ccu_gate.h"
16*4882a593Smuzhiyun #include "ccu_reset.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "ccu-sun8i-de2.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mixer0_clk, "bus-mixer0", "bus-de",
21*4882a593Smuzhiyun 0x04, BIT(0), 0);
22*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mixer1_clk, "bus-mixer1", "bus-de",
23*4882a593Smuzhiyun 0x04, BIT(1), 0);
24*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_wb_clk, "bus-wb", "bus-de",
25*4882a593Smuzhiyun 0x04, BIT(2), 0);
26*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_rot_clk, "bus-rot", "bus-de",
27*4882a593Smuzhiyun 0x04, BIT(3), 0);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static SUNXI_CCU_GATE(mixer0_clk, "mixer0", "mixer0-div",
30*4882a593Smuzhiyun 0x00, BIT(0), CLK_SET_RATE_PARENT);
31*4882a593Smuzhiyun static SUNXI_CCU_GATE(mixer1_clk, "mixer1", "mixer1-div",
32*4882a593Smuzhiyun 0x00, BIT(1), CLK_SET_RATE_PARENT);
33*4882a593Smuzhiyun static SUNXI_CCU_GATE(wb_clk, "wb", "wb-div",
34*4882a593Smuzhiyun 0x00, BIT(2), CLK_SET_RATE_PARENT);
35*4882a593Smuzhiyun static SUNXI_CCU_GATE(rot_clk, "rot", "rot-div",
36*4882a593Smuzhiyun 0x00, BIT(3), CLK_SET_RATE_PARENT);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static SUNXI_CCU_M(mixer0_div_clk, "mixer0-div", "de", 0x0c, 0, 4,
39*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
40*4882a593Smuzhiyun static SUNXI_CCU_M(mixer1_div_clk, "mixer1-div", "de", 0x0c, 4, 4,
41*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
42*4882a593Smuzhiyun static SUNXI_CCU_M(wb_div_clk, "wb-div", "de", 0x0c, 8, 4,
43*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
44*4882a593Smuzhiyun static SUNXI_CCU_M(rot_div_clk, "rot-div", "de", 0x0c, 0x0c, 4,
45*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static SUNXI_CCU_M(mixer0_div_a83_clk, "mixer0-div", "pll-de", 0x0c, 0, 4,
48*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
49*4882a593Smuzhiyun static SUNXI_CCU_M(mixer1_div_a83_clk, "mixer1-div", "pll-de", 0x0c, 4, 4,
50*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
51*4882a593Smuzhiyun static SUNXI_CCU_M(wb_div_a83_clk, "wb-div", "pll-de", 0x0c, 8, 4,
52*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
53*4882a593Smuzhiyun static SUNXI_CCU_M(rot_div_a83_clk, "rot-div", "pll-de", 0x0c, 0x0c, 4,
54*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct ccu_common *sun8i_a83t_de2_clks[] = {
57*4882a593Smuzhiyun &mixer0_clk.common,
58*4882a593Smuzhiyun &mixer1_clk.common,
59*4882a593Smuzhiyun &wb_clk.common,
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun &bus_mixer0_clk.common,
62*4882a593Smuzhiyun &bus_mixer1_clk.common,
63*4882a593Smuzhiyun &bus_wb_clk.common,
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun &mixer0_div_a83_clk.common,
66*4882a593Smuzhiyun &mixer1_div_a83_clk.common,
67*4882a593Smuzhiyun &wb_div_a83_clk.common,
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun &bus_rot_clk.common,
70*4882a593Smuzhiyun &rot_clk.common,
71*4882a593Smuzhiyun &rot_div_a83_clk.common,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct ccu_common *sun8i_h3_de2_clks[] = {
75*4882a593Smuzhiyun &mixer0_clk.common,
76*4882a593Smuzhiyun &mixer1_clk.common,
77*4882a593Smuzhiyun &wb_clk.common,
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun &bus_mixer0_clk.common,
80*4882a593Smuzhiyun &bus_mixer1_clk.common,
81*4882a593Smuzhiyun &bus_wb_clk.common,
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun &mixer0_div_clk.common,
84*4882a593Smuzhiyun &mixer1_div_clk.common,
85*4882a593Smuzhiyun &wb_div_clk.common,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct ccu_common *sun8i_v3s_de2_clks[] = {
89*4882a593Smuzhiyun &mixer0_clk.common,
90*4882a593Smuzhiyun &wb_clk.common,
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun &bus_mixer0_clk.common,
93*4882a593Smuzhiyun &bus_wb_clk.common,
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun &mixer0_div_clk.common,
96*4882a593Smuzhiyun &wb_div_clk.common,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static struct ccu_common *sun50i_a64_de2_clks[] = {
100*4882a593Smuzhiyun &mixer0_clk.common,
101*4882a593Smuzhiyun &mixer1_clk.common,
102*4882a593Smuzhiyun &wb_clk.common,
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun &bus_mixer0_clk.common,
105*4882a593Smuzhiyun &bus_mixer1_clk.common,
106*4882a593Smuzhiyun &bus_wb_clk.common,
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun &mixer0_div_clk.common,
109*4882a593Smuzhiyun &mixer1_div_clk.common,
110*4882a593Smuzhiyun &wb_div_clk.common,
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun &bus_rot_clk.common,
113*4882a593Smuzhiyun &rot_clk.common,
114*4882a593Smuzhiyun &rot_div_clk.common,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_a83t_de2_hw_clks = {
118*4882a593Smuzhiyun .hws = {
119*4882a593Smuzhiyun [CLK_MIXER0] = &mixer0_clk.common.hw,
120*4882a593Smuzhiyun [CLK_MIXER1] = &mixer1_clk.common.hw,
121*4882a593Smuzhiyun [CLK_WB] = &wb_clk.common.hw,
122*4882a593Smuzhiyun [CLK_ROT] = &rot_clk.common.hw,
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun [CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
125*4882a593Smuzhiyun [CLK_BUS_MIXER1] = &bus_mixer1_clk.common.hw,
126*4882a593Smuzhiyun [CLK_BUS_WB] = &bus_wb_clk.common.hw,
127*4882a593Smuzhiyun [CLK_BUS_ROT] = &bus_rot_clk.common.hw,
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun [CLK_MIXER0_DIV] = &mixer0_div_a83_clk.common.hw,
130*4882a593Smuzhiyun [CLK_MIXER1_DIV] = &mixer1_div_a83_clk.common.hw,
131*4882a593Smuzhiyun [CLK_WB_DIV] = &wb_div_a83_clk.common.hw,
132*4882a593Smuzhiyun [CLK_ROT_DIV] = &rot_div_a83_clk.common.hw,
133*4882a593Smuzhiyun },
134*4882a593Smuzhiyun .num = CLK_NUMBER_WITH_ROT,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_h3_de2_hw_clks = {
138*4882a593Smuzhiyun .hws = {
139*4882a593Smuzhiyun [CLK_MIXER0] = &mixer0_clk.common.hw,
140*4882a593Smuzhiyun [CLK_MIXER1] = &mixer1_clk.common.hw,
141*4882a593Smuzhiyun [CLK_WB] = &wb_clk.common.hw,
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun [CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
144*4882a593Smuzhiyun [CLK_BUS_MIXER1] = &bus_mixer1_clk.common.hw,
145*4882a593Smuzhiyun [CLK_BUS_WB] = &bus_wb_clk.common.hw,
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun [CLK_MIXER0_DIV] = &mixer0_div_clk.common.hw,
148*4882a593Smuzhiyun [CLK_MIXER1_DIV] = &mixer1_div_clk.common.hw,
149*4882a593Smuzhiyun [CLK_WB_DIV] = &wb_div_clk.common.hw,
150*4882a593Smuzhiyun },
151*4882a593Smuzhiyun .num = CLK_NUMBER_WITHOUT_ROT,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_v3s_de2_hw_clks = {
155*4882a593Smuzhiyun .hws = {
156*4882a593Smuzhiyun [CLK_MIXER0] = &mixer0_clk.common.hw,
157*4882a593Smuzhiyun [CLK_WB] = &wb_clk.common.hw,
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun [CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
160*4882a593Smuzhiyun [CLK_BUS_WB] = &bus_wb_clk.common.hw,
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun [CLK_MIXER0_DIV] = &mixer0_div_clk.common.hw,
163*4882a593Smuzhiyun [CLK_WB_DIV] = &wb_div_clk.common.hw,
164*4882a593Smuzhiyun },
165*4882a593Smuzhiyun .num = CLK_NUMBER_WITHOUT_ROT,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static struct clk_hw_onecell_data sun50i_a64_de2_hw_clks = {
169*4882a593Smuzhiyun .hws = {
170*4882a593Smuzhiyun [CLK_MIXER0] = &mixer0_clk.common.hw,
171*4882a593Smuzhiyun [CLK_MIXER1] = &mixer1_clk.common.hw,
172*4882a593Smuzhiyun [CLK_WB] = &wb_clk.common.hw,
173*4882a593Smuzhiyun [CLK_ROT] = &rot_clk.common.hw,
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun [CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
176*4882a593Smuzhiyun [CLK_BUS_MIXER1] = &bus_mixer1_clk.common.hw,
177*4882a593Smuzhiyun [CLK_BUS_WB] = &bus_wb_clk.common.hw,
178*4882a593Smuzhiyun [CLK_BUS_ROT] = &bus_rot_clk.common.hw,
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun [CLK_MIXER0_DIV] = &mixer0_div_clk.common.hw,
181*4882a593Smuzhiyun [CLK_MIXER1_DIV] = &mixer1_div_clk.common.hw,
182*4882a593Smuzhiyun [CLK_WB_DIV] = &wb_div_clk.common.hw,
183*4882a593Smuzhiyun [CLK_ROT_DIV] = &rot_div_clk.common.hw,
184*4882a593Smuzhiyun },
185*4882a593Smuzhiyun .num = CLK_NUMBER_WITH_ROT,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static struct ccu_reset_map sun8i_a83t_de2_resets[] = {
189*4882a593Smuzhiyun [RST_MIXER0] = { 0x08, BIT(0) },
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * Mixer1 reset line is shared with wb, so only RST_WB is
192*4882a593Smuzhiyun * exported here.
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun [RST_WB] = { 0x08, BIT(2) },
195*4882a593Smuzhiyun [RST_ROT] = { 0x08, BIT(3) },
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static struct ccu_reset_map sun8i_h3_de2_resets[] = {
199*4882a593Smuzhiyun [RST_MIXER0] = { 0x08, BIT(0) },
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * Mixer1 reset line is shared with wb, so only RST_WB is
202*4882a593Smuzhiyun * exported here.
203*4882a593Smuzhiyun * V3s doesn't have mixer1, so it also shares this struct.
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun [RST_WB] = { 0x08, BIT(2) },
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static struct ccu_reset_map sun50i_a64_de2_resets[] = {
209*4882a593Smuzhiyun [RST_MIXER0] = { 0x08, BIT(0) },
210*4882a593Smuzhiyun [RST_MIXER1] = { 0x08, BIT(1) },
211*4882a593Smuzhiyun [RST_WB] = { 0x08, BIT(2) },
212*4882a593Smuzhiyun [RST_ROT] = { 0x08, BIT(3) },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static struct ccu_reset_map sun50i_h5_de2_resets[] = {
216*4882a593Smuzhiyun [RST_MIXER0] = { 0x08, BIT(0) },
217*4882a593Smuzhiyun [RST_MIXER1] = { 0x08, BIT(1) },
218*4882a593Smuzhiyun [RST_WB] = { 0x08, BIT(2) },
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_a83t_de2_clk_desc = {
222*4882a593Smuzhiyun .ccu_clks = sun8i_a83t_de2_clks,
223*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_a83t_de2_clks),
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun .hw_clks = &sun8i_a83t_de2_hw_clks,
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun .resets = sun8i_a83t_de2_resets,
228*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_a83t_de2_resets),
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_h3_de2_clk_desc = {
232*4882a593Smuzhiyun .ccu_clks = sun8i_h3_de2_clks,
233*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_h3_de2_clks),
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun .hw_clks = &sun8i_h3_de2_hw_clks,
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun .resets = sun8i_h3_de2_resets,
238*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_h3_de2_resets),
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_r40_de2_clk_desc = {
242*4882a593Smuzhiyun .ccu_clks = sun50i_a64_de2_clks,
243*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun50i_a64_de2_clks),
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun .hw_clks = &sun50i_a64_de2_hw_clks,
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun .resets = sun8i_a83t_de2_resets,
248*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_a83t_de2_resets),
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_v3s_de2_clk_desc = {
252*4882a593Smuzhiyun .ccu_clks = sun8i_v3s_de2_clks,
253*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_v3s_de2_clks),
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun .hw_clks = &sun8i_v3s_de2_hw_clks,
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun .resets = sun8i_a83t_de2_resets,
258*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_a83t_de2_resets),
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun50i_a64_de2_clk_desc = {
262*4882a593Smuzhiyun .ccu_clks = sun50i_a64_de2_clks,
263*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun50i_a64_de2_clks),
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun .hw_clks = &sun50i_a64_de2_hw_clks,
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun .resets = sun50i_a64_de2_resets,
268*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun50i_a64_de2_resets),
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun50i_h5_de2_clk_desc = {
272*4882a593Smuzhiyun .ccu_clks = sun8i_h3_de2_clks,
273*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_h3_de2_clks),
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun .hw_clks = &sun8i_h3_de2_hw_clks,
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun .resets = sun50i_h5_de2_resets,
278*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun50i_h5_de2_resets),
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
sunxi_de2_clk_probe(struct platform_device * pdev)281*4882a593Smuzhiyun static int sunxi_de2_clk_probe(struct platform_device *pdev)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct resource *res;
284*4882a593Smuzhiyun struct clk *bus_clk, *mod_clk;
285*4882a593Smuzhiyun struct reset_control *rstc;
286*4882a593Smuzhiyun void __iomem *reg;
287*4882a593Smuzhiyun const struct sunxi_ccu_desc *ccu_desc;
288*4882a593Smuzhiyun int ret;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun ccu_desc = of_device_get_match_data(&pdev->dev);
291*4882a593Smuzhiyun if (!ccu_desc)
292*4882a593Smuzhiyun return -EINVAL;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
295*4882a593Smuzhiyun reg = devm_ioremap_resource(&pdev->dev, res);
296*4882a593Smuzhiyun if (IS_ERR(reg))
297*4882a593Smuzhiyun return PTR_ERR(reg);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun bus_clk = devm_clk_get(&pdev->dev, "bus");
300*4882a593Smuzhiyun if (IS_ERR(bus_clk)) {
301*4882a593Smuzhiyun ret = PTR_ERR(bus_clk);
302*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
303*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get bus clk: %d\n", ret);
304*4882a593Smuzhiyun return ret;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun mod_clk = devm_clk_get(&pdev->dev, "mod");
308*4882a593Smuzhiyun if (IS_ERR(mod_clk)) {
309*4882a593Smuzhiyun ret = PTR_ERR(mod_clk);
310*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
311*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get mod clk: %d\n", ret);
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
316*4882a593Smuzhiyun if (IS_ERR(rstc)) {
317*4882a593Smuzhiyun ret = PTR_ERR(rstc);
318*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
319*4882a593Smuzhiyun dev_err(&pdev->dev,
320*4882a593Smuzhiyun "Couldn't get reset control: %d\n", ret);
321*4882a593Smuzhiyun return ret;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* The clocks need to be enabled for us to access the registers */
325*4882a593Smuzhiyun ret = clk_prepare_enable(bus_clk);
326*4882a593Smuzhiyun if (ret) {
327*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't enable bus clk: %d\n", ret);
328*4882a593Smuzhiyun return ret;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun ret = clk_prepare_enable(mod_clk);
332*4882a593Smuzhiyun if (ret) {
333*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't enable mod clk: %d\n", ret);
334*4882a593Smuzhiyun goto err_disable_bus_clk;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* The reset control needs to be asserted for the controls to work */
338*4882a593Smuzhiyun ret = reset_control_deassert(rstc);
339*4882a593Smuzhiyun if (ret) {
340*4882a593Smuzhiyun dev_err(&pdev->dev,
341*4882a593Smuzhiyun "Couldn't deassert reset control: %d\n", ret);
342*4882a593Smuzhiyun goto err_disable_mod_clk;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ret = sunxi_ccu_probe(pdev->dev.of_node, reg, ccu_desc);
346*4882a593Smuzhiyun if (ret)
347*4882a593Smuzhiyun goto err_assert_reset;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun err_assert_reset:
352*4882a593Smuzhiyun reset_control_assert(rstc);
353*4882a593Smuzhiyun err_disable_mod_clk:
354*4882a593Smuzhiyun clk_disable_unprepare(mod_clk);
355*4882a593Smuzhiyun err_disable_bus_clk:
356*4882a593Smuzhiyun clk_disable_unprepare(bus_clk);
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const struct of_device_id sunxi_de2_clk_ids[] = {
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun .compatible = "allwinner,sun8i-a83t-de2-clk",
363*4882a593Smuzhiyun .data = &sun8i_a83t_de2_clk_desc,
364*4882a593Smuzhiyun },
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun .compatible = "allwinner,sun8i-h3-de2-clk",
367*4882a593Smuzhiyun .data = &sun8i_h3_de2_clk_desc,
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun .compatible = "allwinner,sun8i-r40-de2-clk",
371*4882a593Smuzhiyun .data = &sun8i_r40_de2_clk_desc,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun .compatible = "allwinner,sun8i-v3s-de2-clk",
375*4882a593Smuzhiyun .data = &sun8i_v3s_de2_clk_desc,
376*4882a593Smuzhiyun },
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun .compatible = "allwinner,sun50i-a64-de2-clk",
379*4882a593Smuzhiyun .data = &sun50i_a64_de2_clk_desc,
380*4882a593Smuzhiyun },
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun .compatible = "allwinner,sun50i-h5-de2-clk",
383*4882a593Smuzhiyun .data = &sun50i_h5_de2_clk_desc,
384*4882a593Smuzhiyun },
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun .compatible = "allwinner,sun50i-h6-de3-clk",
387*4882a593Smuzhiyun .data = &sun50i_h5_de2_clk_desc,
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun { }
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static struct platform_driver sunxi_de2_clk_driver = {
393*4882a593Smuzhiyun .probe = sunxi_de2_clk_probe,
394*4882a593Smuzhiyun .driver = {
395*4882a593Smuzhiyun .name = "sunxi-de2-clks",
396*4882a593Smuzhiyun .of_match_table = sunxi_de2_clk_ids,
397*4882a593Smuzhiyun },
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun builtin_platform_driver(sunxi_de2_clk_driver);
400