1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 Chen-Yu Tsai. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "ccu_common.h"
12*4882a593Smuzhiyun #include "ccu_reset.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "ccu_div.h"
15*4882a593Smuzhiyun #include "ccu_gate.h"
16*4882a593Smuzhiyun #include "ccu_mp.h"
17*4882a593Smuzhiyun #include "ccu_mux.h"
18*4882a593Smuzhiyun #include "ccu_nkmp.h"
19*4882a593Smuzhiyun #include "ccu_nm.h"
20*4882a593Smuzhiyun #include "ccu_phase.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "ccu-sun8i-a83t.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CCU_SUN8I_A83T_LOCK_REG 0x20c
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * The CPU PLLs are actually NP clocks, with P being /1 or /4. However
28*4882a593Smuzhiyun * P should only be used for output frequencies lower than 228 MHz.
29*4882a593Smuzhiyun * Neither mainline Linux, U-boot, nor the vendor BSPs use these.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * For now we can just model it as a multiplier clock, and force P to /1.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun #define SUN8I_A83T_PLL_C0CPUX_REG 0x000
34*4882a593Smuzhiyun #define SUN8I_A83T_PLL_C1CPUX_REG 0x004
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static struct ccu_mult pll_c0cpux_clk = {
37*4882a593Smuzhiyun .enable = BIT(31),
38*4882a593Smuzhiyun .lock = BIT(0),
39*4882a593Smuzhiyun .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
40*4882a593Smuzhiyun .common = {
41*4882a593Smuzhiyun .reg = SUN8I_A83T_PLL_C0CPUX_REG,
42*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
43*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
44*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-c0cpux", "osc24M",
45*4882a593Smuzhiyun &ccu_mult_ops,
46*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
47*4882a593Smuzhiyun },
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct ccu_mult pll_c1cpux_clk = {
51*4882a593Smuzhiyun .enable = BIT(31),
52*4882a593Smuzhiyun .lock = BIT(1),
53*4882a593Smuzhiyun .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
54*4882a593Smuzhiyun .common = {
55*4882a593Smuzhiyun .reg = SUN8I_A83T_PLL_C1CPUX_REG,
56*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
57*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
58*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-c1cpux", "osc24M",
59*4882a593Smuzhiyun &ccu_mult_ops,
60*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * The Audio PLL has d1, d2 dividers in addition to the usual N, M
66*4882a593Smuzhiyun * factors. Since we only need 2 frequencies from this PLL: 22.5792 MHz
67*4882a593Smuzhiyun * and 24.576 MHz, ignore them for now. Enforce the default for them,
68*4882a593Smuzhiyun * which is d1 = 0, d2 = 1.
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun #define SUN8I_A83T_PLL_AUDIO_REG 0x008
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* clock rates doubled for post divider */
73*4882a593Smuzhiyun static struct ccu_sdm_setting pll_audio_sdm_table[] = {
74*4882a593Smuzhiyun { .rate = 45158400, .pattern = 0xc00121ff, .m = 29, .n = 54 },
75*4882a593Smuzhiyun { .rate = 49152000, .pattern = 0xc000e147, .m = 30, .n = 61 },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static struct ccu_nm pll_audio_clk = {
79*4882a593Smuzhiyun .enable = BIT(31),
80*4882a593Smuzhiyun .lock = BIT(2),
81*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
82*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 6),
83*4882a593Smuzhiyun .fixed_post_div = 2,
84*4882a593Smuzhiyun .sdm = _SUNXI_CCU_SDM(pll_audio_sdm_table, BIT(24),
85*4882a593Smuzhiyun 0x284, BIT(31)),
86*4882a593Smuzhiyun .common = {
87*4882a593Smuzhiyun .reg = SUN8I_A83T_PLL_AUDIO_REG,
88*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
89*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG |
90*4882a593Smuzhiyun CCU_FEATURE_FIXED_POSTDIV |
91*4882a593Smuzhiyun CCU_FEATURE_SIGMA_DELTA_MOD,
92*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-audio", "osc24M",
93*4882a593Smuzhiyun &ccu_nm_ops, CLK_SET_RATE_UNGATE),
94*4882a593Smuzhiyun },
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Some PLLs are input * N / div1 / P. Model them as NKMP with no K */
98*4882a593Smuzhiyun static struct ccu_nkmp pll_video0_clk = {
99*4882a593Smuzhiyun .enable = BIT(31),
100*4882a593Smuzhiyun .lock = BIT(3),
101*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
102*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
103*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(0, 2), /* output divider */
104*4882a593Smuzhiyun .max_rate = 3000000000UL,
105*4882a593Smuzhiyun .common = {
106*4882a593Smuzhiyun .reg = 0x010,
107*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
108*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
109*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-video0", "osc24M",
110*4882a593Smuzhiyun &ccu_nkmp_ops,
111*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static struct ccu_nkmp pll_ve_clk = {
116*4882a593Smuzhiyun .enable = BIT(31),
117*4882a593Smuzhiyun .lock = BIT(4),
118*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
119*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
120*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
121*4882a593Smuzhiyun .common = {
122*4882a593Smuzhiyun .reg = 0x018,
123*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
124*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
125*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ve", "osc24M",
126*4882a593Smuzhiyun &ccu_nkmp_ops,
127*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static struct ccu_nkmp pll_ddr_clk = {
132*4882a593Smuzhiyun .enable = BIT(31),
133*4882a593Smuzhiyun .lock = BIT(5),
134*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_MIN(8, 8, 12),
135*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
136*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
137*4882a593Smuzhiyun .common = {
138*4882a593Smuzhiyun .reg = 0x020,
139*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
140*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
141*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ddr", "osc24M",
142*4882a593Smuzhiyun &ccu_nkmp_ops,
143*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static struct ccu_nkmp pll_periph_clk = {
148*4882a593Smuzhiyun .enable = BIT(31),
149*4882a593Smuzhiyun .lock = BIT(6),
150*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
151*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
152*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
153*4882a593Smuzhiyun .common = {
154*4882a593Smuzhiyun .reg = 0x028,
155*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
156*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
157*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-periph", "osc24M",
158*4882a593Smuzhiyun &ccu_nkmp_ops,
159*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static struct ccu_nkmp pll_gpu_clk = {
164*4882a593Smuzhiyun .enable = BIT(31),
165*4882a593Smuzhiyun .lock = BIT(7),
166*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
167*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
168*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
169*4882a593Smuzhiyun .common = {
170*4882a593Smuzhiyun .reg = 0x038,
171*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
172*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
173*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-gpu", "osc24M",
174*4882a593Smuzhiyun &ccu_nkmp_ops,
175*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
176*4882a593Smuzhiyun },
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct ccu_nkmp pll_hsic_clk = {
180*4882a593Smuzhiyun .enable = BIT(31),
181*4882a593Smuzhiyun .lock = BIT(8),
182*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
183*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
184*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
185*4882a593Smuzhiyun .common = {
186*4882a593Smuzhiyun .reg = 0x044,
187*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
188*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
189*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-hsic", "osc24M",
190*4882a593Smuzhiyun &ccu_nkmp_ops,
191*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static struct ccu_nkmp pll_de_clk = {
196*4882a593Smuzhiyun .enable = BIT(31),
197*4882a593Smuzhiyun .lock = BIT(9),
198*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
199*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
200*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(18, 1), /* output divider */
201*4882a593Smuzhiyun .common = {
202*4882a593Smuzhiyun .reg = 0x048,
203*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
204*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
205*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-de", "osc24M",
206*4882a593Smuzhiyun &ccu_nkmp_ops,
207*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
208*4882a593Smuzhiyun },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static struct ccu_nkmp pll_video1_clk = {
212*4882a593Smuzhiyun .enable = BIT(31),
213*4882a593Smuzhiyun .lock = BIT(10),
214*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 8, 0, 12, 0),
215*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(16, 1), /* input divider */
216*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(0, 2), /* external divider p */
217*4882a593Smuzhiyun .max_rate = 3000000000UL,
218*4882a593Smuzhiyun .common = {
219*4882a593Smuzhiyun .reg = 0x04c,
220*4882a593Smuzhiyun .lock_reg = CCU_SUN8I_A83T_LOCK_REG,
221*4882a593Smuzhiyun .features = CCU_FEATURE_LOCK_REG,
222*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-video1", "osc24M",
223*4882a593Smuzhiyun &ccu_nkmp_ops,
224*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const char * const c0cpux_parents[] = { "osc24M", "pll-c0cpux" };
229*4882a593Smuzhiyun static SUNXI_CCU_MUX(c0cpux_clk, "c0cpux", c0cpux_parents,
230*4882a593Smuzhiyun 0x50, 12, 1, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const char * const c1cpux_parents[] = { "osc24M", "pll-c1cpux" };
233*4882a593Smuzhiyun static SUNXI_CCU_MUX(c1cpux_clk, "c1cpux", c1cpux_parents,
234*4882a593Smuzhiyun 0x50, 28, 1, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static SUNXI_CCU_M(axi0_clk, "axi0", "c0cpux", 0x050, 0, 2, 0);
237*4882a593Smuzhiyun static SUNXI_CCU_M(axi1_clk, "axi1", "c1cpux", 0x050, 16, 2, 0);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const char * const ahb1_parents[] = { "osc16M-d512", "osc24M",
240*4882a593Smuzhiyun "pll-periph",
241*4882a593Smuzhiyun "pll-periph" };
242*4882a593Smuzhiyun static const struct ccu_mux_var_prediv ahb1_predivs[] = {
243*4882a593Smuzhiyun { .index = 2, .shift = 6, .width = 2 },
244*4882a593Smuzhiyun { .index = 3, .shift = 6, .width = 2 },
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun static struct ccu_div ahb1_clk = {
247*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
248*4882a593Smuzhiyun .mux = {
249*4882a593Smuzhiyun .shift = 12,
250*4882a593Smuzhiyun .width = 2,
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun .var_predivs = ahb1_predivs,
253*4882a593Smuzhiyun .n_var_predivs = ARRAY_SIZE(ahb1_predivs),
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun .common = {
256*4882a593Smuzhiyun .reg = 0x054,
257*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb1",
258*4882a593Smuzhiyun ahb1_parents,
259*4882a593Smuzhiyun &ccu_div_ops,
260*4882a593Smuzhiyun 0),
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static SUNXI_CCU_M(apb1_clk, "apb1", "ahb1", 0x054, 8, 2, 0);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const char * const apb2_parents[] = { "osc16M-d512", "osc24M",
267*4882a593Smuzhiyun "pll-periph", "pll-periph" };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
270*4882a593Smuzhiyun 0, 5, /* M */
271*4882a593Smuzhiyun 16, 2, /* P */
272*4882a593Smuzhiyun 24, 2, /* mux */
273*4882a593Smuzhiyun 0);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const char * const ahb2_parents[] = { "ahb1", "pll-periph" };
276*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv ahb2_prediv = {
277*4882a593Smuzhiyun .index = 1, .div = 2
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun static struct ccu_mux ahb2_clk = {
280*4882a593Smuzhiyun .mux = {
281*4882a593Smuzhiyun .shift = 0,
282*4882a593Smuzhiyun .width = 2,
283*4882a593Smuzhiyun .fixed_predivs = &ahb2_prediv,
284*4882a593Smuzhiyun .n_predivs = 1,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun .common = {
287*4882a593Smuzhiyun .reg = 0x05c,
288*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb2",
289*4882a593Smuzhiyun ahb2_parents,
290*4882a593Smuzhiyun &ccu_mux_ops,
291*4882a593Smuzhiyun 0),
292*4882a593Smuzhiyun },
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb1",
296*4882a593Smuzhiyun 0x060, BIT(1), 0);
297*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ss_clk, "bus-ss", "ahb1",
298*4882a593Smuzhiyun 0x060, BIT(5), 0);
299*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1",
300*4882a593Smuzhiyun 0x060, BIT(6), 0);
301*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb1",
302*4882a593Smuzhiyun 0x060, BIT(8), 0);
303*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb1",
304*4882a593Smuzhiyun 0x060, BIT(9), 0);
305*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb1",
306*4882a593Smuzhiyun 0x060, BIT(10), 0);
307*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb1",
308*4882a593Smuzhiyun 0x060, BIT(13), 0);
309*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "ahb1",
310*4882a593Smuzhiyun 0x060, BIT(14), 0);
311*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_emac_clk, "bus-emac", "ahb2",
312*4882a593Smuzhiyun 0x060, BIT(17), 0);
313*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1",
314*4882a593Smuzhiyun 0x060, BIT(19), 0);
315*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb1",
316*4882a593Smuzhiyun 0x060, BIT(20), 0);
317*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb1",
318*4882a593Smuzhiyun 0x060, BIT(21), 0);
319*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1",
320*4882a593Smuzhiyun 0x060, BIT(24), 0);
321*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci0_clk, "bus-ehci0", "ahb2",
322*4882a593Smuzhiyun 0x060, BIT(26), 0);
323*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci1_clk, "bus-ehci1", "ahb2",
324*4882a593Smuzhiyun 0x060, BIT(27), 0);
325*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci0_clk, "bus-ohci0", "ahb2",
326*4882a593Smuzhiyun 0x060, BIT(29), 0);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb1",
329*4882a593Smuzhiyun 0x064, BIT(0), 0);
330*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon0_clk, "bus-tcon0", "ahb1",
331*4882a593Smuzhiyun 0x064, BIT(4), 0);
332*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon1_clk, "bus-tcon1", "ahb1",
333*4882a593Smuzhiyun 0x064, BIT(5), 0);
334*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb1",
335*4882a593Smuzhiyun 0x064, BIT(8), 0);
336*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hdmi_clk, "bus-hdmi", "ahb1",
337*4882a593Smuzhiyun 0x064, BIT(11), 0);
338*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_clk, "bus-de", "ahb1",
339*4882a593Smuzhiyun 0x064, BIT(12), 0);
340*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "ahb1",
341*4882a593Smuzhiyun 0x064, BIT(20), 0);
342*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1",
343*4882a593Smuzhiyun 0x064, BIT(21), 0);
344*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1",
345*4882a593Smuzhiyun 0x064, BIT(22), 0);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spdif_clk, "bus-spdif", "apb1",
348*4882a593Smuzhiyun 0x068, BIT(1), 0);
349*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb1",
350*4882a593Smuzhiyun 0x068, BIT(5), 0);
351*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1",
352*4882a593Smuzhiyun 0x068, BIT(12), 0);
353*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1",
354*4882a593Smuzhiyun 0x068, BIT(13), 0);
355*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s2_clk, "bus-i2s2", "apb1",
356*4882a593Smuzhiyun 0x068, BIT(14), 0);
357*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tdm_clk, "bus-tdm", "apb1",
358*4882a593Smuzhiyun 0x068, BIT(15), 0);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2",
361*4882a593Smuzhiyun 0x06c, BIT(0), 0);
362*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2",
363*4882a593Smuzhiyun 0x06c, BIT(1), 0);
364*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2",
365*4882a593Smuzhiyun 0x06c, BIT(2), 0);
366*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2",
367*4882a593Smuzhiyun 0x06c, BIT(16), 0);
368*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2",
369*4882a593Smuzhiyun 0x06c, BIT(17), 0);
370*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2",
371*4882a593Smuzhiyun 0x06c, BIT(18), 0);
372*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2",
373*4882a593Smuzhiyun 0x06c, BIT(19), 0);
374*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb2",
375*4882a593Smuzhiyun 0x06c, BIT(20), 0);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static const char * const cci400_parents[] = { "osc24M", "pll-periph",
378*4882a593Smuzhiyun "pll-hsic" };
379*4882a593Smuzhiyun static struct ccu_div cci400_clk = {
380*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(0, 2, 0),
381*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 2),
382*4882a593Smuzhiyun .common = {
383*4882a593Smuzhiyun .reg = 0x078,
384*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("cci400",
385*4882a593Smuzhiyun cci400_parents,
386*4882a593Smuzhiyun &ccu_div_ops,
387*4882a593Smuzhiyun CLK_IS_CRITICAL),
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static const char * const mod0_default_parents[] = { "osc24M", "pll-periph" };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents,
394*4882a593Smuzhiyun 0x080,
395*4882a593Smuzhiyun 0, 4, /* M */
396*4882a593Smuzhiyun 16, 2, /* P */
397*4882a593Smuzhiyun 24, 2, /* mux */
398*4882a593Smuzhiyun BIT(31), /* gate */
399*4882a593Smuzhiyun 0);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents,
402*4882a593Smuzhiyun 0x088,
403*4882a593Smuzhiyun 0, 4, /* M */
404*4882a593Smuzhiyun 16, 2, /* P */
405*4882a593Smuzhiyun 24, 2, /* mux */
406*4882a593Smuzhiyun BIT(31), /* gate */
407*4882a593Smuzhiyun 0);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0-sample", "mmc0",
410*4882a593Smuzhiyun 0x088, 20, 3, 0);
411*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0-output", "mmc0",
412*4882a593Smuzhiyun 0x088, 8, 3, 0);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents,
415*4882a593Smuzhiyun 0x08c,
416*4882a593Smuzhiyun 0, 4, /* M */
417*4882a593Smuzhiyun 16, 2, /* P */
418*4882a593Smuzhiyun 24, 2, /* mux */
419*4882a593Smuzhiyun BIT(31), /* gate */
420*4882a593Smuzhiyun 0);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1-sample", "mmc1",
423*4882a593Smuzhiyun 0x08c, 20, 3, 0);
424*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1-output", "mmc1",
425*4882a593Smuzhiyun 0x08c, 8, 3, 0);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static SUNXI_CCU_MP_MMC_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents,
428*4882a593Smuzhiyun 0x090, 0);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2-sample", "mmc2",
431*4882a593Smuzhiyun 0x090, 20, 3, 0);
432*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2-output", "mmc2",
433*4882a593Smuzhiyun 0x090, 8, 3, 0);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ss_clk, "ss", mod0_default_parents,
436*4882a593Smuzhiyun 0x09c,
437*4882a593Smuzhiyun 0, 4, /* M */
438*4882a593Smuzhiyun 16, 2, /* P */
439*4882a593Smuzhiyun 24, 2, /* mux */
440*4882a593Smuzhiyun BIT(31), /* gate */
441*4882a593Smuzhiyun 0);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents,
444*4882a593Smuzhiyun 0x0a0,
445*4882a593Smuzhiyun 0, 4, /* M */
446*4882a593Smuzhiyun 16, 2, /* P */
447*4882a593Smuzhiyun 24, 4, /* mux */
448*4882a593Smuzhiyun BIT(31), /* gate */
449*4882a593Smuzhiyun 0);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents,
452*4882a593Smuzhiyun 0x0a4,
453*4882a593Smuzhiyun 0, 4, /* M */
454*4882a593Smuzhiyun 16, 2, /* P */
455*4882a593Smuzhiyun 24, 4, /* mux */
456*4882a593Smuzhiyun BIT(31), /* gate */
457*4882a593Smuzhiyun 0);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(i2s0_clk, "i2s0", "pll-audio",
460*4882a593Smuzhiyun 0x0b0, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
461*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(i2s1_clk, "i2s1", "pll-audio",
462*4882a593Smuzhiyun 0x0b4, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
463*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(i2s2_clk, "i2s2", "pll-audio",
464*4882a593Smuzhiyun 0x0b8, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
465*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(tdm_clk, "tdm", "pll-audio",
466*4882a593Smuzhiyun 0x0bc, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
467*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(spdif_clk, "spdif", "pll-audio",
468*4882a593Smuzhiyun 0x0c0, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "osc24M",
471*4882a593Smuzhiyun 0x0cc, BIT(8), 0);
472*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "osc24M",
473*4882a593Smuzhiyun 0x0cc, BIT(9), 0);
474*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_hsic_clk, "usb-hsic", "pll-hsic",
475*4882a593Smuzhiyun 0x0cc, BIT(10), 0);
476*4882a593Smuzhiyun static struct ccu_gate usb_hsic_12m_clk = {
477*4882a593Smuzhiyun .enable = BIT(11),
478*4882a593Smuzhiyun .common = {
479*4882a593Smuzhiyun .reg = 0x0cc,
480*4882a593Smuzhiyun .prediv = 2,
481*4882a593Smuzhiyun .features = CCU_FEATURE_ALL_PREDIV,
482*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("usb-hsic-12m", "osc24M",
483*4882a593Smuzhiyun &ccu_gate_ops, 0),
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "osc24M",
487*4882a593Smuzhiyun 0x0cc, BIT(16), 0);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* TODO divider has minimum of 2 */
490*4882a593Smuzhiyun static SUNXI_CCU_M(dram_clk, "dram", "pll-ddr", 0x0f4, 0, 4, CLK_IS_CRITICAL);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "dram",
493*4882a593Smuzhiyun 0x100, BIT(0), 0);
494*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi_clk, "dram-csi", "dram",
495*4882a593Smuzhiyun 0x100, BIT(1), 0);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static const char * const tcon0_parents[] = { "pll-video0" };
498*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(tcon0_clk, "tcon0", tcon0_parents,
499*4882a593Smuzhiyun 0x118, 24, 3, BIT(31), CLK_SET_RATE_PARENT);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const char * const tcon1_parents[] = { "pll-video1" };
502*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tcon1_clk, "tcon1", tcon1_parents,
503*4882a593Smuzhiyun 0x11c, 0, 4, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static SUNXI_CCU_GATE(csi_misc_clk, "csi-misc", "osc24M", 0x130, BIT(16), 0);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static SUNXI_CCU_GATE(mipi_csi_clk, "mipi-csi", "osc24M", 0x130, BIT(31), 0);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static const char * const csi_mclk_parents[] = { "pll-video0", "pll-de",
510*4882a593Smuzhiyun "osc24M" };
511*4882a593Smuzhiyun static const u8 csi_mclk_table[] = { 0, 3, 5 };
512*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi_mclk_clk, "csi-mclk",
513*4882a593Smuzhiyun csi_mclk_parents, csi_mclk_table,
514*4882a593Smuzhiyun 0x134,
515*4882a593Smuzhiyun 0, 5, /* M */
516*4882a593Smuzhiyun 8, 3, /* mux */
517*4882a593Smuzhiyun BIT(15), /* gate */
518*4882a593Smuzhiyun 0);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static const char * const csi_sclk_parents[] = { "pll-periph", "pll-ve" };
521*4882a593Smuzhiyun static const u8 csi_sclk_table[] = { 0, 5 };
522*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi_sclk_clk, "csi-sclk",
523*4882a593Smuzhiyun csi_sclk_parents, csi_sclk_table,
524*4882a593Smuzhiyun 0x134,
525*4882a593Smuzhiyun 16, 4, /* M */
526*4882a593Smuzhiyun 24, 3, /* mux */
527*4882a593Smuzhiyun BIT(31), /* gate */
528*4882a593Smuzhiyun 0);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve", 0x13c,
531*4882a593Smuzhiyun 16, 3, BIT(31), CLK_SET_RATE_PARENT);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M", 0x144, BIT(31), 0);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const char * const hdmi_parents[] = { "pll-video1" };
536*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", hdmi_parents,
537*4882a593Smuzhiyun 0x150,
538*4882a593Smuzhiyun 0, 4, /* M */
539*4882a593Smuzhiyun 24, 2, /* mux */
540*4882a593Smuzhiyun BIT(31), /* gate */
541*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static SUNXI_CCU_GATE(hdmi_slow_clk, "hdmi-slow", "osc24M", 0x154, BIT(31), 0);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static const char * const mbus_parents[] = { "osc24M", "pll-periph",
546*4882a593Smuzhiyun "pll-ddr" };
547*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
548*4882a593Smuzhiyun 0x15c,
549*4882a593Smuzhiyun 0, 3, /* M */
550*4882a593Smuzhiyun 24, 2, /* mux */
551*4882a593Smuzhiyun BIT(31), /* gate */
552*4882a593Smuzhiyun CLK_IS_CRITICAL);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static const char * const mipi_dsi0_parents[] = { "pll-video0" };
555*4882a593Smuzhiyun static const u8 mipi_dsi0_table[] = { 8 };
556*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(mipi_dsi0_clk, "mipi-dsi0",
557*4882a593Smuzhiyun mipi_dsi0_parents, mipi_dsi0_table,
558*4882a593Smuzhiyun 0x168,
559*4882a593Smuzhiyun 0, 4, /* M */
560*4882a593Smuzhiyun 24, 4, /* mux */
561*4882a593Smuzhiyun BIT(31), /* gate */
562*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static const char * const mipi_dsi1_parents[] = { "osc24M", "pll-video0" };
565*4882a593Smuzhiyun static const u8 mipi_dsi1_table[] = { 0, 9 };
566*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(mipi_dsi1_clk, "mipi-dsi1",
567*4882a593Smuzhiyun mipi_dsi1_parents, mipi_dsi1_table,
568*4882a593Smuzhiyun 0x16c,
569*4882a593Smuzhiyun 0, 4, /* M */
570*4882a593Smuzhiyun 24, 4, /* mux */
571*4882a593Smuzhiyun BIT(31), /* gate */
572*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(gpu_core_clk, "gpu-core", "pll-gpu", 0x1a0,
575*4882a593Smuzhiyun 0, 3, BIT(31), CLK_SET_RATE_PARENT);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static const char * const gpu_memory_parents[] = { "pll-gpu", "pll-ddr" };
578*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(gpu_memory_clk, "gpu-memory",
579*4882a593Smuzhiyun gpu_memory_parents,
580*4882a593Smuzhiyun 0x1a4,
581*4882a593Smuzhiyun 0, 3, /* M */
582*4882a593Smuzhiyun 24, 1, /* mux */
583*4882a593Smuzhiyun BIT(31), /* gate */
584*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(gpu_hyd_clk, "gpu-hyd", "pll-gpu", 0x1a8,
587*4882a593Smuzhiyun 0, 3, BIT(31), CLK_SET_RATE_PARENT);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static struct ccu_common *sun8i_a83t_ccu_clks[] = {
590*4882a593Smuzhiyun &pll_c0cpux_clk.common,
591*4882a593Smuzhiyun &pll_c1cpux_clk.common,
592*4882a593Smuzhiyun &pll_audio_clk.common,
593*4882a593Smuzhiyun &pll_video0_clk.common,
594*4882a593Smuzhiyun &pll_ve_clk.common,
595*4882a593Smuzhiyun &pll_ddr_clk.common,
596*4882a593Smuzhiyun &pll_periph_clk.common,
597*4882a593Smuzhiyun &pll_gpu_clk.common,
598*4882a593Smuzhiyun &pll_hsic_clk.common,
599*4882a593Smuzhiyun &pll_de_clk.common,
600*4882a593Smuzhiyun &pll_video1_clk.common,
601*4882a593Smuzhiyun &c0cpux_clk.common,
602*4882a593Smuzhiyun &c1cpux_clk.common,
603*4882a593Smuzhiyun &axi0_clk.common,
604*4882a593Smuzhiyun &axi1_clk.common,
605*4882a593Smuzhiyun &ahb1_clk.common,
606*4882a593Smuzhiyun &ahb2_clk.common,
607*4882a593Smuzhiyun &apb1_clk.common,
608*4882a593Smuzhiyun &apb2_clk.common,
609*4882a593Smuzhiyun &bus_mipi_dsi_clk.common,
610*4882a593Smuzhiyun &bus_ss_clk.common,
611*4882a593Smuzhiyun &bus_dma_clk.common,
612*4882a593Smuzhiyun &bus_mmc0_clk.common,
613*4882a593Smuzhiyun &bus_mmc1_clk.common,
614*4882a593Smuzhiyun &bus_mmc2_clk.common,
615*4882a593Smuzhiyun &bus_nand_clk.common,
616*4882a593Smuzhiyun &bus_dram_clk.common,
617*4882a593Smuzhiyun &bus_emac_clk.common,
618*4882a593Smuzhiyun &bus_hstimer_clk.common,
619*4882a593Smuzhiyun &bus_spi0_clk.common,
620*4882a593Smuzhiyun &bus_spi1_clk.common,
621*4882a593Smuzhiyun &bus_otg_clk.common,
622*4882a593Smuzhiyun &bus_ehci0_clk.common,
623*4882a593Smuzhiyun &bus_ehci1_clk.common,
624*4882a593Smuzhiyun &bus_ohci0_clk.common,
625*4882a593Smuzhiyun &bus_ve_clk.common,
626*4882a593Smuzhiyun &bus_tcon0_clk.common,
627*4882a593Smuzhiyun &bus_tcon1_clk.common,
628*4882a593Smuzhiyun &bus_csi_clk.common,
629*4882a593Smuzhiyun &bus_hdmi_clk.common,
630*4882a593Smuzhiyun &bus_de_clk.common,
631*4882a593Smuzhiyun &bus_gpu_clk.common,
632*4882a593Smuzhiyun &bus_msgbox_clk.common,
633*4882a593Smuzhiyun &bus_spinlock_clk.common,
634*4882a593Smuzhiyun &bus_spdif_clk.common,
635*4882a593Smuzhiyun &bus_pio_clk.common,
636*4882a593Smuzhiyun &bus_i2s0_clk.common,
637*4882a593Smuzhiyun &bus_i2s1_clk.common,
638*4882a593Smuzhiyun &bus_i2s2_clk.common,
639*4882a593Smuzhiyun &bus_tdm_clk.common,
640*4882a593Smuzhiyun &bus_i2c0_clk.common,
641*4882a593Smuzhiyun &bus_i2c1_clk.common,
642*4882a593Smuzhiyun &bus_i2c2_clk.common,
643*4882a593Smuzhiyun &bus_uart0_clk.common,
644*4882a593Smuzhiyun &bus_uart1_clk.common,
645*4882a593Smuzhiyun &bus_uart2_clk.common,
646*4882a593Smuzhiyun &bus_uart3_clk.common,
647*4882a593Smuzhiyun &bus_uart4_clk.common,
648*4882a593Smuzhiyun &cci400_clk.common,
649*4882a593Smuzhiyun &nand_clk.common,
650*4882a593Smuzhiyun &mmc0_clk.common,
651*4882a593Smuzhiyun &mmc0_sample_clk.common,
652*4882a593Smuzhiyun &mmc0_output_clk.common,
653*4882a593Smuzhiyun &mmc1_clk.common,
654*4882a593Smuzhiyun &mmc1_sample_clk.common,
655*4882a593Smuzhiyun &mmc1_output_clk.common,
656*4882a593Smuzhiyun &mmc2_clk.common,
657*4882a593Smuzhiyun &mmc2_sample_clk.common,
658*4882a593Smuzhiyun &mmc2_output_clk.common,
659*4882a593Smuzhiyun &ss_clk.common,
660*4882a593Smuzhiyun &spi0_clk.common,
661*4882a593Smuzhiyun &spi1_clk.common,
662*4882a593Smuzhiyun &i2s0_clk.common,
663*4882a593Smuzhiyun &i2s1_clk.common,
664*4882a593Smuzhiyun &i2s2_clk.common,
665*4882a593Smuzhiyun &tdm_clk.common,
666*4882a593Smuzhiyun &spdif_clk.common,
667*4882a593Smuzhiyun &usb_phy0_clk.common,
668*4882a593Smuzhiyun &usb_phy1_clk.common,
669*4882a593Smuzhiyun &usb_hsic_clk.common,
670*4882a593Smuzhiyun &usb_hsic_12m_clk.common,
671*4882a593Smuzhiyun &usb_ohci0_clk.common,
672*4882a593Smuzhiyun &dram_clk.common,
673*4882a593Smuzhiyun &dram_ve_clk.common,
674*4882a593Smuzhiyun &dram_csi_clk.common,
675*4882a593Smuzhiyun &tcon0_clk.common,
676*4882a593Smuzhiyun &tcon1_clk.common,
677*4882a593Smuzhiyun &csi_misc_clk.common,
678*4882a593Smuzhiyun &mipi_csi_clk.common,
679*4882a593Smuzhiyun &csi_mclk_clk.common,
680*4882a593Smuzhiyun &csi_sclk_clk.common,
681*4882a593Smuzhiyun &ve_clk.common,
682*4882a593Smuzhiyun &avs_clk.common,
683*4882a593Smuzhiyun &hdmi_clk.common,
684*4882a593Smuzhiyun &hdmi_slow_clk.common,
685*4882a593Smuzhiyun &mbus_clk.common,
686*4882a593Smuzhiyun &mipi_dsi0_clk.common,
687*4882a593Smuzhiyun &mipi_dsi1_clk.common,
688*4882a593Smuzhiyun &gpu_core_clk.common,
689*4882a593Smuzhiyun &gpu_memory_clk.common,
690*4882a593Smuzhiyun &gpu_hyd_clk.common,
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_a83t_hw_clks = {
694*4882a593Smuzhiyun .hws = {
695*4882a593Smuzhiyun [CLK_PLL_C0CPUX] = &pll_c0cpux_clk.common.hw,
696*4882a593Smuzhiyun [CLK_PLL_C1CPUX] = &pll_c1cpux_clk.common.hw,
697*4882a593Smuzhiyun [CLK_PLL_AUDIO] = &pll_audio_clk.common.hw,
698*4882a593Smuzhiyun [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw,
699*4882a593Smuzhiyun [CLK_PLL_VE] = &pll_ve_clk.common.hw,
700*4882a593Smuzhiyun [CLK_PLL_DDR] = &pll_ddr_clk.common.hw,
701*4882a593Smuzhiyun [CLK_PLL_PERIPH] = &pll_periph_clk.common.hw,
702*4882a593Smuzhiyun [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
703*4882a593Smuzhiyun [CLK_PLL_HSIC] = &pll_hsic_clk.common.hw,
704*4882a593Smuzhiyun [CLK_PLL_DE] = &pll_de_clk.common.hw,
705*4882a593Smuzhiyun [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw,
706*4882a593Smuzhiyun [CLK_C0CPUX] = &c0cpux_clk.common.hw,
707*4882a593Smuzhiyun [CLK_C1CPUX] = &c1cpux_clk.common.hw,
708*4882a593Smuzhiyun [CLK_AXI0] = &axi0_clk.common.hw,
709*4882a593Smuzhiyun [CLK_AXI1] = &axi1_clk.common.hw,
710*4882a593Smuzhiyun [CLK_AHB1] = &ahb1_clk.common.hw,
711*4882a593Smuzhiyun [CLK_AHB2] = &ahb2_clk.common.hw,
712*4882a593Smuzhiyun [CLK_APB1] = &apb1_clk.common.hw,
713*4882a593Smuzhiyun [CLK_APB2] = &apb2_clk.common.hw,
714*4882a593Smuzhiyun [CLK_BUS_MIPI_DSI] = &bus_mipi_dsi_clk.common.hw,
715*4882a593Smuzhiyun [CLK_BUS_SS] = &bus_ss_clk.common.hw,
716*4882a593Smuzhiyun [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
717*4882a593Smuzhiyun [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw,
718*4882a593Smuzhiyun [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw,
719*4882a593Smuzhiyun [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw,
720*4882a593Smuzhiyun [CLK_BUS_NAND] = &bus_nand_clk.common.hw,
721*4882a593Smuzhiyun [CLK_BUS_DRAM] = &bus_dram_clk.common.hw,
722*4882a593Smuzhiyun [CLK_BUS_EMAC] = &bus_emac_clk.common.hw,
723*4882a593Smuzhiyun [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
724*4882a593Smuzhiyun [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
725*4882a593Smuzhiyun [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
726*4882a593Smuzhiyun [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
727*4882a593Smuzhiyun [CLK_BUS_EHCI0] = &bus_ehci0_clk.common.hw,
728*4882a593Smuzhiyun [CLK_BUS_EHCI1] = &bus_ehci1_clk.common.hw,
729*4882a593Smuzhiyun [CLK_BUS_OHCI0] = &bus_ohci0_clk.common.hw,
730*4882a593Smuzhiyun [CLK_BUS_VE] = &bus_ve_clk.common.hw,
731*4882a593Smuzhiyun [CLK_BUS_TCON0] = &bus_tcon0_clk.common.hw,
732*4882a593Smuzhiyun [CLK_BUS_TCON1] = &bus_tcon1_clk.common.hw,
733*4882a593Smuzhiyun [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
734*4882a593Smuzhiyun [CLK_BUS_HDMI] = &bus_hdmi_clk.common.hw,
735*4882a593Smuzhiyun [CLK_BUS_DE] = &bus_de_clk.common.hw,
736*4882a593Smuzhiyun [CLK_BUS_GPU] = &bus_gpu_clk.common.hw,
737*4882a593Smuzhiyun [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
738*4882a593Smuzhiyun [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
739*4882a593Smuzhiyun [CLK_BUS_SPDIF] = &bus_spdif_clk.common.hw,
740*4882a593Smuzhiyun [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
741*4882a593Smuzhiyun [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
742*4882a593Smuzhiyun [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
743*4882a593Smuzhiyun [CLK_BUS_I2S2] = &bus_i2s2_clk.common.hw,
744*4882a593Smuzhiyun [CLK_BUS_TDM] = &bus_tdm_clk.common.hw,
745*4882a593Smuzhiyun [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
746*4882a593Smuzhiyun [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
747*4882a593Smuzhiyun [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
748*4882a593Smuzhiyun [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
749*4882a593Smuzhiyun [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
750*4882a593Smuzhiyun [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
751*4882a593Smuzhiyun [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
752*4882a593Smuzhiyun [CLK_BUS_UART4] = &bus_uart4_clk.common.hw,
753*4882a593Smuzhiyun [CLK_CCI400] = &cci400_clk.common.hw,
754*4882a593Smuzhiyun [CLK_NAND] = &nand_clk.common.hw,
755*4882a593Smuzhiyun [CLK_MMC0] = &mmc0_clk.common.hw,
756*4882a593Smuzhiyun [CLK_MMC0_SAMPLE] = &mmc0_sample_clk.common.hw,
757*4882a593Smuzhiyun [CLK_MMC0_OUTPUT] = &mmc0_output_clk.common.hw,
758*4882a593Smuzhiyun [CLK_MMC1] = &mmc1_clk.common.hw,
759*4882a593Smuzhiyun [CLK_MMC1_SAMPLE] = &mmc1_sample_clk.common.hw,
760*4882a593Smuzhiyun [CLK_MMC1_OUTPUT] = &mmc1_output_clk.common.hw,
761*4882a593Smuzhiyun [CLK_MMC2] = &mmc2_clk.common.hw,
762*4882a593Smuzhiyun [CLK_MMC2_SAMPLE] = &mmc2_sample_clk.common.hw,
763*4882a593Smuzhiyun [CLK_MMC2_OUTPUT] = &mmc2_output_clk.common.hw,
764*4882a593Smuzhiyun [CLK_SS] = &ss_clk.common.hw,
765*4882a593Smuzhiyun [CLK_SPI0] = &spi0_clk.common.hw,
766*4882a593Smuzhiyun [CLK_SPI1] = &spi1_clk.common.hw,
767*4882a593Smuzhiyun [CLK_I2S0] = &i2s0_clk.common.hw,
768*4882a593Smuzhiyun [CLK_I2S1] = &i2s1_clk.common.hw,
769*4882a593Smuzhiyun [CLK_I2S2] = &i2s2_clk.common.hw,
770*4882a593Smuzhiyun [CLK_TDM] = &tdm_clk.common.hw,
771*4882a593Smuzhiyun [CLK_SPDIF] = &spdif_clk.common.hw,
772*4882a593Smuzhiyun [CLK_USB_PHY0] = &usb_phy0_clk.common.hw,
773*4882a593Smuzhiyun [CLK_USB_PHY1] = &usb_phy1_clk.common.hw,
774*4882a593Smuzhiyun [CLK_USB_HSIC] = &usb_hsic_clk.common.hw,
775*4882a593Smuzhiyun [CLK_USB_HSIC_12M] = &usb_hsic_12m_clk.common.hw,
776*4882a593Smuzhiyun [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw,
777*4882a593Smuzhiyun [CLK_DRAM] = &dram_clk.common.hw,
778*4882a593Smuzhiyun [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
779*4882a593Smuzhiyun [CLK_DRAM_CSI] = &dram_csi_clk.common.hw,
780*4882a593Smuzhiyun [CLK_TCON0] = &tcon0_clk.common.hw,
781*4882a593Smuzhiyun [CLK_TCON1] = &tcon1_clk.common.hw,
782*4882a593Smuzhiyun [CLK_CSI_MISC] = &csi_misc_clk.common.hw,
783*4882a593Smuzhiyun [CLK_MIPI_CSI] = &mipi_csi_clk.common.hw,
784*4882a593Smuzhiyun [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw,
785*4882a593Smuzhiyun [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
786*4882a593Smuzhiyun [CLK_VE] = &ve_clk.common.hw,
787*4882a593Smuzhiyun [CLK_AVS] = &avs_clk.common.hw,
788*4882a593Smuzhiyun [CLK_HDMI] = &hdmi_clk.common.hw,
789*4882a593Smuzhiyun [CLK_HDMI_SLOW] = &hdmi_slow_clk.common.hw,
790*4882a593Smuzhiyun [CLK_MBUS] = &mbus_clk.common.hw,
791*4882a593Smuzhiyun [CLK_MIPI_DSI0] = &mipi_dsi0_clk.common.hw,
792*4882a593Smuzhiyun [CLK_MIPI_DSI1] = &mipi_dsi1_clk.common.hw,
793*4882a593Smuzhiyun [CLK_GPU_CORE] = &gpu_core_clk.common.hw,
794*4882a593Smuzhiyun [CLK_GPU_MEMORY] = &gpu_memory_clk.common.hw,
795*4882a593Smuzhiyun [CLK_GPU_HYD] = &gpu_hyd_clk.common.hw,
796*4882a593Smuzhiyun },
797*4882a593Smuzhiyun .num = CLK_NUMBER,
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static struct ccu_reset_map sun8i_a83t_ccu_resets[] = {
801*4882a593Smuzhiyun [RST_USB_PHY0] = { 0x0cc, BIT(0) },
802*4882a593Smuzhiyun [RST_USB_PHY1] = { 0x0cc, BIT(1) },
803*4882a593Smuzhiyun [RST_USB_HSIC] = { 0x0cc, BIT(2) },
804*4882a593Smuzhiyun [RST_DRAM] = { 0x0f4, BIT(31) },
805*4882a593Smuzhiyun [RST_MBUS] = { 0x0fc, BIT(31) },
806*4882a593Smuzhiyun [RST_BUS_MIPI_DSI] = { 0x2c0, BIT(1) },
807*4882a593Smuzhiyun [RST_BUS_SS] = { 0x2c0, BIT(5) },
808*4882a593Smuzhiyun [RST_BUS_DMA] = { 0x2c0, BIT(6) },
809*4882a593Smuzhiyun [RST_BUS_MMC0] = { 0x2c0, BIT(8) },
810*4882a593Smuzhiyun [RST_BUS_MMC1] = { 0x2c0, BIT(9) },
811*4882a593Smuzhiyun [RST_BUS_MMC2] = { 0x2c0, BIT(10) },
812*4882a593Smuzhiyun [RST_BUS_NAND] = { 0x2c0, BIT(13) },
813*4882a593Smuzhiyun [RST_BUS_DRAM] = { 0x2c0, BIT(14) },
814*4882a593Smuzhiyun [RST_BUS_EMAC] = { 0x2c0, BIT(17) },
815*4882a593Smuzhiyun [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) },
816*4882a593Smuzhiyun [RST_BUS_SPI0] = { 0x2c0, BIT(20) },
817*4882a593Smuzhiyun [RST_BUS_SPI1] = { 0x2c0, BIT(21) },
818*4882a593Smuzhiyun [RST_BUS_OTG] = { 0x2c0, BIT(24) },
819*4882a593Smuzhiyun [RST_BUS_EHCI0] = { 0x2c0, BIT(26) },
820*4882a593Smuzhiyun [RST_BUS_EHCI1] = { 0x2c0, BIT(27) },
821*4882a593Smuzhiyun [RST_BUS_OHCI0] = { 0x2c0, BIT(29) },
822*4882a593Smuzhiyun [RST_BUS_VE] = { 0x2c4, BIT(0) },
823*4882a593Smuzhiyun [RST_BUS_TCON0] = { 0x2c4, BIT(4) },
824*4882a593Smuzhiyun [RST_BUS_TCON1] = { 0x2c4, BIT(5) },
825*4882a593Smuzhiyun [RST_BUS_CSI] = { 0x2c4, BIT(8) },
826*4882a593Smuzhiyun [RST_BUS_HDMI0] = { 0x2c4, BIT(10) },
827*4882a593Smuzhiyun [RST_BUS_HDMI1] = { 0x2c4, BIT(11) },
828*4882a593Smuzhiyun [RST_BUS_DE] = { 0x2c4, BIT(12) },
829*4882a593Smuzhiyun [RST_BUS_GPU] = { 0x2c4, BIT(20) },
830*4882a593Smuzhiyun [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) },
831*4882a593Smuzhiyun [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) },
832*4882a593Smuzhiyun [RST_BUS_LVDS] = { 0x2c8, BIT(0) },
833*4882a593Smuzhiyun [RST_BUS_SPDIF] = { 0x2d0, BIT(1) },
834*4882a593Smuzhiyun [RST_BUS_I2S0] = { 0x2d0, BIT(12) },
835*4882a593Smuzhiyun [RST_BUS_I2S1] = { 0x2d0, BIT(13) },
836*4882a593Smuzhiyun [RST_BUS_I2S2] = { 0x2d0, BIT(14) },
837*4882a593Smuzhiyun [RST_BUS_TDM] = { 0x2d0, BIT(15) },
838*4882a593Smuzhiyun [RST_BUS_I2C0] = { 0x2d8, BIT(0) },
839*4882a593Smuzhiyun [RST_BUS_I2C1] = { 0x2d8, BIT(1) },
840*4882a593Smuzhiyun [RST_BUS_I2C2] = { 0x2d8, BIT(2) },
841*4882a593Smuzhiyun [RST_BUS_UART0] = { 0x2d8, BIT(16) },
842*4882a593Smuzhiyun [RST_BUS_UART1] = { 0x2d8, BIT(17) },
843*4882a593Smuzhiyun [RST_BUS_UART2] = { 0x2d8, BIT(18) },
844*4882a593Smuzhiyun [RST_BUS_UART3] = { 0x2d8, BIT(19) },
845*4882a593Smuzhiyun [RST_BUS_UART4] = { 0x2d8, BIT(20) },
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_a83t_ccu_desc = {
849*4882a593Smuzhiyun .ccu_clks = sun8i_a83t_ccu_clks,
850*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_a83t_ccu_clks),
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun .hw_clks = &sun8i_a83t_hw_clks,
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun .resets = sun8i_a83t_ccu_resets,
855*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_a83t_ccu_resets),
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun #define SUN8I_A83T_PLL_P_SHIFT 16
859*4882a593Smuzhiyun #define SUN8I_A83T_PLL_N_SHIFT 8
860*4882a593Smuzhiyun #define SUN8I_A83T_PLL_N_WIDTH 8
861*4882a593Smuzhiyun
sun8i_a83t_cpu_pll_fixup(void __iomem * reg)862*4882a593Smuzhiyun static void sun8i_a83t_cpu_pll_fixup(void __iomem *reg)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun u32 val = readl(reg);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* bail out if P divider is not used */
867*4882a593Smuzhiyun if (!(val & BIT(SUN8I_A83T_PLL_P_SHIFT)))
868*4882a593Smuzhiyun return;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /*
871*4882a593Smuzhiyun * If P is used, output should be less than 288 MHz. When we
872*4882a593Smuzhiyun * set P to 1, we should also decrease the multiplier so the
873*4882a593Smuzhiyun * output doesn't go out of range, but not too much such that
874*4882a593Smuzhiyun * the multiplier stays above 12, the minimal operation value.
875*4882a593Smuzhiyun *
876*4882a593Smuzhiyun * To keep it simple, set the multiplier to 17, the reset value.
877*4882a593Smuzhiyun */
878*4882a593Smuzhiyun val &= ~GENMASK(SUN8I_A83T_PLL_N_SHIFT + SUN8I_A83T_PLL_N_WIDTH - 1,
879*4882a593Smuzhiyun SUN8I_A83T_PLL_N_SHIFT);
880*4882a593Smuzhiyun val |= 17 << SUN8I_A83T_PLL_N_SHIFT;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* And clear P */
883*4882a593Smuzhiyun val &= ~BIT(SUN8I_A83T_PLL_P_SHIFT);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun writel(val, reg);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
sun8i_a83t_ccu_probe(struct platform_device * pdev)888*4882a593Smuzhiyun static int sun8i_a83t_ccu_probe(struct platform_device *pdev)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct resource *res;
891*4882a593Smuzhiyun void __iomem *reg;
892*4882a593Smuzhiyun u32 val;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
895*4882a593Smuzhiyun reg = devm_ioremap_resource(&pdev->dev, res);
896*4882a593Smuzhiyun if (IS_ERR(reg))
897*4882a593Smuzhiyun return PTR_ERR(reg);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* Enforce d1 = 0, d2 = 1 for Audio PLL */
900*4882a593Smuzhiyun val = readl(reg + SUN8I_A83T_PLL_AUDIO_REG);
901*4882a593Smuzhiyun val &= ~BIT(16);
902*4882a593Smuzhiyun val |= BIT(18);
903*4882a593Smuzhiyun writel(val, reg + SUN8I_A83T_PLL_AUDIO_REG);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* Enforce P = 1 for both CPU cluster PLLs */
906*4882a593Smuzhiyun sun8i_a83t_cpu_pll_fixup(reg + SUN8I_A83T_PLL_C0CPUX_REG);
907*4882a593Smuzhiyun sun8i_a83t_cpu_pll_fixup(reg + SUN8I_A83T_PLL_C1CPUX_REG);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return sunxi_ccu_probe(pdev->dev.of_node, reg, &sun8i_a83t_ccu_desc);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static const struct of_device_id sun8i_a83t_ccu_ids[] = {
913*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-a83t-ccu" },
914*4882a593Smuzhiyun { }
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun static struct platform_driver sun8i_a83t_ccu_driver = {
918*4882a593Smuzhiyun .probe = sun8i_a83t_ccu_probe,
919*4882a593Smuzhiyun .driver = {
920*4882a593Smuzhiyun .name = "sun8i-a83t-ccu",
921*4882a593Smuzhiyun .of_match_table = sun8i_a83t_ccu_ids,
922*4882a593Smuzhiyun },
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun builtin_platform_driver(sun8i_a83t_ccu_driver);
925