1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Maxime Ripard. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "ccu_common.h"
11*4882a593Smuzhiyun #include "ccu_reset.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "ccu_div.h"
14*4882a593Smuzhiyun #include "ccu_gate.h"
15*4882a593Smuzhiyun #include "ccu_mp.h"
16*4882a593Smuzhiyun #include "ccu_mult.h"
17*4882a593Smuzhiyun #include "ccu_nk.h"
18*4882a593Smuzhiyun #include "ccu_nkm.h"
19*4882a593Smuzhiyun #include "ccu_nkmp.h"
20*4882a593Smuzhiyun #include "ccu_nm.h"
21*4882a593Smuzhiyun #include "ccu_phase.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "ccu-sun8i-a23-a33.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static struct ccu_nkmp pll_cpux_clk = {
26*4882a593Smuzhiyun .enable = BIT(31),
27*4882a593Smuzhiyun .lock = BIT(28),
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT(8, 5),
30*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
31*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 2),
32*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV_MAX(16, 2, 4),
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun .common = {
35*4882a593Smuzhiyun .reg = 0x000,
36*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-cpux", "osc24M",
37*4882a593Smuzhiyun &ccu_nkmp_ops,
38*4882a593Smuzhiyun 0),
39*4882a593Smuzhiyun },
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
44*4882a593Smuzhiyun * the base (2x, 4x and 8x), and one variable divider (the one true
45*4882a593Smuzhiyun * pll audio).
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * With sigma-delta modulation for fractional-N on the audio PLL,
48*4882a593Smuzhiyun * we have to use specific dividers. This means the variable divider
49*4882a593Smuzhiyun * can no longer be used, as the audio codec requests the exact clock
50*4882a593Smuzhiyun * rates we support through this mechanism. So we now hard code the
51*4882a593Smuzhiyun * variable divider to 1. This means the clock rates will no longer
52*4882a593Smuzhiyun * match the clock names.
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun #define SUN8I_A33_PLL_AUDIO_REG 0x008
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct ccu_sdm_setting pll_audio_sdm_table[] = {
57*4882a593Smuzhiyun { .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
58*4882a593Smuzhiyun { .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_SDM_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
62*4882a593Smuzhiyun "osc24M", 0x008,
63*4882a593Smuzhiyun 8, 7, /* N */
64*4882a593Smuzhiyun 0, 5, /* M */
65*4882a593Smuzhiyun pll_audio_sdm_table, BIT(24),
66*4882a593Smuzhiyun 0x284, BIT(31),
67*4882a593Smuzhiyun BIT(31), /* gate */
68*4882a593Smuzhiyun BIT(28), /* lock */
69*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_video_clk, "pll-video",
72*4882a593Smuzhiyun "osc24M", 0x010,
73*4882a593Smuzhiyun 8, 7, /* N */
74*4882a593Smuzhiyun 0, 4, /* M */
75*4882a593Smuzhiyun BIT(24), /* frac enable */
76*4882a593Smuzhiyun BIT(25), /* frac select */
77*4882a593Smuzhiyun 270000000, /* frac rate 0 */
78*4882a593Smuzhiyun 297000000, /* frac rate 1 */
79*4882a593Smuzhiyun BIT(31), /* gate */
80*4882a593Smuzhiyun BIT(28), /* lock */
81*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
84*4882a593Smuzhiyun "osc24M", 0x018,
85*4882a593Smuzhiyun 8, 7, /* N */
86*4882a593Smuzhiyun 0, 4, /* M */
87*4882a593Smuzhiyun BIT(24), /* frac enable */
88*4882a593Smuzhiyun BIT(25), /* frac select */
89*4882a593Smuzhiyun 270000000, /* frac rate 0 */
90*4882a593Smuzhiyun 297000000, /* frac rate 1 */
91*4882a593Smuzhiyun BIT(31), /* gate */
92*4882a593Smuzhiyun BIT(28), /* lock */
93*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr0_clk, "pll-ddr0",
96*4882a593Smuzhiyun "osc24M", 0x020,
97*4882a593Smuzhiyun 8, 5, /* N */
98*4882a593Smuzhiyun 4, 2, /* K */
99*4882a593Smuzhiyun 0, 2, /* M */
100*4882a593Smuzhiyun BIT(31), /* gate */
101*4882a593Smuzhiyun BIT(28), /* lock */
102*4882a593Smuzhiyun 0);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static SUNXI_CCU_NK_WITH_GATE_LOCK_POSTDIV(pll_periph_clk, "pll-periph",
105*4882a593Smuzhiyun "osc24M", 0x028,
106*4882a593Smuzhiyun 8, 5, /* N */
107*4882a593Smuzhiyun 4, 2, /* K */
108*4882a593Smuzhiyun BIT(31), /* gate */
109*4882a593Smuzhiyun BIT(28), /* lock */
110*4882a593Smuzhiyun 2, /* post-div */
111*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu",
114*4882a593Smuzhiyun "osc24M", 0x038,
115*4882a593Smuzhiyun 8, 7, /* N */
116*4882a593Smuzhiyun 0, 4, /* M */
117*4882a593Smuzhiyun BIT(24), /* frac enable */
118*4882a593Smuzhiyun BIT(25), /* frac select */
119*4882a593Smuzhiyun 270000000, /* frac rate 0 */
120*4882a593Smuzhiyun 297000000, /* frac rate 1 */
121*4882a593Smuzhiyun BIT(31), /* gate */
122*4882a593Smuzhiyun BIT(28), /* lock */
123*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * The MIPI PLL has 2 modes: "MIPI" and "HDMI".
127*4882a593Smuzhiyun *
128*4882a593Smuzhiyun * The MIPI mode is a standard NKM-style clock. The HDMI mode is an
129*4882a593Smuzhiyun * integer / fractional clock with switchable multipliers and dividers.
130*4882a593Smuzhiyun * This is not supported here. We hardcode the PLL to MIPI mode.
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun #define SUN8I_A33_PLL_MIPI_REG 0x040
133*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_mipi_clk, "pll-mipi",
134*4882a593Smuzhiyun "pll-video", 0x040,
135*4882a593Smuzhiyun 8, 4, /* N */
136*4882a593Smuzhiyun 4, 2, /* K */
137*4882a593Smuzhiyun 0, 4, /* M */
138*4882a593Smuzhiyun BIT(31) | BIT(23) | BIT(22), /* gate */
139*4882a593Smuzhiyun BIT(28), /* lock */
140*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_hsic_clk, "pll-hsic",
143*4882a593Smuzhiyun "osc24M", 0x044,
144*4882a593Smuzhiyun 8, 7, /* N */
145*4882a593Smuzhiyun 0, 4, /* M */
146*4882a593Smuzhiyun BIT(24), /* frac enable */
147*4882a593Smuzhiyun BIT(25), /* frac select */
148*4882a593Smuzhiyun 270000000, /* frac rate 0 */
149*4882a593Smuzhiyun 297000000, /* frac rate 1 */
150*4882a593Smuzhiyun BIT(31), /* gate */
151*4882a593Smuzhiyun BIT(28), /* lock */
152*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_de_clk, "pll-de",
155*4882a593Smuzhiyun "osc24M", 0x048,
156*4882a593Smuzhiyun 8, 7, /* N */
157*4882a593Smuzhiyun 0, 4, /* M */
158*4882a593Smuzhiyun BIT(24), /* frac enable */
159*4882a593Smuzhiyun BIT(25), /* frac select */
160*4882a593Smuzhiyun 270000000, /* frac rate 0 */
161*4882a593Smuzhiyun 297000000, /* frac rate 1 */
162*4882a593Smuzhiyun BIT(31), /* gate */
163*4882a593Smuzhiyun BIT(28), /* lock */
164*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct ccu_mult pll_ddr1_clk = {
167*4882a593Smuzhiyun .enable = BIT(31),
168*4882a593Smuzhiyun .lock = BIT(28),
169*4882a593Smuzhiyun .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(8, 6, 0, 12, 0),
170*4882a593Smuzhiyun .common = {
171*4882a593Smuzhiyun .reg = 0x04c,
172*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ddr1", "osc24M",
173*4882a593Smuzhiyun &ccu_mult_ops,
174*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const char * const cpux_parents[] = { "osc32k", "osc24M",
179*4882a593Smuzhiyun "pll-cpux" , "pll-cpux" };
180*4882a593Smuzhiyun static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents,
181*4882a593Smuzhiyun 0x050, 16, 2, CLK_IS_CRITICAL | CLK_SET_RATE_PARENT);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x050, 0, 2, 0);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const char * const ahb1_parents[] = { "osc32k", "osc24M",
186*4882a593Smuzhiyun "axi" , "pll-periph" };
187*4882a593Smuzhiyun static const struct ccu_mux_var_prediv ahb1_predivs[] = {
188*4882a593Smuzhiyun { .index = 3, .shift = 6, .width = 2 },
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun static struct ccu_div ahb1_clk = {
191*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun .mux = {
194*4882a593Smuzhiyun .shift = 12,
195*4882a593Smuzhiyun .width = 2,
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun .var_predivs = ahb1_predivs,
198*4882a593Smuzhiyun .n_var_predivs = ARRAY_SIZE(ahb1_predivs),
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun .common = {
202*4882a593Smuzhiyun .reg = 0x054,
203*4882a593Smuzhiyun .features = CCU_FEATURE_VARIABLE_PREDIV,
204*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb1",
205*4882a593Smuzhiyun ahb1_parents,
206*4882a593Smuzhiyun &ccu_div_ops,
207*4882a593Smuzhiyun 0),
208*4882a593Smuzhiyun },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static struct clk_div_table apb1_div_table[] = {
212*4882a593Smuzhiyun { .val = 0, .div = 2 },
213*4882a593Smuzhiyun { .val = 1, .div = 2 },
214*4882a593Smuzhiyun { .val = 2, .div = 4 },
215*4882a593Smuzhiyun { .val = 3, .div = 8 },
216*4882a593Smuzhiyun { /* Sentinel */ },
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
219*4882a593Smuzhiyun 0x054, 8, 2, apb1_div_table, 0);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const char * const apb2_parents[] = { "osc32k", "osc24M",
222*4882a593Smuzhiyun "pll-periph" , "pll-periph" };
223*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
224*4882a593Smuzhiyun 0, 5, /* M */
225*4882a593Smuzhiyun 16, 2, /* P */
226*4882a593Smuzhiyun 24, 2, /* mux */
227*4882a593Smuzhiyun 0);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb1",
230*4882a593Smuzhiyun 0x060, BIT(1), 0);
231*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ss_clk, "bus-ss", "ahb1",
232*4882a593Smuzhiyun 0x060, BIT(5), 0);
233*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1",
234*4882a593Smuzhiyun 0x060, BIT(6), 0);
235*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb1",
236*4882a593Smuzhiyun 0x060, BIT(8), 0);
237*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb1",
238*4882a593Smuzhiyun 0x060, BIT(9), 0);
239*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb1",
240*4882a593Smuzhiyun 0x060, BIT(10), 0);
241*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb1",
242*4882a593Smuzhiyun 0x060, BIT(13), 0);
243*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "ahb1",
244*4882a593Smuzhiyun 0x060, BIT(14), 0);
245*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1",
246*4882a593Smuzhiyun 0x060, BIT(19), 0);
247*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb1",
248*4882a593Smuzhiyun 0x060, BIT(20), 0);
249*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb1",
250*4882a593Smuzhiyun 0x060, BIT(21), 0);
251*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1",
252*4882a593Smuzhiyun 0x060, BIT(24), 0);
253*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci_clk, "bus-ehci", "ahb1",
254*4882a593Smuzhiyun 0x060, BIT(26), 0);
255*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci_clk, "bus-ohci", "ahb1",
256*4882a593Smuzhiyun 0x060, BIT(29), 0);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb1",
259*4882a593Smuzhiyun 0x064, BIT(0), 0);
260*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_lcd_clk, "bus-lcd", "ahb1",
261*4882a593Smuzhiyun 0x064, BIT(4), 0);
262*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb1",
263*4882a593Smuzhiyun 0x064, BIT(8), 0);
264*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_be_clk, "bus-de-be", "ahb1",
265*4882a593Smuzhiyun 0x064, BIT(12), 0);
266*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_fe_clk, "bus-de-fe", "ahb1",
267*4882a593Smuzhiyun 0x064, BIT(14), 0);
268*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "ahb1",
269*4882a593Smuzhiyun 0x064, BIT(20), 0);
270*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1",
271*4882a593Smuzhiyun 0x064, BIT(21), 0);
272*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1",
273*4882a593Smuzhiyun 0x064, BIT(22), 0);
274*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_drc_clk, "bus-drc", "ahb1",
275*4882a593Smuzhiyun 0x064, BIT(25), 0);
276*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_sat_clk, "bus-sat", "ahb1",
277*4882a593Smuzhiyun 0x064, BIT(26), 0);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_codec_clk, "bus-codec", "apb1",
280*4882a593Smuzhiyun 0x068, BIT(0), 0);
281*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb1",
282*4882a593Smuzhiyun 0x068, BIT(5), 0);
283*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1",
284*4882a593Smuzhiyun 0x068, BIT(12), 0);
285*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1",
286*4882a593Smuzhiyun 0x068, BIT(13), 0);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2",
289*4882a593Smuzhiyun 0x06c, BIT(0), 0);
290*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2",
291*4882a593Smuzhiyun 0x06c, BIT(1), 0);
292*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2",
293*4882a593Smuzhiyun 0x06c, BIT(2), 0);
294*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2",
295*4882a593Smuzhiyun 0x06c, BIT(16), 0);
296*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2",
297*4882a593Smuzhiyun 0x06c, BIT(17), 0);
298*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2",
299*4882a593Smuzhiyun 0x06c, BIT(18), 0);
300*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2",
301*4882a593Smuzhiyun 0x06c, BIT(19), 0);
302*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb2",
303*4882a593Smuzhiyun 0x06c, BIT(20), 0);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static const char * const mod0_default_parents[] = { "osc24M", "pll-periph" };
306*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
307*4882a593Smuzhiyun 0, 4, /* M */
308*4882a593Smuzhiyun 16, 2, /* P */
309*4882a593Smuzhiyun 24, 2, /* mux */
310*4882a593Smuzhiyun BIT(31), /* gate */
311*4882a593Smuzhiyun 0);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088,
314*4882a593Smuzhiyun 0, 4, /* M */
315*4882a593Smuzhiyun 16, 2, /* P */
316*4882a593Smuzhiyun 24, 2, /* mux */
317*4882a593Smuzhiyun BIT(31), /* gate */
318*4882a593Smuzhiyun 0);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0_sample", "mmc0",
321*4882a593Smuzhiyun 0x088, 20, 3, 0);
322*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0_output", "mmc0",
323*4882a593Smuzhiyun 0x088, 8, 3, 0);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c,
326*4882a593Smuzhiyun 0, 4, /* M */
327*4882a593Smuzhiyun 16, 2, /* P */
328*4882a593Smuzhiyun 24, 2, /* mux */
329*4882a593Smuzhiyun BIT(31), /* gate */
330*4882a593Smuzhiyun 0);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1_sample", "mmc1",
333*4882a593Smuzhiyun 0x08c, 20, 3, 0);
334*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1_output", "mmc1",
335*4882a593Smuzhiyun 0x08c, 8, 3, 0);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090,
338*4882a593Smuzhiyun 0, 4, /* M */
339*4882a593Smuzhiyun 16, 2, /* P */
340*4882a593Smuzhiyun 24, 2, /* mux */
341*4882a593Smuzhiyun BIT(31), /* gate */
342*4882a593Smuzhiyun 0);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2_sample", "mmc2",
345*4882a593Smuzhiyun 0x090, 20, 3, 0);
346*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2_output", "mmc2",
347*4882a593Smuzhiyun 0x090, 8, 3, 0);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ss_clk, "ss", mod0_default_parents, 0x09c,
350*4882a593Smuzhiyun 0, 4, /* M */
351*4882a593Smuzhiyun 16, 2, /* P */
352*4882a593Smuzhiyun 24, 2, /* mux */
353*4882a593Smuzhiyun BIT(31), /* gate */
354*4882a593Smuzhiyun 0);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
357*4882a593Smuzhiyun 0, 4, /* M */
358*4882a593Smuzhiyun 16, 2, /* P */
359*4882a593Smuzhiyun 24, 2, /* mux */
360*4882a593Smuzhiyun BIT(31), /* gate */
361*4882a593Smuzhiyun 0);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
364*4882a593Smuzhiyun 0, 4, /* M */
365*4882a593Smuzhiyun 16, 2, /* P */
366*4882a593Smuzhiyun 24, 2, /* mux */
367*4882a593Smuzhiyun BIT(31), /* gate */
368*4882a593Smuzhiyun 0);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
371*4882a593Smuzhiyun "pll-audio-2x", "pll-audio" };
372*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents,
373*4882a593Smuzhiyun 0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", i2s_parents,
376*4882a593Smuzhiyun 0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* TODO: the parent for most of the USB clocks is not known */
379*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "osc24M",
380*4882a593Smuzhiyun 0x0cc, BIT(8), 0);
381*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "osc24M",
382*4882a593Smuzhiyun 0x0cc, BIT(9), 0);
383*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_hsic_clk, "usb-hsic", "pll-hsic",
384*4882a593Smuzhiyun 0x0cc, BIT(10), 0);
385*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_hsic_12M_clk, "usb-hsic-12M", "osc24M",
386*4882a593Smuzhiyun 0x0cc, BIT(11), 0);
387*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci_clk, "usb-ohci", "osc24M",
388*4882a593Smuzhiyun 0x0cc, BIT(16), 0);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static SUNXI_CCU_M(dram_clk, "dram", "pll-ddr",
391*4882a593Smuzhiyun 0x0f4, 0, 4, CLK_IS_CRITICAL);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static const char * const pll_ddr_parents[] = { "pll-ddr0", "pll-ddr1" };
394*4882a593Smuzhiyun static SUNXI_CCU_MUX(pll_ddr_clk, "pll-ddr", pll_ddr_parents,
395*4882a593Smuzhiyun 0x0f8, 16, 1, 0);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "dram",
398*4882a593Smuzhiyun 0x100, BIT(0), 0);
399*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi_clk, "dram-csi", "dram",
400*4882a593Smuzhiyun 0x100, BIT(1), 0);
401*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_drc_clk, "dram-drc", "dram",
402*4882a593Smuzhiyun 0x100, BIT(16), 0);
403*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_de_fe_clk, "dram-de-fe", "dram",
404*4882a593Smuzhiyun 0x100, BIT(24), 0);
405*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_de_be_clk, "dram-de-be", "dram",
406*4882a593Smuzhiyun 0x100, BIT(26), 0);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const char * const de_parents[] = { "pll-video", "pll-periph-2x",
409*4882a593Smuzhiyun "pll-gpu", "pll-de" };
410*4882a593Smuzhiyun static const u8 de_table[] = { 0, 2, 3, 5 };
411*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(de_be_clk, "de-be",
412*4882a593Smuzhiyun de_parents, de_table,
413*4882a593Smuzhiyun 0x104, 0, 4, 24, 3, BIT(31), 0);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(de_fe_clk, "de-fe",
416*4882a593Smuzhiyun de_parents, de_table,
417*4882a593Smuzhiyun 0x10c, 0, 4, 24, 3, BIT(31), 0);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const char * const lcd_ch0_parents[] = { "pll-video", "pll-video-2x",
420*4882a593Smuzhiyun "pll-mipi" };
421*4882a593Smuzhiyun static const u8 lcd_ch0_table[] = { 0, 2, 4 };
422*4882a593Smuzhiyun static SUNXI_CCU_MUX_TABLE_WITH_GATE(lcd_ch0_clk, "lcd-ch0",
423*4882a593Smuzhiyun lcd_ch0_parents, lcd_ch0_table,
424*4882a593Smuzhiyun 0x118, 24, 3, BIT(31),
425*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static const char * const lcd_ch1_parents[] = { "pll-video", "pll-video-2x" };
428*4882a593Smuzhiyun static const u8 lcd_ch1_table[] = { 0, 2 };
429*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(lcd_ch1_clk, "lcd-ch1",
430*4882a593Smuzhiyun lcd_ch1_parents, lcd_ch1_table,
431*4882a593Smuzhiyun 0x12c, 0, 4, 24, 2, BIT(31), 0);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const char * const csi_sclk_parents[] = { "pll-video", "pll-de",
434*4882a593Smuzhiyun "pll-mipi", "pll-ve" };
435*4882a593Smuzhiyun static const u8 csi_sclk_table[] = { 0, 3, 4, 5 };
436*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi_sclk_clk, "csi-sclk",
437*4882a593Smuzhiyun csi_sclk_parents, csi_sclk_table,
438*4882a593Smuzhiyun 0x134, 16, 4, 24, 3, BIT(31), 0);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static const char * const csi_mclk_parents[] = { "pll-video", "pll-de",
441*4882a593Smuzhiyun "osc24M" };
442*4882a593Smuzhiyun static const u8 csi_mclk_table[] = { 0, 3, 5 };
443*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi_mclk_clk, "csi-mclk",
444*4882a593Smuzhiyun csi_mclk_parents, csi_mclk_table,
445*4882a593Smuzhiyun 0x134, 0, 5, 8, 3, BIT(15), 0);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
448*4882a593Smuzhiyun 0x13c, 16, 3, BIT(31), CLK_SET_RATE_PARENT);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static SUNXI_CCU_GATE(ac_dig_clk, "ac-dig", "pll-audio",
451*4882a593Smuzhiyun 0x140, BIT(31), CLK_SET_RATE_PARENT);
452*4882a593Smuzhiyun static SUNXI_CCU_GATE(ac_dig_4x_clk, "ac-dig-4x", "pll-audio-4x",
453*4882a593Smuzhiyun 0x140, BIT(30), CLK_SET_RATE_PARENT);
454*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M",
455*4882a593Smuzhiyun 0x144, BIT(31), 0);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static const char * const mbus_parents[] = { "osc24M", "pll-periph-2x",
458*4882a593Smuzhiyun "pll-ddr0", "pll-ddr1" };
459*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
460*4882a593Smuzhiyun 0x15c, 0, 3, 24, 2, BIT(31), CLK_IS_CRITICAL);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static const char * const dsi_sclk_parents[] = { "pll-video", "pll-video-2x" };
463*4882a593Smuzhiyun static const u8 dsi_sclk_table[] = { 0, 2 };
464*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(dsi_sclk_clk, "dsi-sclk",
465*4882a593Smuzhiyun dsi_sclk_parents, dsi_sclk_table,
466*4882a593Smuzhiyun 0x168, 16, 4, 24, 2, BIT(31), 0);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const char * const dsi_dphy_parents[] = { "pll-video", "pll-periph" };
469*4882a593Smuzhiyun static const u8 dsi_dphy_table[] = { 0, 2 };
470*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(dsi_dphy_clk, "dsi-dphy",
471*4882a593Smuzhiyun dsi_dphy_parents, dsi_dphy_table,
472*4882a593Smuzhiyun 0x168, 0, 4, 8, 2, BIT(15), 0);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(drc_clk, "drc",
475*4882a593Smuzhiyun de_parents, de_table,
476*4882a593Smuzhiyun 0x180, 0, 4, 24, 3, BIT(31), 0);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(gpu_clk, "gpu", "pll-gpu",
479*4882a593Smuzhiyun 0x1a0, 0, 3, BIT(31), CLK_SET_RATE_PARENT);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static const char * const ats_parents[] = { "osc24M", "pll-periph" };
482*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(ats_clk, "ats", ats_parents,
483*4882a593Smuzhiyun 0x1b0, 0, 3, 24, 2, BIT(31), 0);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static struct ccu_common *sun8i_a33_ccu_clks[] = {
486*4882a593Smuzhiyun &pll_cpux_clk.common,
487*4882a593Smuzhiyun &pll_audio_base_clk.common,
488*4882a593Smuzhiyun &pll_video_clk.common,
489*4882a593Smuzhiyun &pll_ve_clk.common,
490*4882a593Smuzhiyun &pll_ddr0_clk.common,
491*4882a593Smuzhiyun &pll_periph_clk.common,
492*4882a593Smuzhiyun &pll_gpu_clk.common,
493*4882a593Smuzhiyun &pll_mipi_clk.common,
494*4882a593Smuzhiyun &pll_hsic_clk.common,
495*4882a593Smuzhiyun &pll_de_clk.common,
496*4882a593Smuzhiyun &pll_ddr1_clk.common,
497*4882a593Smuzhiyun &pll_ddr_clk.common,
498*4882a593Smuzhiyun &cpux_clk.common,
499*4882a593Smuzhiyun &axi_clk.common,
500*4882a593Smuzhiyun &ahb1_clk.common,
501*4882a593Smuzhiyun &apb1_clk.common,
502*4882a593Smuzhiyun &apb2_clk.common,
503*4882a593Smuzhiyun &bus_mipi_dsi_clk.common,
504*4882a593Smuzhiyun &bus_ss_clk.common,
505*4882a593Smuzhiyun &bus_dma_clk.common,
506*4882a593Smuzhiyun &bus_mmc0_clk.common,
507*4882a593Smuzhiyun &bus_mmc1_clk.common,
508*4882a593Smuzhiyun &bus_mmc2_clk.common,
509*4882a593Smuzhiyun &bus_nand_clk.common,
510*4882a593Smuzhiyun &bus_dram_clk.common,
511*4882a593Smuzhiyun &bus_hstimer_clk.common,
512*4882a593Smuzhiyun &bus_spi0_clk.common,
513*4882a593Smuzhiyun &bus_spi1_clk.common,
514*4882a593Smuzhiyun &bus_otg_clk.common,
515*4882a593Smuzhiyun &bus_ehci_clk.common,
516*4882a593Smuzhiyun &bus_ohci_clk.common,
517*4882a593Smuzhiyun &bus_ve_clk.common,
518*4882a593Smuzhiyun &bus_lcd_clk.common,
519*4882a593Smuzhiyun &bus_csi_clk.common,
520*4882a593Smuzhiyun &bus_de_fe_clk.common,
521*4882a593Smuzhiyun &bus_de_be_clk.common,
522*4882a593Smuzhiyun &bus_gpu_clk.common,
523*4882a593Smuzhiyun &bus_msgbox_clk.common,
524*4882a593Smuzhiyun &bus_spinlock_clk.common,
525*4882a593Smuzhiyun &bus_drc_clk.common,
526*4882a593Smuzhiyun &bus_sat_clk.common,
527*4882a593Smuzhiyun &bus_codec_clk.common,
528*4882a593Smuzhiyun &bus_pio_clk.common,
529*4882a593Smuzhiyun &bus_i2s0_clk.common,
530*4882a593Smuzhiyun &bus_i2s1_clk.common,
531*4882a593Smuzhiyun &bus_i2c0_clk.common,
532*4882a593Smuzhiyun &bus_i2c1_clk.common,
533*4882a593Smuzhiyun &bus_i2c2_clk.common,
534*4882a593Smuzhiyun &bus_uart0_clk.common,
535*4882a593Smuzhiyun &bus_uart1_clk.common,
536*4882a593Smuzhiyun &bus_uart2_clk.common,
537*4882a593Smuzhiyun &bus_uart3_clk.common,
538*4882a593Smuzhiyun &bus_uart4_clk.common,
539*4882a593Smuzhiyun &nand_clk.common,
540*4882a593Smuzhiyun &mmc0_clk.common,
541*4882a593Smuzhiyun &mmc0_sample_clk.common,
542*4882a593Smuzhiyun &mmc0_output_clk.common,
543*4882a593Smuzhiyun &mmc1_clk.common,
544*4882a593Smuzhiyun &mmc1_sample_clk.common,
545*4882a593Smuzhiyun &mmc1_output_clk.common,
546*4882a593Smuzhiyun &mmc2_clk.common,
547*4882a593Smuzhiyun &mmc2_sample_clk.common,
548*4882a593Smuzhiyun &mmc2_output_clk.common,
549*4882a593Smuzhiyun &ss_clk.common,
550*4882a593Smuzhiyun &spi0_clk.common,
551*4882a593Smuzhiyun &spi1_clk.common,
552*4882a593Smuzhiyun &i2s0_clk.common,
553*4882a593Smuzhiyun &i2s1_clk.common,
554*4882a593Smuzhiyun &usb_phy0_clk.common,
555*4882a593Smuzhiyun &usb_phy1_clk.common,
556*4882a593Smuzhiyun &usb_hsic_clk.common,
557*4882a593Smuzhiyun &usb_hsic_12M_clk.common,
558*4882a593Smuzhiyun &usb_ohci_clk.common,
559*4882a593Smuzhiyun &dram_clk.common,
560*4882a593Smuzhiyun &dram_ve_clk.common,
561*4882a593Smuzhiyun &dram_csi_clk.common,
562*4882a593Smuzhiyun &dram_drc_clk.common,
563*4882a593Smuzhiyun &dram_de_fe_clk.common,
564*4882a593Smuzhiyun &dram_de_be_clk.common,
565*4882a593Smuzhiyun &de_be_clk.common,
566*4882a593Smuzhiyun &de_fe_clk.common,
567*4882a593Smuzhiyun &lcd_ch0_clk.common,
568*4882a593Smuzhiyun &lcd_ch1_clk.common,
569*4882a593Smuzhiyun &csi_sclk_clk.common,
570*4882a593Smuzhiyun &csi_mclk_clk.common,
571*4882a593Smuzhiyun &ve_clk.common,
572*4882a593Smuzhiyun &ac_dig_clk.common,
573*4882a593Smuzhiyun &ac_dig_4x_clk.common,
574*4882a593Smuzhiyun &avs_clk.common,
575*4882a593Smuzhiyun &mbus_clk.common,
576*4882a593Smuzhiyun &dsi_sclk_clk.common,
577*4882a593Smuzhiyun &dsi_dphy_clk.common,
578*4882a593Smuzhiyun &drc_clk.common,
579*4882a593Smuzhiyun &gpu_clk.common,
580*4882a593Smuzhiyun &ats_clk.common,
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static const struct clk_hw *clk_parent_pll_audio[] = {
584*4882a593Smuzhiyun &pll_audio_base_clk.common.hw
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* We hardcode the divider to 1 for now */
588*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
589*4882a593Smuzhiyun clk_parent_pll_audio,
590*4882a593Smuzhiyun 1, 1, CLK_SET_RATE_PARENT);
591*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
592*4882a593Smuzhiyun clk_parent_pll_audio,
593*4882a593Smuzhiyun 2, 1, CLK_SET_RATE_PARENT);
594*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
595*4882a593Smuzhiyun clk_parent_pll_audio,
596*4882a593Smuzhiyun 1, 1, CLK_SET_RATE_PARENT);
597*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
598*4882a593Smuzhiyun clk_parent_pll_audio,
599*4882a593Smuzhiyun 1, 2, CLK_SET_RATE_PARENT);
600*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph_2x_clk, "pll-periph-2x",
601*4882a593Smuzhiyun &pll_periph_clk.common.hw,
602*4882a593Smuzhiyun 1, 2, 0);
603*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video_2x_clk, "pll-video-2x",
604*4882a593Smuzhiyun &pll_video_clk.common.hw,
605*4882a593Smuzhiyun 1, 2, 0);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun static struct clk_hw_onecell_data sun8i_a33_hw_clks = {
608*4882a593Smuzhiyun .hws = {
609*4882a593Smuzhiyun [CLK_PLL_CPUX] = &pll_cpux_clk.common.hw,
610*4882a593Smuzhiyun [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
611*4882a593Smuzhiyun [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
612*4882a593Smuzhiyun [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
613*4882a593Smuzhiyun [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
614*4882a593Smuzhiyun [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
615*4882a593Smuzhiyun [CLK_PLL_VIDEO] = &pll_video_clk.common.hw,
616*4882a593Smuzhiyun [CLK_PLL_VIDEO_2X] = &pll_video_2x_clk.hw,
617*4882a593Smuzhiyun [CLK_PLL_VE] = &pll_ve_clk.common.hw,
618*4882a593Smuzhiyun [CLK_PLL_DDR0] = &pll_ddr0_clk.common.hw,
619*4882a593Smuzhiyun [CLK_PLL_PERIPH] = &pll_periph_clk.common.hw,
620*4882a593Smuzhiyun [CLK_PLL_PERIPH_2X] = &pll_periph_2x_clk.hw,
621*4882a593Smuzhiyun [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
622*4882a593Smuzhiyun [CLK_PLL_MIPI] = &pll_mipi_clk.common.hw,
623*4882a593Smuzhiyun [CLK_PLL_HSIC] = &pll_hsic_clk.common.hw,
624*4882a593Smuzhiyun [CLK_PLL_DE] = &pll_de_clk.common.hw,
625*4882a593Smuzhiyun [CLK_PLL_DDR1] = &pll_ddr1_clk.common.hw,
626*4882a593Smuzhiyun [CLK_PLL_DDR] = &pll_ddr_clk.common.hw,
627*4882a593Smuzhiyun [CLK_CPUX] = &cpux_clk.common.hw,
628*4882a593Smuzhiyun [CLK_AXI] = &axi_clk.common.hw,
629*4882a593Smuzhiyun [CLK_AHB1] = &ahb1_clk.common.hw,
630*4882a593Smuzhiyun [CLK_APB1] = &apb1_clk.common.hw,
631*4882a593Smuzhiyun [CLK_APB2] = &apb2_clk.common.hw,
632*4882a593Smuzhiyun [CLK_BUS_MIPI_DSI] = &bus_mipi_dsi_clk.common.hw,
633*4882a593Smuzhiyun [CLK_BUS_SS] = &bus_ss_clk.common.hw,
634*4882a593Smuzhiyun [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
635*4882a593Smuzhiyun [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw,
636*4882a593Smuzhiyun [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw,
637*4882a593Smuzhiyun [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw,
638*4882a593Smuzhiyun [CLK_BUS_NAND] = &bus_nand_clk.common.hw,
639*4882a593Smuzhiyun [CLK_BUS_DRAM] = &bus_dram_clk.common.hw,
640*4882a593Smuzhiyun [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
641*4882a593Smuzhiyun [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
642*4882a593Smuzhiyun [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
643*4882a593Smuzhiyun [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
644*4882a593Smuzhiyun [CLK_BUS_EHCI] = &bus_ehci_clk.common.hw,
645*4882a593Smuzhiyun [CLK_BUS_OHCI] = &bus_ohci_clk.common.hw,
646*4882a593Smuzhiyun [CLK_BUS_VE] = &bus_ve_clk.common.hw,
647*4882a593Smuzhiyun [CLK_BUS_LCD] = &bus_lcd_clk.common.hw,
648*4882a593Smuzhiyun [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
649*4882a593Smuzhiyun [CLK_BUS_DE_BE] = &bus_de_be_clk.common.hw,
650*4882a593Smuzhiyun [CLK_BUS_DE_FE] = &bus_de_fe_clk.common.hw,
651*4882a593Smuzhiyun [CLK_BUS_GPU] = &bus_gpu_clk.common.hw,
652*4882a593Smuzhiyun [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
653*4882a593Smuzhiyun [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
654*4882a593Smuzhiyun [CLK_BUS_DRC] = &bus_drc_clk.common.hw,
655*4882a593Smuzhiyun [CLK_BUS_SAT] = &bus_sat_clk.common.hw,
656*4882a593Smuzhiyun [CLK_BUS_CODEC] = &bus_codec_clk.common.hw,
657*4882a593Smuzhiyun [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
658*4882a593Smuzhiyun [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
659*4882a593Smuzhiyun [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
660*4882a593Smuzhiyun [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
661*4882a593Smuzhiyun [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
662*4882a593Smuzhiyun [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
663*4882a593Smuzhiyun [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
664*4882a593Smuzhiyun [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
665*4882a593Smuzhiyun [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
666*4882a593Smuzhiyun [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
667*4882a593Smuzhiyun [CLK_BUS_UART4] = &bus_uart4_clk.common.hw,
668*4882a593Smuzhiyun [CLK_NAND] = &nand_clk.common.hw,
669*4882a593Smuzhiyun [CLK_MMC0] = &mmc0_clk.common.hw,
670*4882a593Smuzhiyun [CLK_MMC0_SAMPLE] = &mmc0_sample_clk.common.hw,
671*4882a593Smuzhiyun [CLK_MMC0_OUTPUT] = &mmc0_output_clk.common.hw,
672*4882a593Smuzhiyun [CLK_MMC1] = &mmc1_clk.common.hw,
673*4882a593Smuzhiyun [CLK_MMC1_SAMPLE] = &mmc1_sample_clk.common.hw,
674*4882a593Smuzhiyun [CLK_MMC1_OUTPUT] = &mmc1_output_clk.common.hw,
675*4882a593Smuzhiyun [CLK_MMC2] = &mmc2_clk.common.hw,
676*4882a593Smuzhiyun [CLK_MMC2_SAMPLE] = &mmc2_sample_clk.common.hw,
677*4882a593Smuzhiyun [CLK_MMC2_OUTPUT] = &mmc2_output_clk.common.hw,
678*4882a593Smuzhiyun [CLK_SS] = &ss_clk.common.hw,
679*4882a593Smuzhiyun [CLK_SPI0] = &spi0_clk.common.hw,
680*4882a593Smuzhiyun [CLK_SPI1] = &spi1_clk.common.hw,
681*4882a593Smuzhiyun [CLK_I2S0] = &i2s0_clk.common.hw,
682*4882a593Smuzhiyun [CLK_I2S1] = &i2s1_clk.common.hw,
683*4882a593Smuzhiyun [CLK_USB_PHY0] = &usb_phy0_clk.common.hw,
684*4882a593Smuzhiyun [CLK_USB_PHY1] = &usb_phy1_clk.common.hw,
685*4882a593Smuzhiyun [CLK_USB_HSIC] = &usb_hsic_clk.common.hw,
686*4882a593Smuzhiyun [CLK_USB_HSIC_12M] = &usb_hsic_12M_clk.common.hw,
687*4882a593Smuzhiyun [CLK_USB_OHCI] = &usb_ohci_clk.common.hw,
688*4882a593Smuzhiyun [CLK_DRAM] = &dram_clk.common.hw,
689*4882a593Smuzhiyun [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
690*4882a593Smuzhiyun [CLK_DRAM_CSI] = &dram_csi_clk.common.hw,
691*4882a593Smuzhiyun [CLK_DRAM_DRC] = &dram_drc_clk.common.hw,
692*4882a593Smuzhiyun [CLK_DRAM_DE_FE] = &dram_de_fe_clk.common.hw,
693*4882a593Smuzhiyun [CLK_DRAM_DE_BE] = &dram_de_be_clk.common.hw,
694*4882a593Smuzhiyun [CLK_DE_BE] = &de_be_clk.common.hw,
695*4882a593Smuzhiyun [CLK_DE_FE] = &de_fe_clk.common.hw,
696*4882a593Smuzhiyun [CLK_LCD_CH0] = &lcd_ch0_clk.common.hw,
697*4882a593Smuzhiyun [CLK_LCD_CH1] = &lcd_ch1_clk.common.hw,
698*4882a593Smuzhiyun [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
699*4882a593Smuzhiyun [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw,
700*4882a593Smuzhiyun [CLK_VE] = &ve_clk.common.hw,
701*4882a593Smuzhiyun [CLK_AC_DIG] = &ac_dig_clk.common.hw,
702*4882a593Smuzhiyun [CLK_AC_DIG_4X] = &ac_dig_4x_clk.common.hw,
703*4882a593Smuzhiyun [CLK_AVS] = &avs_clk.common.hw,
704*4882a593Smuzhiyun [CLK_MBUS] = &mbus_clk.common.hw,
705*4882a593Smuzhiyun [CLK_DSI_SCLK] = &dsi_sclk_clk.common.hw,
706*4882a593Smuzhiyun [CLK_DSI_DPHY] = &dsi_dphy_clk.common.hw,
707*4882a593Smuzhiyun [CLK_DRC] = &drc_clk.common.hw,
708*4882a593Smuzhiyun [CLK_GPU] = &gpu_clk.common.hw,
709*4882a593Smuzhiyun [CLK_ATS] = &ats_clk.common.hw,
710*4882a593Smuzhiyun },
711*4882a593Smuzhiyun .num = CLK_NUMBER,
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static struct ccu_reset_map sun8i_a33_ccu_resets[] = {
715*4882a593Smuzhiyun [RST_USB_PHY0] = { 0x0cc, BIT(0) },
716*4882a593Smuzhiyun [RST_USB_PHY1] = { 0x0cc, BIT(1) },
717*4882a593Smuzhiyun [RST_USB_HSIC] = { 0x0cc, BIT(2) },
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun [RST_MBUS] = { 0x0fc, BIT(31) },
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun [RST_BUS_MIPI_DSI] = { 0x2c0, BIT(1) },
722*4882a593Smuzhiyun [RST_BUS_SS] = { 0x2c0, BIT(5) },
723*4882a593Smuzhiyun [RST_BUS_DMA] = { 0x2c0, BIT(6) },
724*4882a593Smuzhiyun [RST_BUS_MMC0] = { 0x2c0, BIT(8) },
725*4882a593Smuzhiyun [RST_BUS_MMC1] = { 0x2c0, BIT(9) },
726*4882a593Smuzhiyun [RST_BUS_MMC2] = { 0x2c0, BIT(10) },
727*4882a593Smuzhiyun [RST_BUS_NAND] = { 0x2c0, BIT(13) },
728*4882a593Smuzhiyun [RST_BUS_DRAM] = { 0x2c0, BIT(14) },
729*4882a593Smuzhiyun [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) },
730*4882a593Smuzhiyun [RST_BUS_SPI0] = { 0x2c0, BIT(20) },
731*4882a593Smuzhiyun [RST_BUS_SPI1] = { 0x2c0, BIT(21) },
732*4882a593Smuzhiyun [RST_BUS_OTG] = { 0x2c0, BIT(24) },
733*4882a593Smuzhiyun [RST_BUS_EHCI] = { 0x2c0, BIT(26) },
734*4882a593Smuzhiyun [RST_BUS_OHCI] = { 0x2c0, BIT(29) },
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun [RST_BUS_VE] = { 0x2c4, BIT(0) },
737*4882a593Smuzhiyun [RST_BUS_LCD] = { 0x2c4, BIT(4) },
738*4882a593Smuzhiyun [RST_BUS_CSI] = { 0x2c4, BIT(8) },
739*4882a593Smuzhiyun [RST_BUS_DE_BE] = { 0x2c4, BIT(12) },
740*4882a593Smuzhiyun [RST_BUS_DE_FE] = { 0x2c4, BIT(14) },
741*4882a593Smuzhiyun [RST_BUS_GPU] = { 0x2c4, BIT(20) },
742*4882a593Smuzhiyun [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) },
743*4882a593Smuzhiyun [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) },
744*4882a593Smuzhiyun [RST_BUS_DRC] = { 0x2c4, BIT(25) },
745*4882a593Smuzhiyun [RST_BUS_SAT] = { 0x2c4, BIT(26) },
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun [RST_BUS_LVDS] = { 0x2c8, BIT(0) },
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun [RST_BUS_CODEC] = { 0x2d0, BIT(0) },
750*4882a593Smuzhiyun [RST_BUS_I2S0] = { 0x2d0, BIT(12) },
751*4882a593Smuzhiyun [RST_BUS_I2S1] = { 0x2d0, BIT(13) },
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun [RST_BUS_I2C0] = { 0x2d8, BIT(0) },
754*4882a593Smuzhiyun [RST_BUS_I2C1] = { 0x2d8, BIT(1) },
755*4882a593Smuzhiyun [RST_BUS_I2C2] = { 0x2d8, BIT(2) },
756*4882a593Smuzhiyun [RST_BUS_UART0] = { 0x2d8, BIT(16) },
757*4882a593Smuzhiyun [RST_BUS_UART1] = { 0x2d8, BIT(17) },
758*4882a593Smuzhiyun [RST_BUS_UART2] = { 0x2d8, BIT(18) },
759*4882a593Smuzhiyun [RST_BUS_UART3] = { 0x2d8, BIT(19) },
760*4882a593Smuzhiyun [RST_BUS_UART4] = { 0x2d8, BIT(20) },
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun8i_a33_ccu_desc = {
764*4882a593Smuzhiyun .ccu_clks = sun8i_a33_ccu_clks,
765*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun8i_a33_ccu_clks),
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun .hw_clks = &sun8i_a33_hw_clks,
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun .resets = sun8i_a33_ccu_resets,
770*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun8i_a33_ccu_resets),
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun static struct ccu_pll_nb sun8i_a33_pll_cpu_nb = {
774*4882a593Smuzhiyun .common = &pll_cpux_clk.common,
775*4882a593Smuzhiyun /* copy from pll_cpux_clk */
776*4882a593Smuzhiyun .enable = BIT(31),
777*4882a593Smuzhiyun .lock = BIT(28),
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun static struct ccu_mux_nb sun8i_a33_cpu_nb = {
781*4882a593Smuzhiyun .common = &cpux_clk.common,
782*4882a593Smuzhiyun .cm = &cpux_clk.mux,
783*4882a593Smuzhiyun .delay_us = 1, /* > 8 clock cycles at 24 MHz */
784*4882a593Smuzhiyun .bypass_index = 1, /* index of 24 MHz oscillator */
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun
sun8i_a33_ccu_setup(struct device_node * node)787*4882a593Smuzhiyun static void __init sun8i_a33_ccu_setup(struct device_node *node)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun void __iomem *reg;
790*4882a593Smuzhiyun u32 val;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
793*4882a593Smuzhiyun if (IS_ERR(reg)) {
794*4882a593Smuzhiyun pr_err("%pOF: Could not map the clock registers\n", node);
795*4882a593Smuzhiyun return;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* Force the PLL-Audio-1x divider to 1 */
799*4882a593Smuzhiyun val = readl(reg + SUN8I_A33_PLL_AUDIO_REG);
800*4882a593Smuzhiyun val &= ~GENMASK(19, 16);
801*4882a593Smuzhiyun writel(val | (0 << 16), reg + SUN8I_A33_PLL_AUDIO_REG);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* Force PLL-MIPI to MIPI mode */
804*4882a593Smuzhiyun val = readl(reg + SUN8I_A33_PLL_MIPI_REG);
805*4882a593Smuzhiyun val &= ~BIT(16);
806*4882a593Smuzhiyun writel(val, reg + SUN8I_A33_PLL_MIPI_REG);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun sunxi_ccu_probe(node, reg, &sun8i_a33_ccu_desc);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Gate then ungate PLL CPU after any rate changes */
811*4882a593Smuzhiyun ccu_pll_notifier_register(&sun8i_a33_pll_cpu_nb);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* Reparent CPU during PLL CPU rate changes */
814*4882a593Smuzhiyun ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk,
815*4882a593Smuzhiyun &sun8i_a33_cpu_nb);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun CLK_OF_DECLARE(sun8i_a33_ccu, "allwinner,sun8i-a33-ccu",
818*4882a593Smuzhiyun sun8i_a33_ccu_setup);
819