xref: /OK3568_Linux_fs/kernel/drivers/clk/sunxi-ng/ccu-sun6i-a31.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016 Chen-Yu Tsai
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Chen-Yu Tsai <wens@csie.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on ccu-sun8i-h3.c by Maxime Ripard.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "ccu_common.h"
15*4882a593Smuzhiyun #include "ccu_reset.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "ccu_div.h"
18*4882a593Smuzhiyun #include "ccu_gate.h"
19*4882a593Smuzhiyun #include "ccu_mp.h"
20*4882a593Smuzhiyun #include "ccu_mult.h"
21*4882a593Smuzhiyun #include "ccu_mux.h"
22*4882a593Smuzhiyun #include "ccu_nk.h"
23*4882a593Smuzhiyun #include "ccu_nkm.h"
24*4882a593Smuzhiyun #include "ccu_nkmp.h"
25*4882a593Smuzhiyun #include "ccu_nm.h"
26*4882a593Smuzhiyun #include "ccu_phase.h"
27*4882a593Smuzhiyun #include "ccu_sdm.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "ccu-sun6i-a31.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_cpu_clk, "pll-cpu",
32*4882a593Smuzhiyun 				     "osc24M", 0x000,
33*4882a593Smuzhiyun 				     8, 5,	/* N */
34*4882a593Smuzhiyun 				     4, 2,	/* K */
35*4882a593Smuzhiyun 				     0, 2,	/* M */
36*4882a593Smuzhiyun 				     BIT(31),	/* gate */
37*4882a593Smuzhiyun 				     BIT(28),	/* lock */
38*4882a593Smuzhiyun 				     0);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
42*4882a593Smuzhiyun  * the base (2x, 4x and 8x), and one variable divider (the one true
43*4882a593Smuzhiyun  * pll audio).
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * With sigma-delta modulation for fractional-N on the audio PLL,
46*4882a593Smuzhiyun  * we have to use specific dividers. This means the variable divider
47*4882a593Smuzhiyun  * can no longer be used, as the audio codec requests the exact clock
48*4882a593Smuzhiyun  * rates we support through this mechanism. So we now hard code the
49*4882a593Smuzhiyun  * variable divider to 1. This means the clock rates will no longer
50*4882a593Smuzhiyun  * match the clock names.
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun #define SUN6I_A31_PLL_AUDIO_REG	0x008
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static struct ccu_sdm_setting pll_audio_sdm_table[] = {
55*4882a593Smuzhiyun 	{ .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
56*4882a593Smuzhiyun 	{ .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_SDM_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
60*4882a593Smuzhiyun 				       "osc24M", 0x008,
61*4882a593Smuzhiyun 				       8, 7,	/* N */
62*4882a593Smuzhiyun 				       0, 5,	/* M */
63*4882a593Smuzhiyun 				       pll_audio_sdm_table, BIT(24),
64*4882a593Smuzhiyun 				       0x284, BIT(31),
65*4882a593Smuzhiyun 				       BIT(31),	/* gate */
66*4882a593Smuzhiyun 				       BIT(28),	/* lock */
67*4882a593Smuzhiyun 				       CLK_SET_RATE_UNGATE);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_video0_clk, "pll-video0",
70*4882a593Smuzhiyun 					"osc24M", 0x010,
71*4882a593Smuzhiyun 					8, 7,		/* N */
72*4882a593Smuzhiyun 					0, 4,		/* M */
73*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
74*4882a593Smuzhiyun 					BIT(25),	/* frac select */
75*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
76*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
77*4882a593Smuzhiyun 					BIT(31),	/* gate */
78*4882a593Smuzhiyun 					BIT(28),	/* lock */
79*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
82*4882a593Smuzhiyun 					"osc24M", 0x018,
83*4882a593Smuzhiyun 					8, 7,		/* N */
84*4882a593Smuzhiyun 					0, 4,		/* M */
85*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
86*4882a593Smuzhiyun 					BIT(25),	/* frac select */
87*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
88*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
89*4882a593Smuzhiyun 					BIT(31),	/* gate */
90*4882a593Smuzhiyun 					BIT(28),	/* lock */
91*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr_clk, "pll-ddr",
94*4882a593Smuzhiyun 				    "osc24M", 0x020,
95*4882a593Smuzhiyun 				    8, 5,	/* N */
96*4882a593Smuzhiyun 				    4, 2,	/* K */
97*4882a593Smuzhiyun 				    0, 2,	/* M */
98*4882a593Smuzhiyun 				    BIT(31),	/* gate */
99*4882a593Smuzhiyun 				    BIT(28),	/* lock */
100*4882a593Smuzhiyun 				    CLK_SET_RATE_UNGATE);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static SUNXI_CCU_NK_WITH_GATE_LOCK_POSTDIV(pll_periph_clk, "pll-periph",
103*4882a593Smuzhiyun 					   "osc24M", 0x028,
104*4882a593Smuzhiyun 					   8, 5,	/* N */
105*4882a593Smuzhiyun 					   4, 2,	/* K */
106*4882a593Smuzhiyun 					   BIT(31),	/* gate */
107*4882a593Smuzhiyun 					   BIT(28),	/* lock */
108*4882a593Smuzhiyun 					   2,		/* post-div */
109*4882a593Smuzhiyun 					   CLK_SET_RATE_UNGATE);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_video1_clk, "pll-video1",
112*4882a593Smuzhiyun 					"osc24M", 0x030,
113*4882a593Smuzhiyun 					8, 7,		/* N */
114*4882a593Smuzhiyun 					0, 4,		/* M */
115*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
116*4882a593Smuzhiyun 					BIT(25),	/* frac select */
117*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
118*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
119*4882a593Smuzhiyun 					BIT(31),	/* gate */
120*4882a593Smuzhiyun 					BIT(28),	/* lock */
121*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu",
124*4882a593Smuzhiyun 					"osc24M", 0x038,
125*4882a593Smuzhiyun 					8, 7,		/* N */
126*4882a593Smuzhiyun 					0, 4,		/* M */
127*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
128*4882a593Smuzhiyun 					BIT(25),	/* frac select */
129*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
130*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
131*4882a593Smuzhiyun 					BIT(31),	/* gate */
132*4882a593Smuzhiyun 					BIT(28),	/* lock */
133*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * The MIPI PLL has 2 modes: "MIPI" and "HDMI".
137*4882a593Smuzhiyun  *
138*4882a593Smuzhiyun  * The MIPI mode is a standard NKM-style clock. The HDMI mode is an
139*4882a593Smuzhiyun  * integer / fractional clock with switchable multipliers and dividers.
140*4882a593Smuzhiyun  * This is not supported here. We hardcode the PLL to MIPI mode.
141*4882a593Smuzhiyun  */
142*4882a593Smuzhiyun #define SUN6I_A31_PLL_MIPI_REG	0x040
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const char * const pll_mipi_parents[] = { "pll-video0", "pll-video1" };
145*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_MUX_GATE_LOCK(pll_mipi_clk, "pll-mipi",
146*4882a593Smuzhiyun 					pll_mipi_parents, 0x040,
147*4882a593Smuzhiyun 					8, 4,	/* N */
148*4882a593Smuzhiyun 					4, 2,	/* K */
149*4882a593Smuzhiyun 					0, 4,	/* M */
150*4882a593Smuzhiyun 					21, 0,	/* mux */
151*4882a593Smuzhiyun 					BIT(31) | BIT(23) | BIT(22), /* gate */
152*4882a593Smuzhiyun 					BIT(28),	/* lock */
153*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll9_clk, "pll9",
156*4882a593Smuzhiyun 					"osc24M", 0x044,
157*4882a593Smuzhiyun 					8, 7,		/* N */
158*4882a593Smuzhiyun 					0, 4,		/* M */
159*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
160*4882a593Smuzhiyun 					BIT(25),	/* frac select */
161*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
162*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
163*4882a593Smuzhiyun 					BIT(31),	/* gate */
164*4882a593Smuzhiyun 					BIT(28),	/* lock */
165*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll10_clk, "pll10",
168*4882a593Smuzhiyun 					"osc24M", 0x048,
169*4882a593Smuzhiyun 					8, 7,		/* N */
170*4882a593Smuzhiyun 					0, 4,		/* M */
171*4882a593Smuzhiyun 					BIT(24),	/* frac enable */
172*4882a593Smuzhiyun 					BIT(25),	/* frac select */
173*4882a593Smuzhiyun 					270000000,	/* frac rate 0 */
174*4882a593Smuzhiyun 					297000000,	/* frac rate 1 */
175*4882a593Smuzhiyun 					BIT(31),	/* gate */
176*4882a593Smuzhiyun 					BIT(28),	/* lock */
177*4882a593Smuzhiyun 					CLK_SET_RATE_UNGATE);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const char * const cpux_parents[] = { "osc32k", "osc24M",
180*4882a593Smuzhiyun 					     "pll-cpu", "pll-cpu" };
181*4882a593Smuzhiyun static SUNXI_CCU_MUX(cpu_clk, "cpu", cpux_parents,
182*4882a593Smuzhiyun 		     0x050, 16, 2, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static struct clk_div_table axi_div_table[] = {
185*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
186*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
187*4882a593Smuzhiyun 	{ .val = 2, .div = 3 },
188*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
189*4882a593Smuzhiyun 	{ .val = 4, .div = 4 },
190*4882a593Smuzhiyun 	{ .val = 5, .div = 4 },
191*4882a593Smuzhiyun 	{ .val = 6, .div = 4 },
192*4882a593Smuzhiyun 	{ .val = 7, .div = 4 },
193*4882a593Smuzhiyun 	{ /* Sentinel */ },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(axi_clk, "axi", "cpu",
197*4882a593Smuzhiyun 			   0x050, 0, 3, axi_div_table, 0);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define SUN6I_A31_AHB1_REG  0x054
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const char * const ahb1_parents[] = { "osc32k", "osc24M",
202*4882a593Smuzhiyun 					     "axi", "pll-periph" };
203*4882a593Smuzhiyun static const struct ccu_mux_var_prediv ahb1_predivs[] = {
204*4882a593Smuzhiyun 	{ .index = 3, .shift = 6, .width = 2 },
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct ccu_div ahb1_clk = {
208*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	.mux		= {
211*4882a593Smuzhiyun 		.shift	= 12,
212*4882a593Smuzhiyun 		.width	= 2,
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		.var_predivs	= ahb1_predivs,
215*4882a593Smuzhiyun 		.n_var_predivs	= ARRAY_SIZE(ahb1_predivs),
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	.common		= {
219*4882a593Smuzhiyun 		.reg		= 0x054,
220*4882a593Smuzhiyun 		.features	= CCU_FEATURE_VARIABLE_PREDIV,
221*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("ahb1",
222*4882a593Smuzhiyun 						      ahb1_parents,
223*4882a593Smuzhiyun 						      &ccu_div_ops,
224*4882a593Smuzhiyun 						      0),
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct clk_div_table apb1_div_table[] = {
229*4882a593Smuzhiyun 	{ .val = 0, .div = 2 },
230*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
231*4882a593Smuzhiyun 	{ .val = 2, .div = 4 },
232*4882a593Smuzhiyun 	{ .val = 3, .div = 8 },
233*4882a593Smuzhiyun 	{ /* Sentinel */ },
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
237*4882a593Smuzhiyun 			   0x054, 8, 2, apb1_div_table, 0);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const char * const apb2_parents[] = { "osc32k", "osc24M",
240*4882a593Smuzhiyun 					     "pll-periph", "pll-periph" };
241*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
242*4882a593Smuzhiyun 			     0, 5,	/* M */
243*4882a593Smuzhiyun 			     16, 2,	/* P */
244*4882a593Smuzhiyun 			     24, 2,	/* mux */
245*4882a593Smuzhiyun 			     0);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_mipidsi_clk,	"ahb1-mipidsi",	"ahb1",
248*4882a593Smuzhiyun 		      0x060, BIT(1), 0);
249*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ss_clk,	"ahb1-ss",	"ahb1",
250*4882a593Smuzhiyun 		      0x060, BIT(5), 0);
251*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_dma_clk,	"ahb1-dma",	"ahb1",
252*4882a593Smuzhiyun 		      0x060, BIT(6), 0);
253*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_mmc0_clk,	"ahb1-mmc0",	"ahb1",
254*4882a593Smuzhiyun 		      0x060, BIT(8), 0);
255*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_mmc1_clk,	"ahb1-mmc1",	"ahb1",
256*4882a593Smuzhiyun 		      0x060, BIT(9), 0);
257*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_mmc2_clk,	"ahb1-mmc2",	"ahb1",
258*4882a593Smuzhiyun 		      0x060, BIT(10), 0);
259*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_mmc3_clk,	"ahb1-mmc3",	"ahb1",
260*4882a593Smuzhiyun 		      0x060, BIT(11), 0);
261*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_nand1_clk,	"ahb1-nand1",	"ahb1",
262*4882a593Smuzhiyun 		      0x060, BIT(12), 0);
263*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_nand0_clk,	"ahb1-nand0",	"ahb1",
264*4882a593Smuzhiyun 		      0x060, BIT(13), 0);
265*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_sdram_clk,	"ahb1-sdram",	"ahb1",
266*4882a593Smuzhiyun 		      0x060, BIT(14), 0);
267*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_emac_clk,	"ahb1-emac",	"ahb1",
268*4882a593Smuzhiyun 		      0x060, BIT(17), 0);
269*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ts_clk,	"ahb1-ts",	"ahb1",
270*4882a593Smuzhiyun 		      0x060, BIT(18), 0);
271*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_hstimer_clk,	"ahb1-hstimer",	"ahb1",
272*4882a593Smuzhiyun 		      0x060, BIT(19), 0);
273*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_spi0_clk,	"ahb1-spi0",	"ahb1",
274*4882a593Smuzhiyun 		      0x060, BIT(20), 0);
275*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_spi1_clk,	"ahb1-spi1",	"ahb1",
276*4882a593Smuzhiyun 		      0x060, BIT(21), 0);
277*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_spi2_clk,	"ahb1-spi2",	"ahb1",
278*4882a593Smuzhiyun 		      0x060, BIT(22), 0);
279*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_spi3_clk,	"ahb1-spi3",	"ahb1",
280*4882a593Smuzhiyun 		      0x060, BIT(23), 0);
281*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_otg_clk,	"ahb1-otg",	"ahb1",
282*4882a593Smuzhiyun 		      0x060, BIT(24), 0);
283*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ehci0_clk,	"ahb1-ehci0",	"ahb1",
284*4882a593Smuzhiyun 		      0x060, BIT(26), 0);
285*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ehci1_clk,	"ahb1-ehci1",	"ahb1",
286*4882a593Smuzhiyun 		      0x060, BIT(27), 0);
287*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ohci0_clk,	"ahb1-ohci0",	"ahb1",
288*4882a593Smuzhiyun 		      0x060, BIT(29), 0);
289*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ohci1_clk,	"ahb1-ohci1",	"ahb1",
290*4882a593Smuzhiyun 		      0x060, BIT(30), 0);
291*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ohci2_clk,	"ahb1-ohci2",	"ahb1",
292*4882a593Smuzhiyun 		      0x060, BIT(31), 0);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_ve_clk,	"ahb1-ve",	"ahb1",
295*4882a593Smuzhiyun 		      0x064, BIT(0), 0);
296*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_lcd0_clk,	"ahb1-lcd0",	"ahb1",
297*4882a593Smuzhiyun 		      0x064, BIT(4), 0);
298*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_lcd1_clk,	"ahb1-lcd1",	"ahb1",
299*4882a593Smuzhiyun 		      0x064, BIT(5), 0);
300*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_csi_clk,	"ahb1-csi",	"ahb1",
301*4882a593Smuzhiyun 		      0x064, BIT(8), 0);
302*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_hdmi_clk,	"ahb1-hdmi",	"ahb1",
303*4882a593Smuzhiyun 		      0x064, BIT(11), 0);
304*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_be0_clk,	"ahb1-be0",	"ahb1",
305*4882a593Smuzhiyun 		      0x064, BIT(12), 0);
306*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_be1_clk,	"ahb1-be1",	"ahb1",
307*4882a593Smuzhiyun 		      0x064, BIT(13), 0);
308*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_fe0_clk,	"ahb1-fe0",	"ahb1",
309*4882a593Smuzhiyun 		      0x064, BIT(14), 0);
310*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_fe1_clk,	"ahb1-fe1",	"ahb1",
311*4882a593Smuzhiyun 		      0x064, BIT(15), 0);
312*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_mp_clk,	"ahb1-mp",	"ahb1",
313*4882a593Smuzhiyun 		      0x064, BIT(18), 0);
314*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_gpu_clk,	"ahb1-gpu",	"ahb1",
315*4882a593Smuzhiyun 		      0x064, BIT(20), 0);
316*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_deu0_clk,	"ahb1-deu0",	"ahb1",
317*4882a593Smuzhiyun 		      0x064, BIT(23), 0);
318*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_deu1_clk,	"ahb1-deu1",	"ahb1",
319*4882a593Smuzhiyun 		      0x064, BIT(24), 0);
320*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_drc0_clk,	"ahb1-drc0",	"ahb1",
321*4882a593Smuzhiyun 		      0x064, BIT(25), 0);
322*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb1_drc1_clk,	"ahb1-drc1",	"ahb1",
323*4882a593Smuzhiyun 		      0x064, BIT(26), 0);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_codec_clk,	"apb1-codec",	"apb1",
326*4882a593Smuzhiyun 		      0x068, BIT(0), 0);
327*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_spdif_clk,	"apb1-spdif",	"apb1",
328*4882a593Smuzhiyun 		      0x068, BIT(1), 0);
329*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_digital_mic_clk,	"apb1-digital-mic",	"apb1",
330*4882a593Smuzhiyun 		      0x068, BIT(4), 0);
331*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_pio_clk,	"apb1-pio",	"apb1",
332*4882a593Smuzhiyun 		      0x068, BIT(5), 0);
333*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_daudio0_clk,	"apb1-daudio0",	"apb1",
334*4882a593Smuzhiyun 		      0x068, BIT(12), 0);
335*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_daudio1_clk,	"apb1-daudio1",	"apb1",
336*4882a593Smuzhiyun 		      0x068, BIT(13), 0);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_i2c0_clk,	"apb2-i2c0",	"apb2",
339*4882a593Smuzhiyun 		      0x06c, BIT(0), 0);
340*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_i2c1_clk,	"apb2-i2c1",	"apb2",
341*4882a593Smuzhiyun 		      0x06c, BIT(1), 0);
342*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_i2c2_clk,	"apb2-i2c2",	"apb2",
343*4882a593Smuzhiyun 		      0x06c, BIT(2), 0);
344*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_i2c3_clk,	"apb2-i2c3",	"apb2",
345*4882a593Smuzhiyun 		      0x06c, BIT(3), 0);
346*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_uart0_clk,	"apb2-uart0",	"apb2",
347*4882a593Smuzhiyun 		      0x06c, BIT(16), 0);
348*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_uart1_clk,	"apb2-uart1",	"apb2",
349*4882a593Smuzhiyun 		      0x06c, BIT(17), 0);
350*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_uart2_clk,	"apb2-uart2",	"apb2",
351*4882a593Smuzhiyun 		      0x06c, BIT(18), 0);
352*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_uart3_clk,	"apb2-uart3",	"apb2",
353*4882a593Smuzhiyun 		      0x06c, BIT(19), 0);
354*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_uart4_clk,	"apb2-uart4",	"apb2",
355*4882a593Smuzhiyun 		      0x06c, BIT(20), 0);
356*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb2_uart5_clk,	"apb2-uart5",	"apb2",
357*4882a593Smuzhiyun 		      0x06c, BIT(21), 0);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const char * const mod0_default_parents[] = { "osc24M", "pll-periph" };
360*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand0_clk, "nand0", mod0_default_parents,
361*4882a593Smuzhiyun 				  0x080,
362*4882a593Smuzhiyun 				  0, 4,		/* M */
363*4882a593Smuzhiyun 				  16, 2,	/* P */
364*4882a593Smuzhiyun 				  24, 2,	/* mux */
365*4882a593Smuzhiyun 				  BIT(31),	/* gate */
366*4882a593Smuzhiyun 				  0);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand1_clk, "nand1", mod0_default_parents,
369*4882a593Smuzhiyun 				  0x084,
370*4882a593Smuzhiyun 				  0, 4,		/* M */
371*4882a593Smuzhiyun 				  16, 2,	/* P */
372*4882a593Smuzhiyun 				  24, 2,	/* mux */
373*4882a593Smuzhiyun 				  BIT(31),	/* gate */
374*4882a593Smuzhiyun 				  0);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents,
377*4882a593Smuzhiyun 				  0x088,
378*4882a593Smuzhiyun 				  0, 4,		/* M */
379*4882a593Smuzhiyun 				  16, 2,	/* P */
380*4882a593Smuzhiyun 				  24, 2,	/* mux */
381*4882a593Smuzhiyun 				  BIT(31),	/* gate */
382*4882a593Smuzhiyun 				  0);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0_sample", "mmc0",
385*4882a593Smuzhiyun 		       0x088, 20, 3, 0);
386*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0_output", "mmc0",
387*4882a593Smuzhiyun 		       0x088, 8, 3, 0);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents,
390*4882a593Smuzhiyun 				  0x08c,
391*4882a593Smuzhiyun 				  0, 4,		/* M */
392*4882a593Smuzhiyun 				  16, 2,	/* P */
393*4882a593Smuzhiyun 				  24, 2,	/* mux */
394*4882a593Smuzhiyun 				  BIT(31),	/* gate */
395*4882a593Smuzhiyun 				  0);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1_sample", "mmc1",
398*4882a593Smuzhiyun 		       0x08c, 20, 3, 0);
399*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1_output", "mmc1",
400*4882a593Smuzhiyun 		       0x08c, 8, 3, 0);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents,
403*4882a593Smuzhiyun 				  0x090,
404*4882a593Smuzhiyun 				  0, 4,		/* M */
405*4882a593Smuzhiyun 				  16, 2,	/* P */
406*4882a593Smuzhiyun 				  24, 2,	/* mux */
407*4882a593Smuzhiyun 				  BIT(31),	/* gate */
408*4882a593Smuzhiyun 				  0);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2_sample", "mmc2",
411*4882a593Smuzhiyun 		       0x090, 20, 3, 0);
412*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2_output", "mmc2",
413*4882a593Smuzhiyun 		       0x090, 8, 3, 0);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc3_clk, "mmc3", mod0_default_parents,
416*4882a593Smuzhiyun 				  0x094,
417*4882a593Smuzhiyun 				  0, 4,		/* M */
418*4882a593Smuzhiyun 				  16, 2,	/* P */
419*4882a593Smuzhiyun 				  24, 2,	/* mux */
420*4882a593Smuzhiyun 				  BIT(31),	/* gate */
421*4882a593Smuzhiyun 				  0);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc3_sample_clk, "mmc3_sample", "mmc3",
424*4882a593Smuzhiyun 		       0x094, 20, 3, 0);
425*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc3_output_clk, "mmc3_output", "mmc3",
426*4882a593Smuzhiyun 		       0x094, 8, 3, 0);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", mod0_default_parents, 0x098,
429*4882a593Smuzhiyun 				  0, 4,		/* M */
430*4882a593Smuzhiyun 				  16, 2,	/* P */
431*4882a593Smuzhiyun 				  24, 2,	/* mux */
432*4882a593Smuzhiyun 				  BIT(31),	/* gate */
433*4882a593Smuzhiyun 				  0);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ss_clk, "ss", mod0_default_parents, 0x09c,
436*4882a593Smuzhiyun 				  0, 4,		/* M */
437*4882a593Smuzhiyun 				  16, 2,	/* P */
438*4882a593Smuzhiyun 				  24, 2,	/* mux */
439*4882a593Smuzhiyun 				  BIT(31),	/* gate */
440*4882a593Smuzhiyun 				  0);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
443*4882a593Smuzhiyun 				  0, 4,		/* M */
444*4882a593Smuzhiyun 				  16, 2,	/* P */
445*4882a593Smuzhiyun 				  24, 2,	/* mux */
446*4882a593Smuzhiyun 				  BIT(31),	/* gate */
447*4882a593Smuzhiyun 				  0);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
450*4882a593Smuzhiyun 				  0, 4,		/* M */
451*4882a593Smuzhiyun 				  16, 2,	/* P */
452*4882a593Smuzhiyun 				  24, 2,	/* mux */
453*4882a593Smuzhiyun 				  BIT(31),	/* gate */
454*4882a593Smuzhiyun 				  0);
455*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi2_clk, "spi2", mod0_default_parents, 0x0a8,
456*4882a593Smuzhiyun 				  0, 4,		/* M */
457*4882a593Smuzhiyun 				  16, 2,	/* P */
458*4882a593Smuzhiyun 				  24, 2,	/* mux */
459*4882a593Smuzhiyun 				  BIT(31),	/* gate */
460*4882a593Smuzhiyun 				  0);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi3_clk, "spi3", mod0_default_parents, 0x0ac,
463*4882a593Smuzhiyun 				  0, 4,		/* M */
464*4882a593Smuzhiyun 				  16, 2,	/* P */
465*4882a593Smuzhiyun 				  24, 2,	/* mux */
466*4882a593Smuzhiyun 				  BIT(31),	/* gate */
467*4882a593Smuzhiyun 				  0);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun static const char * const daudio_parents[] = { "pll-audio-8x", "pll-audio-4x",
470*4882a593Smuzhiyun 					       "pll-audio-2x", "pll-audio" };
471*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(daudio0_clk, "daudio0", daudio_parents,
472*4882a593Smuzhiyun 			       0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
473*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(daudio1_clk, "daudio1", daudio_parents,
474*4882a593Smuzhiyun 			       0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(spdif_clk, "spdif", daudio_parents,
477*4882a593Smuzhiyun 			       0x0c0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy0_clk,	"usb-phy0",	"osc24M",
480*4882a593Smuzhiyun 		      0x0cc, BIT(8), 0);
481*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy1_clk,	"usb-phy1",	"osc24M",
482*4882a593Smuzhiyun 		      0x0cc, BIT(9), 0);
483*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy2_clk,	"usb-phy2",	"osc24M",
484*4882a593Smuzhiyun 		      0x0cc, BIT(10), 0);
485*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci0_clk,	"usb-ohci0",	"osc24M",
486*4882a593Smuzhiyun 		      0x0cc, BIT(16), 0);
487*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci1_clk,	"usb-ohci1",	"osc24M",
488*4882a593Smuzhiyun 		      0x0cc, BIT(17), 0);
489*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci2_clk,	"usb-ohci2",	"osc24M",
490*4882a593Smuzhiyun 		      0x0cc, BIT(18), 0);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /* TODO emac clk not supported yet */
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static const char * const dram_parents[] = { "pll-ddr", "pll-periph" };
495*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mdfs_clk, "mdfs", dram_parents, 0x0f0,
496*4882a593Smuzhiyun 				  0, 4,		/* M */
497*4882a593Smuzhiyun 				  16, 2,	/* P */
498*4882a593Smuzhiyun 				  24, 2,	/* mux */
499*4882a593Smuzhiyun 				  BIT(31),	/* gate */
500*4882a593Smuzhiyun 				  CLK_IS_CRITICAL);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX(sdram0_clk, "sdram0", dram_parents,
503*4882a593Smuzhiyun 			    0x0f4, 0, 4, 4, 1, CLK_IS_CRITICAL);
504*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX(sdram1_clk, "sdram1", dram_parents,
505*4882a593Smuzhiyun 			    0x0f4, 8, 4, 12, 1, CLK_IS_CRITICAL);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ve_clk,	"dram-ve",	"mdfs",
508*4882a593Smuzhiyun 		      0x100, BIT(0), 0);
509*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi_isp_clk,	"dram-csi-isp",	"mdfs",
510*4882a593Smuzhiyun 		      0x100, BIT(1), 0);
511*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ts_clk,	"dram-ts",	"mdfs",
512*4882a593Smuzhiyun 		      0x100, BIT(3), 0);
513*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_drc0_clk,	"dram-drc0",	"mdfs",
514*4882a593Smuzhiyun 		      0x100, BIT(16), 0);
515*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_drc1_clk,	"dram-drc1",	"mdfs",
516*4882a593Smuzhiyun 		      0x100, BIT(17), 0);
517*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_deu0_clk,	"dram-deu0",	"mdfs",
518*4882a593Smuzhiyun 		      0x100, BIT(18), 0);
519*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_deu1_clk,	"dram-deu1",	"mdfs",
520*4882a593Smuzhiyun 		      0x100, BIT(19), 0);
521*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_fe0_clk,	"dram-fe0",	"mdfs",
522*4882a593Smuzhiyun 		      0x100, BIT(24), 0);
523*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_fe1_clk,	"dram-fe1",	"mdfs",
524*4882a593Smuzhiyun 		      0x100, BIT(25), 0);
525*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_be0_clk,	"dram-be0",	"mdfs",
526*4882a593Smuzhiyun 		      0x100, BIT(26), 0);
527*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_be1_clk,	"dram-be1",	"mdfs",
528*4882a593Smuzhiyun 		      0x100, BIT(27), 0);
529*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_mp_clk,	"dram-mp",	"mdfs",
530*4882a593Smuzhiyun 		      0x100, BIT(28), 0);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun static const char * const de_parents[] = { "pll-video0", "pll-video1",
533*4882a593Smuzhiyun 					   "pll-periph-2x", "pll-gpu",
534*4882a593Smuzhiyun 					   "pll9", "pll10" };
535*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(be0_clk, "be0", de_parents,
536*4882a593Smuzhiyun 				 0x104, 0, 4, 24, 3, BIT(31), 0);
537*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(be1_clk, "be1", de_parents,
538*4882a593Smuzhiyun 				 0x108, 0, 4, 24, 3, BIT(31), 0);
539*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(fe0_clk, "fe0", de_parents,
540*4882a593Smuzhiyun 				 0x10c, 0, 4, 24, 3, BIT(31), 0);
541*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(fe1_clk, "fe1", de_parents,
542*4882a593Smuzhiyun 				 0x110, 0, 4, 24, 3, BIT(31), 0);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun static const char * const mp_parents[] = { "pll-video0", "pll-video1",
545*4882a593Smuzhiyun 					   "pll9", "pll10" };
546*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mp_clk, "mp", mp_parents,
547*4882a593Smuzhiyun 				 0x114, 0, 4, 24, 3, BIT(31), 0);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun static const char * const lcd_ch0_parents[] = { "pll-video0", "pll-video1",
550*4882a593Smuzhiyun 						"pll-video0-2x",
551*4882a593Smuzhiyun 						"pll-video1-2x", "pll-mipi" };
552*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(lcd0_ch0_clk, "lcd0-ch0", lcd_ch0_parents,
553*4882a593Smuzhiyun 			       0x118, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
554*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(lcd1_ch0_clk, "lcd1-ch0", lcd_ch0_parents,
555*4882a593Smuzhiyun 			       0x11c, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static const char * const lcd_ch1_parents[] = { "pll-video0", "pll-video1",
558*4882a593Smuzhiyun 						"pll-video0-2x",
559*4882a593Smuzhiyun 						"pll-video1-2x" };
560*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(lcd0_ch1_clk, "lcd0-ch1", lcd_ch1_parents,
561*4882a593Smuzhiyun 				 0x12c, 0, 4, 24, 3, BIT(31),
562*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
563*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(lcd1_ch1_clk, "lcd1-ch1", lcd_ch1_parents,
564*4882a593Smuzhiyun 				 0x130, 0, 4, 24, 3, BIT(31),
565*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static const char * const csi_sclk_parents[] = { "pll-video0", "pll-video1",
568*4882a593Smuzhiyun 						 "pll9", "pll10", "pll-mipi",
569*4882a593Smuzhiyun 						 "pll-ve" };
570*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi0_sclk_clk, "csi0-sclk", csi_sclk_parents,
571*4882a593Smuzhiyun 				 0x134, 16, 4, 24, 3, BIT(31), 0);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static const char * const csi_mclk_parents[] = { "pll-video0", "pll-video1",
574*4882a593Smuzhiyun 						 "osc24M" };
575*4882a593Smuzhiyun static const u8 csi_mclk_table[] = { 0, 1, 5 };
576*4882a593Smuzhiyun static struct ccu_div csi0_mclk_clk = {
577*4882a593Smuzhiyun 	.enable		= BIT(15),
578*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV(0, 4),
579*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX_TABLE(8, 3, csi_mclk_table),
580*4882a593Smuzhiyun 	.common		= {
581*4882a593Smuzhiyun 		.reg		= 0x134,
582*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("csi0-mclk",
583*4882a593Smuzhiyun 						      csi_mclk_parents,
584*4882a593Smuzhiyun 						      &ccu_div_ops,
585*4882a593Smuzhiyun 						      0),
586*4882a593Smuzhiyun 	},
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun static struct ccu_div csi1_mclk_clk = {
590*4882a593Smuzhiyun 	.enable		= BIT(15),
591*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV(0, 4),
592*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX_TABLE(8, 3, csi_mclk_table),
593*4882a593Smuzhiyun 	.common		= {
594*4882a593Smuzhiyun 		.reg		= 0x138,
595*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("csi1-mclk",
596*4882a593Smuzhiyun 						      csi_mclk_parents,
597*4882a593Smuzhiyun 						      &ccu_div_ops,
598*4882a593Smuzhiyun 						      0),
599*4882a593Smuzhiyun 	},
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
603*4882a593Smuzhiyun 			     0x13c, 16, 3, BIT(31), 0);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static SUNXI_CCU_GATE(codec_clk,	"codec",	"pll-audio",
606*4882a593Smuzhiyun 		      0x140, BIT(31), CLK_SET_RATE_PARENT);
607*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk,		"avs",		"osc24M",
608*4882a593Smuzhiyun 		      0x144, BIT(31), 0);
609*4882a593Smuzhiyun static SUNXI_CCU_GATE(digital_mic_clk,	"digital-mic",	"pll-audio",
610*4882a593Smuzhiyun 		      0x148, BIT(31), CLK_SET_RATE_PARENT);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", lcd_ch1_parents,
613*4882a593Smuzhiyun 				 0x150, 0, 4, 24, 2, BIT(31),
614*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static SUNXI_CCU_GATE(hdmi_ddc_clk, "ddc", "osc24M", 0x150, BIT(30), 0);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun static SUNXI_CCU_GATE(ps_clk, "ps", "lcd1-ch1", 0x140, BIT(31), 0);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static const char * const mbus_parents[] = { "osc24M", "pll-periph",
621*4882a593Smuzhiyun 					     "pll-ddr" };
622*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mbus0_clk, "mbus0", mbus_parents, 0x15c,
623*4882a593Smuzhiyun 				  0, 3,		/* M */
624*4882a593Smuzhiyun 				  16, 2,	/* P */
625*4882a593Smuzhiyun 				  24, 2,	/* mux */
626*4882a593Smuzhiyun 				  BIT(31),	/* gate */
627*4882a593Smuzhiyun 				  CLK_IS_CRITICAL);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mbus1_clk, "mbus1", mbus_parents, 0x160,
630*4882a593Smuzhiyun 				  0, 3,		/* M */
631*4882a593Smuzhiyun 				  16, 2,	/* P */
632*4882a593Smuzhiyun 				  24, 2,	/* mux */
633*4882a593Smuzhiyun 				  BIT(31),	/* gate */
634*4882a593Smuzhiyun 				  CLK_IS_CRITICAL);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mipi_dsi_clk, "mipi-dsi", lcd_ch1_parents,
637*4882a593Smuzhiyun 				 0x168, 16, 3, 24, 2, BIT(31),
638*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
639*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mipi_dsi_dphy_clk, "mipi-dsi-dphy",
640*4882a593Smuzhiyun 				 lcd_ch1_parents, 0x168, 0, 3, 8, 2,
641*4882a593Smuzhiyun 				 BIT(15), CLK_SET_RATE_PARENT);
642*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mipi_csi_dphy_clk, "mipi-csi-dphy",
643*4882a593Smuzhiyun 				 lcd_ch1_parents, 0x16c, 0, 3, 8, 2,
644*4882a593Smuzhiyun 				 BIT(15), 0);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(iep_drc0_clk, "iep-drc0", de_parents,
647*4882a593Smuzhiyun 				 0x180, 0, 3, 24, 2, BIT(31), 0);
648*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(iep_drc1_clk, "iep-drc1", de_parents,
649*4882a593Smuzhiyun 				 0x184, 0, 3, 24, 2, BIT(31), 0);
650*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(iep_deu0_clk, "iep-deu0", de_parents,
651*4882a593Smuzhiyun 				 0x188, 0, 3, 24, 2, BIT(31), 0);
652*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(iep_deu1_clk, "iep-deu1", de_parents,
653*4882a593Smuzhiyun 				 0x18c, 0, 3, 24, 2, BIT(31), 0);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static const char * const gpu_parents[] = { "pll-gpu", "pll-periph-2x",
656*4882a593Smuzhiyun 					    "pll-video0", "pll-video1",
657*4882a593Smuzhiyun 					    "pll9", "pll10" };
658*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv gpu_predivs[] = {
659*4882a593Smuzhiyun 	{ .index = 1, .div = 3, },
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static struct ccu_div gpu_core_clk = {
663*4882a593Smuzhiyun 	.enable		= BIT(31),
664*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV(0, 3),
665*4882a593Smuzhiyun 	.mux		= {
666*4882a593Smuzhiyun 		.shift		= 24,
667*4882a593Smuzhiyun 		.width		= 3,
668*4882a593Smuzhiyun 		.fixed_predivs	= gpu_predivs,
669*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(gpu_predivs),
670*4882a593Smuzhiyun 	},
671*4882a593Smuzhiyun 	.common		= {
672*4882a593Smuzhiyun 		.reg		= 0x1a0,
673*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
674*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("gpu-core",
675*4882a593Smuzhiyun 						      gpu_parents,
676*4882a593Smuzhiyun 						      &ccu_div_ops,
677*4882a593Smuzhiyun 						      0),
678*4882a593Smuzhiyun 	},
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun static struct ccu_div gpu_memory_clk = {
682*4882a593Smuzhiyun 	.enable		= BIT(31),
683*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV(0, 3),
684*4882a593Smuzhiyun 	.mux		= {
685*4882a593Smuzhiyun 		.shift		= 24,
686*4882a593Smuzhiyun 		.width		= 3,
687*4882a593Smuzhiyun 		.fixed_predivs	= gpu_predivs,
688*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(gpu_predivs),
689*4882a593Smuzhiyun 	},
690*4882a593Smuzhiyun 	.common		= {
691*4882a593Smuzhiyun 		.reg		= 0x1a4,
692*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
693*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("gpu-memory",
694*4882a593Smuzhiyun 						      gpu_parents,
695*4882a593Smuzhiyun 						      &ccu_div_ops,
696*4882a593Smuzhiyun 						      0),
697*4882a593Smuzhiyun 	},
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun static struct ccu_div gpu_hyd_clk = {
701*4882a593Smuzhiyun 	.enable		= BIT(31),
702*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV(0, 3),
703*4882a593Smuzhiyun 	.mux		= {
704*4882a593Smuzhiyun 		.shift		= 24,
705*4882a593Smuzhiyun 		.width		= 3,
706*4882a593Smuzhiyun 		.fixed_predivs	= gpu_predivs,
707*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(gpu_predivs),
708*4882a593Smuzhiyun 	},
709*4882a593Smuzhiyun 	.common		= {
710*4882a593Smuzhiyun 		.reg		= 0x1a8,
711*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
712*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("gpu-hyd",
713*4882a593Smuzhiyun 						      gpu_parents,
714*4882a593Smuzhiyun 						      &ccu_div_ops,
715*4882a593Smuzhiyun 						      0),
716*4882a593Smuzhiyun 	},
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(ats_clk, "ats", mod0_default_parents, 0x1b0,
720*4882a593Smuzhiyun 				 0, 3,		/* M */
721*4882a593Smuzhiyun 				 24, 2,		/* mux */
722*4882a593Smuzhiyun 				 BIT(31),	/* gate */
723*4882a593Smuzhiyun 				 0);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(trace_clk, "trace", mod0_default_parents,
726*4882a593Smuzhiyun 				 0x1b0,
727*4882a593Smuzhiyun 				 0, 3,		/* M */
728*4882a593Smuzhiyun 				 24, 2,		/* mux */
729*4882a593Smuzhiyun 				 BIT(31),	/* gate */
730*4882a593Smuzhiyun 				 0);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun static const char * const clk_out_parents[] = { "osc24M", "osc32k", "osc24M",
733*4882a593Smuzhiyun 						"axi", "ahb1" };
734*4882a593Smuzhiyun static const u8 clk_out_table[] = { 0, 1, 2, 11, 13 };
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv clk_out_predivs[] = {
737*4882a593Smuzhiyun 	{ .index = 0, .div = 750, },
738*4882a593Smuzhiyun 	{ .index = 3, .div = 4, },
739*4882a593Smuzhiyun 	{ .index = 4, .div = 4, },
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static struct ccu_mp out_a_clk = {
743*4882a593Smuzhiyun 	.enable		= BIT(31),
744*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(8, 5),
745*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(20, 2),
746*4882a593Smuzhiyun 	.mux		= {
747*4882a593Smuzhiyun 		.shift		= 24,
748*4882a593Smuzhiyun 		.width		= 4,
749*4882a593Smuzhiyun 		.table		= clk_out_table,
750*4882a593Smuzhiyun 		.fixed_predivs	= clk_out_predivs,
751*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(clk_out_predivs),
752*4882a593Smuzhiyun 	},
753*4882a593Smuzhiyun 	.common		= {
754*4882a593Smuzhiyun 		.reg		= 0x300,
755*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
756*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("out-a",
757*4882a593Smuzhiyun 						      clk_out_parents,
758*4882a593Smuzhiyun 						      &ccu_mp_ops,
759*4882a593Smuzhiyun 						      0),
760*4882a593Smuzhiyun 	},
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static struct ccu_mp out_b_clk = {
764*4882a593Smuzhiyun 	.enable		= BIT(31),
765*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(8, 5),
766*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(20, 2),
767*4882a593Smuzhiyun 	.mux		= {
768*4882a593Smuzhiyun 		.shift		= 24,
769*4882a593Smuzhiyun 		.width		= 4,
770*4882a593Smuzhiyun 		.table		= clk_out_table,
771*4882a593Smuzhiyun 		.fixed_predivs	= clk_out_predivs,
772*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(clk_out_predivs),
773*4882a593Smuzhiyun 	},
774*4882a593Smuzhiyun 	.common		= {
775*4882a593Smuzhiyun 		.reg		= 0x304,
776*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
777*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("out-b",
778*4882a593Smuzhiyun 						      clk_out_parents,
779*4882a593Smuzhiyun 						      &ccu_mp_ops,
780*4882a593Smuzhiyun 						      0),
781*4882a593Smuzhiyun 	},
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun static struct ccu_mp out_c_clk = {
785*4882a593Smuzhiyun 	.enable		= BIT(31),
786*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(8, 5),
787*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(20, 2),
788*4882a593Smuzhiyun 	.mux		= {
789*4882a593Smuzhiyun 		.shift		= 24,
790*4882a593Smuzhiyun 		.width		= 4,
791*4882a593Smuzhiyun 		.table		= clk_out_table,
792*4882a593Smuzhiyun 		.fixed_predivs	= clk_out_predivs,
793*4882a593Smuzhiyun 		.n_predivs	= ARRAY_SIZE(clk_out_predivs),
794*4882a593Smuzhiyun 	},
795*4882a593Smuzhiyun 	.common		= {
796*4882a593Smuzhiyun 		.reg		= 0x308,
797*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_PREDIV,
798*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("out-c",
799*4882a593Smuzhiyun 						      clk_out_parents,
800*4882a593Smuzhiyun 						      &ccu_mp_ops,
801*4882a593Smuzhiyun 						      0),
802*4882a593Smuzhiyun 	},
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun static struct ccu_common *sun6i_a31_ccu_clks[] = {
806*4882a593Smuzhiyun 	&pll_cpu_clk.common,
807*4882a593Smuzhiyun 	&pll_audio_base_clk.common,
808*4882a593Smuzhiyun 	&pll_video0_clk.common,
809*4882a593Smuzhiyun 	&pll_ve_clk.common,
810*4882a593Smuzhiyun 	&pll_ddr_clk.common,
811*4882a593Smuzhiyun 	&pll_periph_clk.common,
812*4882a593Smuzhiyun 	&pll_video1_clk.common,
813*4882a593Smuzhiyun 	&pll_gpu_clk.common,
814*4882a593Smuzhiyun 	&pll_mipi_clk.common,
815*4882a593Smuzhiyun 	&pll9_clk.common,
816*4882a593Smuzhiyun 	&pll10_clk.common,
817*4882a593Smuzhiyun 	&cpu_clk.common,
818*4882a593Smuzhiyun 	&axi_clk.common,
819*4882a593Smuzhiyun 	&ahb1_clk.common,
820*4882a593Smuzhiyun 	&apb1_clk.common,
821*4882a593Smuzhiyun 	&apb2_clk.common,
822*4882a593Smuzhiyun 	&ahb1_mipidsi_clk.common,
823*4882a593Smuzhiyun 	&ahb1_ss_clk.common,
824*4882a593Smuzhiyun 	&ahb1_dma_clk.common,
825*4882a593Smuzhiyun 	&ahb1_mmc0_clk.common,
826*4882a593Smuzhiyun 	&ahb1_mmc1_clk.common,
827*4882a593Smuzhiyun 	&ahb1_mmc2_clk.common,
828*4882a593Smuzhiyun 	&ahb1_mmc3_clk.common,
829*4882a593Smuzhiyun 	&ahb1_nand1_clk.common,
830*4882a593Smuzhiyun 	&ahb1_nand0_clk.common,
831*4882a593Smuzhiyun 	&ahb1_sdram_clk.common,
832*4882a593Smuzhiyun 	&ahb1_emac_clk.common,
833*4882a593Smuzhiyun 	&ahb1_ts_clk.common,
834*4882a593Smuzhiyun 	&ahb1_hstimer_clk.common,
835*4882a593Smuzhiyun 	&ahb1_spi0_clk.common,
836*4882a593Smuzhiyun 	&ahb1_spi1_clk.common,
837*4882a593Smuzhiyun 	&ahb1_spi2_clk.common,
838*4882a593Smuzhiyun 	&ahb1_spi3_clk.common,
839*4882a593Smuzhiyun 	&ahb1_otg_clk.common,
840*4882a593Smuzhiyun 	&ahb1_ehci0_clk.common,
841*4882a593Smuzhiyun 	&ahb1_ehci1_clk.common,
842*4882a593Smuzhiyun 	&ahb1_ohci0_clk.common,
843*4882a593Smuzhiyun 	&ahb1_ohci1_clk.common,
844*4882a593Smuzhiyun 	&ahb1_ohci2_clk.common,
845*4882a593Smuzhiyun 	&ahb1_ve_clk.common,
846*4882a593Smuzhiyun 	&ahb1_lcd0_clk.common,
847*4882a593Smuzhiyun 	&ahb1_lcd1_clk.common,
848*4882a593Smuzhiyun 	&ahb1_csi_clk.common,
849*4882a593Smuzhiyun 	&ahb1_hdmi_clk.common,
850*4882a593Smuzhiyun 	&ahb1_be0_clk.common,
851*4882a593Smuzhiyun 	&ahb1_be1_clk.common,
852*4882a593Smuzhiyun 	&ahb1_fe0_clk.common,
853*4882a593Smuzhiyun 	&ahb1_fe1_clk.common,
854*4882a593Smuzhiyun 	&ahb1_mp_clk.common,
855*4882a593Smuzhiyun 	&ahb1_gpu_clk.common,
856*4882a593Smuzhiyun 	&ahb1_deu0_clk.common,
857*4882a593Smuzhiyun 	&ahb1_deu1_clk.common,
858*4882a593Smuzhiyun 	&ahb1_drc0_clk.common,
859*4882a593Smuzhiyun 	&ahb1_drc1_clk.common,
860*4882a593Smuzhiyun 	&apb1_codec_clk.common,
861*4882a593Smuzhiyun 	&apb1_spdif_clk.common,
862*4882a593Smuzhiyun 	&apb1_digital_mic_clk.common,
863*4882a593Smuzhiyun 	&apb1_pio_clk.common,
864*4882a593Smuzhiyun 	&apb1_daudio0_clk.common,
865*4882a593Smuzhiyun 	&apb1_daudio1_clk.common,
866*4882a593Smuzhiyun 	&apb2_i2c0_clk.common,
867*4882a593Smuzhiyun 	&apb2_i2c1_clk.common,
868*4882a593Smuzhiyun 	&apb2_i2c2_clk.common,
869*4882a593Smuzhiyun 	&apb2_i2c3_clk.common,
870*4882a593Smuzhiyun 	&apb2_uart0_clk.common,
871*4882a593Smuzhiyun 	&apb2_uart1_clk.common,
872*4882a593Smuzhiyun 	&apb2_uart2_clk.common,
873*4882a593Smuzhiyun 	&apb2_uart3_clk.common,
874*4882a593Smuzhiyun 	&apb2_uart4_clk.common,
875*4882a593Smuzhiyun 	&apb2_uart5_clk.common,
876*4882a593Smuzhiyun 	&nand0_clk.common,
877*4882a593Smuzhiyun 	&nand1_clk.common,
878*4882a593Smuzhiyun 	&mmc0_clk.common,
879*4882a593Smuzhiyun 	&mmc0_sample_clk.common,
880*4882a593Smuzhiyun 	&mmc0_output_clk.common,
881*4882a593Smuzhiyun 	&mmc1_clk.common,
882*4882a593Smuzhiyun 	&mmc1_sample_clk.common,
883*4882a593Smuzhiyun 	&mmc1_output_clk.common,
884*4882a593Smuzhiyun 	&mmc2_clk.common,
885*4882a593Smuzhiyun 	&mmc2_sample_clk.common,
886*4882a593Smuzhiyun 	&mmc2_output_clk.common,
887*4882a593Smuzhiyun 	&mmc3_clk.common,
888*4882a593Smuzhiyun 	&mmc3_sample_clk.common,
889*4882a593Smuzhiyun 	&mmc3_output_clk.common,
890*4882a593Smuzhiyun 	&ts_clk.common,
891*4882a593Smuzhiyun 	&ss_clk.common,
892*4882a593Smuzhiyun 	&spi0_clk.common,
893*4882a593Smuzhiyun 	&spi1_clk.common,
894*4882a593Smuzhiyun 	&spi2_clk.common,
895*4882a593Smuzhiyun 	&spi3_clk.common,
896*4882a593Smuzhiyun 	&daudio0_clk.common,
897*4882a593Smuzhiyun 	&daudio1_clk.common,
898*4882a593Smuzhiyun 	&spdif_clk.common,
899*4882a593Smuzhiyun 	&usb_phy0_clk.common,
900*4882a593Smuzhiyun 	&usb_phy1_clk.common,
901*4882a593Smuzhiyun 	&usb_phy2_clk.common,
902*4882a593Smuzhiyun 	&usb_ohci0_clk.common,
903*4882a593Smuzhiyun 	&usb_ohci1_clk.common,
904*4882a593Smuzhiyun 	&usb_ohci2_clk.common,
905*4882a593Smuzhiyun 	&mdfs_clk.common,
906*4882a593Smuzhiyun 	&sdram0_clk.common,
907*4882a593Smuzhiyun 	&sdram1_clk.common,
908*4882a593Smuzhiyun 	&dram_ve_clk.common,
909*4882a593Smuzhiyun 	&dram_csi_isp_clk.common,
910*4882a593Smuzhiyun 	&dram_ts_clk.common,
911*4882a593Smuzhiyun 	&dram_drc0_clk.common,
912*4882a593Smuzhiyun 	&dram_drc1_clk.common,
913*4882a593Smuzhiyun 	&dram_deu0_clk.common,
914*4882a593Smuzhiyun 	&dram_deu1_clk.common,
915*4882a593Smuzhiyun 	&dram_fe0_clk.common,
916*4882a593Smuzhiyun 	&dram_fe1_clk.common,
917*4882a593Smuzhiyun 	&dram_be0_clk.common,
918*4882a593Smuzhiyun 	&dram_be1_clk.common,
919*4882a593Smuzhiyun 	&dram_mp_clk.common,
920*4882a593Smuzhiyun 	&be0_clk.common,
921*4882a593Smuzhiyun 	&be1_clk.common,
922*4882a593Smuzhiyun 	&fe0_clk.common,
923*4882a593Smuzhiyun 	&fe1_clk.common,
924*4882a593Smuzhiyun 	&mp_clk.common,
925*4882a593Smuzhiyun 	&lcd0_ch0_clk.common,
926*4882a593Smuzhiyun 	&lcd1_ch0_clk.common,
927*4882a593Smuzhiyun 	&lcd0_ch1_clk.common,
928*4882a593Smuzhiyun 	&lcd1_ch1_clk.common,
929*4882a593Smuzhiyun 	&csi0_sclk_clk.common,
930*4882a593Smuzhiyun 	&csi0_mclk_clk.common,
931*4882a593Smuzhiyun 	&csi1_mclk_clk.common,
932*4882a593Smuzhiyun 	&ve_clk.common,
933*4882a593Smuzhiyun 	&codec_clk.common,
934*4882a593Smuzhiyun 	&avs_clk.common,
935*4882a593Smuzhiyun 	&digital_mic_clk.common,
936*4882a593Smuzhiyun 	&hdmi_clk.common,
937*4882a593Smuzhiyun 	&hdmi_ddc_clk.common,
938*4882a593Smuzhiyun 	&ps_clk.common,
939*4882a593Smuzhiyun 	&mbus0_clk.common,
940*4882a593Smuzhiyun 	&mbus1_clk.common,
941*4882a593Smuzhiyun 	&mipi_dsi_clk.common,
942*4882a593Smuzhiyun 	&mipi_dsi_dphy_clk.common,
943*4882a593Smuzhiyun 	&mipi_csi_dphy_clk.common,
944*4882a593Smuzhiyun 	&iep_drc0_clk.common,
945*4882a593Smuzhiyun 	&iep_drc1_clk.common,
946*4882a593Smuzhiyun 	&iep_deu0_clk.common,
947*4882a593Smuzhiyun 	&iep_deu1_clk.common,
948*4882a593Smuzhiyun 	&gpu_core_clk.common,
949*4882a593Smuzhiyun 	&gpu_memory_clk.common,
950*4882a593Smuzhiyun 	&gpu_hyd_clk.common,
951*4882a593Smuzhiyun 	&ats_clk.common,
952*4882a593Smuzhiyun 	&trace_clk.common,
953*4882a593Smuzhiyun 	&out_a_clk.common,
954*4882a593Smuzhiyun 	&out_b_clk.common,
955*4882a593Smuzhiyun 	&out_c_clk.common,
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun static const struct clk_hw *clk_parent_pll_audio[] = {
959*4882a593Smuzhiyun 	&pll_audio_base_clk.common.hw
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun /* We hardcode the divider to 1 for now */
963*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
964*4882a593Smuzhiyun 			    clk_parent_pll_audio,
965*4882a593Smuzhiyun 			    1, 1, CLK_SET_RATE_PARENT);
966*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
967*4882a593Smuzhiyun 			    clk_parent_pll_audio,
968*4882a593Smuzhiyun 			    2, 1, CLK_SET_RATE_PARENT);
969*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
970*4882a593Smuzhiyun 			    clk_parent_pll_audio,
971*4882a593Smuzhiyun 			    1, 1, CLK_SET_RATE_PARENT);
972*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
973*4882a593Smuzhiyun 			    clk_parent_pll_audio,
974*4882a593Smuzhiyun 			    1, 2, CLK_SET_RATE_PARENT);
975*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph_2x_clk, "pll-periph-2x",
976*4882a593Smuzhiyun 			   &pll_periph_clk.common.hw,
977*4882a593Smuzhiyun 			   1, 2, 0);
978*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video0_2x_clk, "pll-video0-2x",
979*4882a593Smuzhiyun 			   &pll_video0_clk.common.hw,
980*4882a593Smuzhiyun 			   1, 2, CLK_SET_RATE_PARENT);
981*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video1_2x_clk, "pll-video1-2x",
982*4882a593Smuzhiyun 			   &pll_video1_clk.common.hw,
983*4882a593Smuzhiyun 			   1, 2, CLK_SET_RATE_PARENT);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static struct clk_hw_onecell_data sun6i_a31_hw_clks = {
986*4882a593Smuzhiyun 	.hws	= {
987*4882a593Smuzhiyun 		[CLK_PLL_CPU]		= &pll_cpu_clk.common.hw,
988*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_BASE]	= &pll_audio_base_clk.common.hw,
989*4882a593Smuzhiyun 		[CLK_PLL_AUDIO]		= &pll_audio_clk.hw,
990*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_2X]	= &pll_audio_2x_clk.hw,
991*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_4X]	= &pll_audio_4x_clk.hw,
992*4882a593Smuzhiyun 		[CLK_PLL_AUDIO_8X]	= &pll_audio_8x_clk.hw,
993*4882a593Smuzhiyun 		[CLK_PLL_VIDEO0]	= &pll_video0_clk.common.hw,
994*4882a593Smuzhiyun 		[CLK_PLL_VIDEO0_2X]	= &pll_video0_2x_clk.hw,
995*4882a593Smuzhiyun 		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
996*4882a593Smuzhiyun 		[CLK_PLL_DDR]		= &pll_ddr_clk.common.hw,
997*4882a593Smuzhiyun 		[CLK_PLL_PERIPH]	= &pll_periph_clk.common.hw,
998*4882a593Smuzhiyun 		[CLK_PLL_PERIPH_2X]	= &pll_periph_2x_clk.hw,
999*4882a593Smuzhiyun 		[CLK_PLL_VIDEO1]	= &pll_video1_clk.common.hw,
1000*4882a593Smuzhiyun 		[CLK_PLL_VIDEO1_2X]	= &pll_video1_2x_clk.hw,
1001*4882a593Smuzhiyun 		[CLK_PLL_GPU]		= &pll_gpu_clk.common.hw,
1002*4882a593Smuzhiyun 		[CLK_PLL_MIPI]		= &pll_mipi_clk.common.hw,
1003*4882a593Smuzhiyun 		[CLK_PLL9]		= &pll9_clk.common.hw,
1004*4882a593Smuzhiyun 		[CLK_PLL10]		= &pll10_clk.common.hw,
1005*4882a593Smuzhiyun 		[CLK_CPU]		= &cpu_clk.common.hw,
1006*4882a593Smuzhiyun 		[CLK_AXI]		= &axi_clk.common.hw,
1007*4882a593Smuzhiyun 		[CLK_AHB1]		= &ahb1_clk.common.hw,
1008*4882a593Smuzhiyun 		[CLK_APB1]		= &apb1_clk.common.hw,
1009*4882a593Smuzhiyun 		[CLK_APB2]		= &apb2_clk.common.hw,
1010*4882a593Smuzhiyun 		[CLK_AHB1_MIPIDSI]	= &ahb1_mipidsi_clk.common.hw,
1011*4882a593Smuzhiyun 		[CLK_AHB1_SS]		= &ahb1_ss_clk.common.hw,
1012*4882a593Smuzhiyun 		[CLK_AHB1_DMA]		= &ahb1_dma_clk.common.hw,
1013*4882a593Smuzhiyun 		[CLK_AHB1_MMC0]		= &ahb1_mmc0_clk.common.hw,
1014*4882a593Smuzhiyun 		[CLK_AHB1_MMC1]		= &ahb1_mmc1_clk.common.hw,
1015*4882a593Smuzhiyun 		[CLK_AHB1_MMC2]		= &ahb1_mmc2_clk.common.hw,
1016*4882a593Smuzhiyun 		[CLK_AHB1_MMC3]		= &ahb1_mmc3_clk.common.hw,
1017*4882a593Smuzhiyun 		[CLK_AHB1_NAND1]	= &ahb1_nand1_clk.common.hw,
1018*4882a593Smuzhiyun 		[CLK_AHB1_NAND0]	= &ahb1_nand0_clk.common.hw,
1019*4882a593Smuzhiyun 		[CLK_AHB1_SDRAM]	= &ahb1_sdram_clk.common.hw,
1020*4882a593Smuzhiyun 		[CLK_AHB1_EMAC]		= &ahb1_emac_clk.common.hw,
1021*4882a593Smuzhiyun 		[CLK_AHB1_TS]		= &ahb1_ts_clk.common.hw,
1022*4882a593Smuzhiyun 		[CLK_AHB1_HSTIMER]	= &ahb1_hstimer_clk.common.hw,
1023*4882a593Smuzhiyun 		[CLK_AHB1_SPI0]		= &ahb1_spi0_clk.common.hw,
1024*4882a593Smuzhiyun 		[CLK_AHB1_SPI1]		= &ahb1_spi1_clk.common.hw,
1025*4882a593Smuzhiyun 		[CLK_AHB1_SPI2]		= &ahb1_spi2_clk.common.hw,
1026*4882a593Smuzhiyun 		[CLK_AHB1_SPI3]		= &ahb1_spi3_clk.common.hw,
1027*4882a593Smuzhiyun 		[CLK_AHB1_OTG]		= &ahb1_otg_clk.common.hw,
1028*4882a593Smuzhiyun 		[CLK_AHB1_EHCI0]	= &ahb1_ehci0_clk.common.hw,
1029*4882a593Smuzhiyun 		[CLK_AHB1_EHCI1]	= &ahb1_ehci1_clk.common.hw,
1030*4882a593Smuzhiyun 		[CLK_AHB1_OHCI0]	= &ahb1_ohci0_clk.common.hw,
1031*4882a593Smuzhiyun 		[CLK_AHB1_OHCI1]	= &ahb1_ohci1_clk.common.hw,
1032*4882a593Smuzhiyun 		[CLK_AHB1_OHCI2]	= &ahb1_ohci2_clk.common.hw,
1033*4882a593Smuzhiyun 		[CLK_AHB1_VE]		= &ahb1_ve_clk.common.hw,
1034*4882a593Smuzhiyun 		[CLK_AHB1_LCD0]		= &ahb1_lcd0_clk.common.hw,
1035*4882a593Smuzhiyun 		[CLK_AHB1_LCD1]		= &ahb1_lcd1_clk.common.hw,
1036*4882a593Smuzhiyun 		[CLK_AHB1_CSI]		= &ahb1_csi_clk.common.hw,
1037*4882a593Smuzhiyun 		[CLK_AHB1_HDMI]		= &ahb1_hdmi_clk.common.hw,
1038*4882a593Smuzhiyun 		[CLK_AHB1_BE0]		= &ahb1_be0_clk.common.hw,
1039*4882a593Smuzhiyun 		[CLK_AHB1_BE1]		= &ahb1_be1_clk.common.hw,
1040*4882a593Smuzhiyun 		[CLK_AHB1_FE0]		= &ahb1_fe0_clk.common.hw,
1041*4882a593Smuzhiyun 		[CLK_AHB1_FE1]		= &ahb1_fe1_clk.common.hw,
1042*4882a593Smuzhiyun 		[CLK_AHB1_MP]		= &ahb1_mp_clk.common.hw,
1043*4882a593Smuzhiyun 		[CLK_AHB1_GPU]		= &ahb1_gpu_clk.common.hw,
1044*4882a593Smuzhiyun 		[CLK_AHB1_DEU0]		= &ahb1_deu0_clk.common.hw,
1045*4882a593Smuzhiyun 		[CLK_AHB1_DEU1]		= &ahb1_deu1_clk.common.hw,
1046*4882a593Smuzhiyun 		[CLK_AHB1_DRC0]		= &ahb1_drc0_clk.common.hw,
1047*4882a593Smuzhiyun 		[CLK_AHB1_DRC1]		= &ahb1_drc1_clk.common.hw,
1048*4882a593Smuzhiyun 		[CLK_APB1_CODEC]	= &apb1_codec_clk.common.hw,
1049*4882a593Smuzhiyun 		[CLK_APB1_SPDIF]	= &apb1_spdif_clk.common.hw,
1050*4882a593Smuzhiyun 		[CLK_APB1_DIGITAL_MIC]	= &apb1_digital_mic_clk.common.hw,
1051*4882a593Smuzhiyun 		[CLK_APB1_PIO]		= &apb1_pio_clk.common.hw,
1052*4882a593Smuzhiyun 		[CLK_APB1_DAUDIO0]	= &apb1_daudio0_clk.common.hw,
1053*4882a593Smuzhiyun 		[CLK_APB1_DAUDIO1]	= &apb1_daudio1_clk.common.hw,
1054*4882a593Smuzhiyun 		[CLK_APB2_I2C0]		= &apb2_i2c0_clk.common.hw,
1055*4882a593Smuzhiyun 		[CLK_APB2_I2C1]		= &apb2_i2c1_clk.common.hw,
1056*4882a593Smuzhiyun 		[CLK_APB2_I2C2]		= &apb2_i2c2_clk.common.hw,
1057*4882a593Smuzhiyun 		[CLK_APB2_I2C3]		= &apb2_i2c3_clk.common.hw,
1058*4882a593Smuzhiyun 		[CLK_APB2_UART0]	= &apb2_uart0_clk.common.hw,
1059*4882a593Smuzhiyun 		[CLK_APB2_UART1]	= &apb2_uart1_clk.common.hw,
1060*4882a593Smuzhiyun 		[CLK_APB2_UART2]	= &apb2_uart2_clk.common.hw,
1061*4882a593Smuzhiyun 		[CLK_APB2_UART3]	= &apb2_uart3_clk.common.hw,
1062*4882a593Smuzhiyun 		[CLK_APB2_UART4]	= &apb2_uart4_clk.common.hw,
1063*4882a593Smuzhiyun 		[CLK_APB2_UART5]	= &apb2_uart5_clk.common.hw,
1064*4882a593Smuzhiyun 		[CLK_NAND0]		= &nand0_clk.common.hw,
1065*4882a593Smuzhiyun 		[CLK_NAND1]		= &nand1_clk.common.hw,
1066*4882a593Smuzhiyun 		[CLK_MMC0]		= &mmc0_clk.common.hw,
1067*4882a593Smuzhiyun 		[CLK_MMC0_SAMPLE]	= &mmc0_sample_clk.common.hw,
1068*4882a593Smuzhiyun 		[CLK_MMC0_OUTPUT]	= &mmc0_output_clk.common.hw,
1069*4882a593Smuzhiyun 		[CLK_MMC1]		= &mmc1_clk.common.hw,
1070*4882a593Smuzhiyun 		[CLK_MMC1_SAMPLE]	= &mmc1_sample_clk.common.hw,
1071*4882a593Smuzhiyun 		[CLK_MMC1_OUTPUT]	= &mmc1_output_clk.common.hw,
1072*4882a593Smuzhiyun 		[CLK_MMC2]		= &mmc2_clk.common.hw,
1073*4882a593Smuzhiyun 		[CLK_MMC2_SAMPLE]	= &mmc2_sample_clk.common.hw,
1074*4882a593Smuzhiyun 		[CLK_MMC2_OUTPUT]	= &mmc2_output_clk.common.hw,
1075*4882a593Smuzhiyun 		[CLK_MMC3]		= &mmc3_clk.common.hw,
1076*4882a593Smuzhiyun 		[CLK_MMC3_SAMPLE]	= &mmc3_sample_clk.common.hw,
1077*4882a593Smuzhiyun 		[CLK_MMC3_OUTPUT]	= &mmc3_output_clk.common.hw,
1078*4882a593Smuzhiyun 		[CLK_TS]		= &ts_clk.common.hw,
1079*4882a593Smuzhiyun 		[CLK_SS]		= &ss_clk.common.hw,
1080*4882a593Smuzhiyun 		[CLK_SPI0]		= &spi0_clk.common.hw,
1081*4882a593Smuzhiyun 		[CLK_SPI1]		= &spi1_clk.common.hw,
1082*4882a593Smuzhiyun 		[CLK_SPI2]		= &spi2_clk.common.hw,
1083*4882a593Smuzhiyun 		[CLK_SPI3]		= &spi3_clk.common.hw,
1084*4882a593Smuzhiyun 		[CLK_DAUDIO0]		= &daudio0_clk.common.hw,
1085*4882a593Smuzhiyun 		[CLK_DAUDIO1]		= &daudio1_clk.common.hw,
1086*4882a593Smuzhiyun 		[CLK_SPDIF]		= &spdif_clk.common.hw,
1087*4882a593Smuzhiyun 		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
1088*4882a593Smuzhiyun 		[CLK_USB_PHY1]		= &usb_phy1_clk.common.hw,
1089*4882a593Smuzhiyun 		[CLK_USB_PHY2]		= &usb_phy2_clk.common.hw,
1090*4882a593Smuzhiyun 		[CLK_USB_OHCI0]		= &usb_ohci0_clk.common.hw,
1091*4882a593Smuzhiyun 		[CLK_USB_OHCI1]		= &usb_ohci1_clk.common.hw,
1092*4882a593Smuzhiyun 		[CLK_USB_OHCI2]		= &usb_ohci2_clk.common.hw,
1093*4882a593Smuzhiyun 		[CLK_MDFS]		= &mdfs_clk.common.hw,
1094*4882a593Smuzhiyun 		[CLK_SDRAM0]		= &sdram0_clk.common.hw,
1095*4882a593Smuzhiyun 		[CLK_SDRAM1]		= &sdram1_clk.common.hw,
1096*4882a593Smuzhiyun 		[CLK_DRAM_VE]		= &dram_ve_clk.common.hw,
1097*4882a593Smuzhiyun 		[CLK_DRAM_CSI_ISP]	= &dram_csi_isp_clk.common.hw,
1098*4882a593Smuzhiyun 		[CLK_DRAM_TS]		= &dram_ts_clk.common.hw,
1099*4882a593Smuzhiyun 		[CLK_DRAM_DRC0]		= &dram_drc0_clk.common.hw,
1100*4882a593Smuzhiyun 		[CLK_DRAM_DRC1]		= &dram_drc1_clk.common.hw,
1101*4882a593Smuzhiyun 		[CLK_DRAM_DEU0]		= &dram_deu0_clk.common.hw,
1102*4882a593Smuzhiyun 		[CLK_DRAM_DEU1]		= &dram_deu1_clk.common.hw,
1103*4882a593Smuzhiyun 		[CLK_DRAM_FE0]		= &dram_fe0_clk.common.hw,
1104*4882a593Smuzhiyun 		[CLK_DRAM_FE1]		= &dram_fe1_clk.common.hw,
1105*4882a593Smuzhiyun 		[CLK_DRAM_BE0]		= &dram_be0_clk.common.hw,
1106*4882a593Smuzhiyun 		[CLK_DRAM_BE1]		= &dram_be1_clk.common.hw,
1107*4882a593Smuzhiyun 		[CLK_DRAM_MP]		= &dram_mp_clk.common.hw,
1108*4882a593Smuzhiyun 		[CLK_BE0]		= &be0_clk.common.hw,
1109*4882a593Smuzhiyun 		[CLK_BE1]		= &be1_clk.common.hw,
1110*4882a593Smuzhiyun 		[CLK_FE0]		= &fe0_clk.common.hw,
1111*4882a593Smuzhiyun 		[CLK_FE1]		= &fe1_clk.common.hw,
1112*4882a593Smuzhiyun 		[CLK_MP]		= &mp_clk.common.hw,
1113*4882a593Smuzhiyun 		[CLK_LCD0_CH0]		= &lcd0_ch0_clk.common.hw,
1114*4882a593Smuzhiyun 		[CLK_LCD1_CH0]		= &lcd1_ch0_clk.common.hw,
1115*4882a593Smuzhiyun 		[CLK_LCD0_CH1]		= &lcd0_ch1_clk.common.hw,
1116*4882a593Smuzhiyun 		[CLK_LCD1_CH1]		= &lcd1_ch1_clk.common.hw,
1117*4882a593Smuzhiyun 		[CLK_CSI0_SCLK]		= &csi0_sclk_clk.common.hw,
1118*4882a593Smuzhiyun 		[CLK_CSI0_MCLK]		= &csi0_mclk_clk.common.hw,
1119*4882a593Smuzhiyun 		[CLK_CSI1_MCLK]		= &csi1_mclk_clk.common.hw,
1120*4882a593Smuzhiyun 		[CLK_VE]		= &ve_clk.common.hw,
1121*4882a593Smuzhiyun 		[CLK_CODEC]		= &codec_clk.common.hw,
1122*4882a593Smuzhiyun 		[CLK_AVS]		= &avs_clk.common.hw,
1123*4882a593Smuzhiyun 		[CLK_DIGITAL_MIC]	= &digital_mic_clk.common.hw,
1124*4882a593Smuzhiyun 		[CLK_HDMI]		= &hdmi_clk.common.hw,
1125*4882a593Smuzhiyun 		[CLK_HDMI_DDC]		= &hdmi_ddc_clk.common.hw,
1126*4882a593Smuzhiyun 		[CLK_PS]		= &ps_clk.common.hw,
1127*4882a593Smuzhiyun 		[CLK_MBUS0]		= &mbus0_clk.common.hw,
1128*4882a593Smuzhiyun 		[CLK_MBUS1]		= &mbus1_clk.common.hw,
1129*4882a593Smuzhiyun 		[CLK_MIPI_DSI]		= &mipi_dsi_clk.common.hw,
1130*4882a593Smuzhiyun 		[CLK_MIPI_DSI_DPHY]	= &mipi_dsi_dphy_clk.common.hw,
1131*4882a593Smuzhiyun 		[CLK_MIPI_CSI_DPHY]	= &mipi_csi_dphy_clk.common.hw,
1132*4882a593Smuzhiyun 		[CLK_IEP_DRC0]		= &iep_drc0_clk.common.hw,
1133*4882a593Smuzhiyun 		[CLK_IEP_DRC1]		= &iep_drc1_clk.common.hw,
1134*4882a593Smuzhiyun 		[CLK_IEP_DEU0]		= &iep_deu0_clk.common.hw,
1135*4882a593Smuzhiyun 		[CLK_IEP_DEU1]		= &iep_deu1_clk.common.hw,
1136*4882a593Smuzhiyun 		[CLK_GPU_CORE]		= &gpu_core_clk.common.hw,
1137*4882a593Smuzhiyun 		[CLK_GPU_MEMORY]	= &gpu_memory_clk.common.hw,
1138*4882a593Smuzhiyun 		[CLK_GPU_HYD]		= &gpu_hyd_clk.common.hw,
1139*4882a593Smuzhiyun 		[CLK_ATS]		= &ats_clk.common.hw,
1140*4882a593Smuzhiyun 		[CLK_TRACE]		= &trace_clk.common.hw,
1141*4882a593Smuzhiyun 		[CLK_OUT_A]		= &out_a_clk.common.hw,
1142*4882a593Smuzhiyun 		[CLK_OUT_B]		= &out_b_clk.common.hw,
1143*4882a593Smuzhiyun 		[CLK_OUT_C]		= &out_c_clk.common.hw,
1144*4882a593Smuzhiyun 	},
1145*4882a593Smuzhiyun 	.num	= CLK_NUMBER,
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun static struct ccu_reset_map sun6i_a31_ccu_resets[] = {
1149*4882a593Smuzhiyun 	[RST_USB_PHY0]		= { 0x0cc, BIT(0) },
1150*4882a593Smuzhiyun 	[RST_USB_PHY1]		= { 0x0cc, BIT(1) },
1151*4882a593Smuzhiyun 	[RST_USB_PHY2]		= { 0x0cc, BIT(2) },
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	[RST_AHB1_MIPI_DSI]	= { 0x2c0, BIT(1) },
1154*4882a593Smuzhiyun 	[RST_AHB1_SS]		= { 0x2c0, BIT(5) },
1155*4882a593Smuzhiyun 	[RST_AHB1_DMA]		= { 0x2c0, BIT(6) },
1156*4882a593Smuzhiyun 	[RST_AHB1_MMC0]		= { 0x2c0, BIT(8) },
1157*4882a593Smuzhiyun 	[RST_AHB1_MMC1]		= { 0x2c0, BIT(9) },
1158*4882a593Smuzhiyun 	[RST_AHB1_MMC2]		= { 0x2c0, BIT(10) },
1159*4882a593Smuzhiyun 	[RST_AHB1_MMC3]		= { 0x2c0, BIT(11) },
1160*4882a593Smuzhiyun 	[RST_AHB1_NAND1]	= { 0x2c0, BIT(12) },
1161*4882a593Smuzhiyun 	[RST_AHB1_NAND0]	= { 0x2c0, BIT(13) },
1162*4882a593Smuzhiyun 	[RST_AHB1_SDRAM]	= { 0x2c0, BIT(14) },
1163*4882a593Smuzhiyun 	[RST_AHB1_EMAC]		= { 0x2c0, BIT(17) },
1164*4882a593Smuzhiyun 	[RST_AHB1_TS]		= { 0x2c0, BIT(18) },
1165*4882a593Smuzhiyun 	[RST_AHB1_HSTIMER]	= { 0x2c0, BIT(19) },
1166*4882a593Smuzhiyun 	[RST_AHB1_SPI0]		= { 0x2c0, BIT(20) },
1167*4882a593Smuzhiyun 	[RST_AHB1_SPI1]		= { 0x2c0, BIT(21) },
1168*4882a593Smuzhiyun 	[RST_AHB1_SPI2]		= { 0x2c0, BIT(22) },
1169*4882a593Smuzhiyun 	[RST_AHB1_SPI3]		= { 0x2c0, BIT(23) },
1170*4882a593Smuzhiyun 	[RST_AHB1_OTG]		= { 0x2c0, BIT(24) },
1171*4882a593Smuzhiyun 	[RST_AHB1_EHCI0]	= { 0x2c0, BIT(26) },
1172*4882a593Smuzhiyun 	[RST_AHB1_EHCI1]	= { 0x2c0, BIT(27) },
1173*4882a593Smuzhiyun 	[RST_AHB1_OHCI0]	= { 0x2c0, BIT(29) },
1174*4882a593Smuzhiyun 	[RST_AHB1_OHCI1]	= { 0x2c0, BIT(30) },
1175*4882a593Smuzhiyun 	[RST_AHB1_OHCI2]	= { 0x2c0, BIT(31) },
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	[RST_AHB1_VE]		= { 0x2c4, BIT(0) },
1178*4882a593Smuzhiyun 	[RST_AHB1_LCD0]		= { 0x2c4, BIT(4) },
1179*4882a593Smuzhiyun 	[RST_AHB1_LCD1]		= { 0x2c4, BIT(5) },
1180*4882a593Smuzhiyun 	[RST_AHB1_CSI]		= { 0x2c4, BIT(8) },
1181*4882a593Smuzhiyun 	[RST_AHB1_HDMI]		= { 0x2c4, BIT(11) },
1182*4882a593Smuzhiyun 	[RST_AHB1_BE0]		= { 0x2c4, BIT(12) },
1183*4882a593Smuzhiyun 	[RST_AHB1_BE1]		= { 0x2c4, BIT(13) },
1184*4882a593Smuzhiyun 	[RST_AHB1_FE0]		= { 0x2c4, BIT(14) },
1185*4882a593Smuzhiyun 	[RST_AHB1_FE1]		= { 0x2c4, BIT(15) },
1186*4882a593Smuzhiyun 	[RST_AHB1_MP]		= { 0x2c4, BIT(18) },
1187*4882a593Smuzhiyun 	[RST_AHB1_GPU]		= { 0x2c4, BIT(20) },
1188*4882a593Smuzhiyun 	[RST_AHB1_DEU0]		= { 0x2c4, BIT(23) },
1189*4882a593Smuzhiyun 	[RST_AHB1_DEU1]		= { 0x2c4, BIT(24) },
1190*4882a593Smuzhiyun 	[RST_AHB1_DRC0]		= { 0x2c4, BIT(25) },
1191*4882a593Smuzhiyun 	[RST_AHB1_DRC1]		= { 0x2c4, BIT(26) },
1192*4882a593Smuzhiyun 	[RST_AHB1_LVDS]		= { 0x2c8, BIT(0) },
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	[RST_APB1_CODEC]	= { 0x2d0, BIT(0) },
1195*4882a593Smuzhiyun 	[RST_APB1_SPDIF]	= { 0x2d0, BIT(1) },
1196*4882a593Smuzhiyun 	[RST_APB1_DIGITAL_MIC]	= { 0x2d0, BIT(4) },
1197*4882a593Smuzhiyun 	[RST_APB1_DAUDIO0]	= { 0x2d0, BIT(12) },
1198*4882a593Smuzhiyun 	[RST_APB1_DAUDIO1]	= { 0x2d0, BIT(13) },
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	[RST_APB2_I2C0]		= { 0x2d8, BIT(0) },
1201*4882a593Smuzhiyun 	[RST_APB2_I2C1]		= { 0x2d8, BIT(1) },
1202*4882a593Smuzhiyun 	[RST_APB2_I2C2]		= { 0x2d8, BIT(2) },
1203*4882a593Smuzhiyun 	[RST_APB2_I2C3]		= { 0x2d8, BIT(3) },
1204*4882a593Smuzhiyun 	[RST_APB2_UART0]	= { 0x2d8, BIT(16) },
1205*4882a593Smuzhiyun 	[RST_APB2_UART1]	= { 0x2d8, BIT(17) },
1206*4882a593Smuzhiyun 	[RST_APB2_UART2]	= { 0x2d8, BIT(18) },
1207*4882a593Smuzhiyun 	[RST_APB2_UART3]	= { 0x2d8, BIT(19) },
1208*4882a593Smuzhiyun 	[RST_APB2_UART4]	= { 0x2d8, BIT(20) },
1209*4882a593Smuzhiyun 	[RST_APB2_UART5]	= { 0x2d8, BIT(21) },
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun6i_a31_ccu_desc = {
1213*4882a593Smuzhiyun 	.ccu_clks	= sun6i_a31_ccu_clks,
1214*4882a593Smuzhiyun 	.num_ccu_clks	= ARRAY_SIZE(sun6i_a31_ccu_clks),
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	.hw_clks	= &sun6i_a31_hw_clks,
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	.resets		= sun6i_a31_ccu_resets,
1219*4882a593Smuzhiyun 	.num_resets	= ARRAY_SIZE(sun6i_a31_ccu_resets),
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun static struct ccu_mux_nb sun6i_a31_cpu_nb = {
1223*4882a593Smuzhiyun 	.common		= &cpu_clk.common,
1224*4882a593Smuzhiyun 	.cm		= &cpu_clk.mux,
1225*4882a593Smuzhiyun 	.delay_us	= 1, /* > 8 clock cycles at 24 MHz */
1226*4882a593Smuzhiyun 	.bypass_index	= 1, /* index of 24 MHz oscillator */
1227*4882a593Smuzhiyun };
1228*4882a593Smuzhiyun 
sun6i_a31_ccu_setup(struct device_node * node)1229*4882a593Smuzhiyun static void __init sun6i_a31_ccu_setup(struct device_node *node)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	void __iomem *reg;
1232*4882a593Smuzhiyun 	u32 val;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	reg = of_io_request_and_map(node, 0, of_node_full_name(node));
1235*4882a593Smuzhiyun 	if (IS_ERR(reg)) {
1236*4882a593Smuzhiyun 		pr_err("%pOF: Could not map the clock registers\n", node);
1237*4882a593Smuzhiyun 		return;
1238*4882a593Smuzhiyun 	}
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	/* Force the PLL-Audio-1x divider to 1 */
1241*4882a593Smuzhiyun 	val = readl(reg + SUN6I_A31_PLL_AUDIO_REG);
1242*4882a593Smuzhiyun 	val &= ~GENMASK(19, 16);
1243*4882a593Smuzhiyun 	writel(val | (0 << 16), reg + SUN6I_A31_PLL_AUDIO_REG);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	/* Force PLL-MIPI to MIPI mode */
1246*4882a593Smuzhiyun 	val = readl(reg + SUN6I_A31_PLL_MIPI_REG);
1247*4882a593Smuzhiyun 	val &= BIT(16);
1248*4882a593Smuzhiyun 	writel(val, reg + SUN6I_A31_PLL_MIPI_REG);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	/* Force AHB1 to PLL6 / 3 */
1251*4882a593Smuzhiyun 	val = readl(reg + SUN6I_A31_AHB1_REG);
1252*4882a593Smuzhiyun 	/* set PLL6 pre-div = 3 */
1253*4882a593Smuzhiyun 	val &= ~GENMASK(7, 6);
1254*4882a593Smuzhiyun 	val |= 0x2 << 6;
1255*4882a593Smuzhiyun 	/* select PLL6 / pre-div */
1256*4882a593Smuzhiyun 	val &= ~GENMASK(13, 12);
1257*4882a593Smuzhiyun 	val |= 0x3 << 12;
1258*4882a593Smuzhiyun 	writel(val, reg + SUN6I_A31_AHB1_REG);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	sunxi_ccu_probe(node, reg, &sun6i_a31_ccu_desc);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	ccu_mux_notifier_register(pll_cpu_clk.common.hw.clk,
1263*4882a593Smuzhiyun 				  &sun6i_a31_cpu_nb);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun CLK_OF_DECLARE(sun6i_a31_ccu, "allwinner,sun6i-a31-ccu",
1266*4882a593Smuzhiyun 	       sun6i_a31_ccu_setup);
1267