1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Maxime Ripard. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "ccu_common.h"
12*4882a593Smuzhiyun #include "ccu_reset.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "ccu_div.h"
15*4882a593Smuzhiyun #include "ccu_gate.h"
16*4882a593Smuzhiyun #include "ccu_mp.h"
17*4882a593Smuzhiyun #include "ccu_mult.h"
18*4882a593Smuzhiyun #include "ccu_nk.h"
19*4882a593Smuzhiyun #include "ccu_nkm.h"
20*4882a593Smuzhiyun #include "ccu_nkmp.h"
21*4882a593Smuzhiyun #include "ccu_nm.h"
22*4882a593Smuzhiyun #include "ccu_phase.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "ccu-sun50i-a64.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static struct ccu_nkmp pll_cpux_clk = {
27*4882a593Smuzhiyun .enable = BIT(31),
28*4882a593Smuzhiyun .lock = BIT(28),
29*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT(8, 5),
30*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
31*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 2),
32*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV_MAX(16, 2, 4),
33*4882a593Smuzhiyun .common = {
34*4882a593Smuzhiyun .reg = 0x000,
35*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-cpux",
36*4882a593Smuzhiyun "osc24M",
37*4882a593Smuzhiyun &ccu_nkmp_ops,
38*4882a593Smuzhiyun CLK_SET_RATE_UNGATE),
39*4882a593Smuzhiyun },
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
44*4882a593Smuzhiyun * the base (2x, 4x and 8x), and one variable divider (the one true
45*4882a593Smuzhiyun * pll audio).
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * With sigma-delta modulation for fractional-N on the audio PLL,
48*4882a593Smuzhiyun * we have to use specific dividers. This means the variable divider
49*4882a593Smuzhiyun * can no longer be used, as the audio codec requests the exact clock
50*4882a593Smuzhiyun * rates we support through this mechanism. So we now hard code the
51*4882a593Smuzhiyun * variable divider to 1. This means the clock rates will no longer
52*4882a593Smuzhiyun * match the clock names.
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun #define SUN50I_A64_PLL_AUDIO_REG 0x008
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct ccu_sdm_setting pll_audio_sdm_table[] = {
57*4882a593Smuzhiyun { .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
58*4882a593Smuzhiyun { .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_SDM_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
62*4882a593Smuzhiyun "osc24M", 0x008,
63*4882a593Smuzhiyun 8, 7, /* N */
64*4882a593Smuzhiyun 0, 5, /* M */
65*4882a593Smuzhiyun pll_audio_sdm_table, BIT(24),
66*4882a593Smuzhiyun 0x284, BIT(31),
67*4882a593Smuzhiyun BIT(31), /* gate */
68*4882a593Smuzhiyun BIT(28), /* lock */
69*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video0_clk, "pll-video0",
72*4882a593Smuzhiyun "osc24M", 0x010,
73*4882a593Smuzhiyun 192000000, /* Minimum rate */
74*4882a593Smuzhiyun 1008000000, /* Maximum rate */
75*4882a593Smuzhiyun 8, 7, /* N */
76*4882a593Smuzhiyun 0, 4, /* M */
77*4882a593Smuzhiyun BIT(24), /* frac enable */
78*4882a593Smuzhiyun BIT(25), /* frac select */
79*4882a593Smuzhiyun 270000000, /* frac rate 0 */
80*4882a593Smuzhiyun 297000000, /* frac rate 1 */
81*4882a593Smuzhiyun BIT(31), /* gate */
82*4882a593Smuzhiyun BIT(28), /* lock */
83*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
86*4882a593Smuzhiyun "osc24M", 0x018,
87*4882a593Smuzhiyun 8, 7, /* N */
88*4882a593Smuzhiyun 0, 4, /* M */
89*4882a593Smuzhiyun BIT(24), /* frac enable */
90*4882a593Smuzhiyun BIT(25), /* frac select */
91*4882a593Smuzhiyun 270000000, /* frac rate 0 */
92*4882a593Smuzhiyun 297000000, /* frac rate 1 */
93*4882a593Smuzhiyun BIT(31), /* gate */
94*4882a593Smuzhiyun BIT(28), /* lock */
95*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr0_clk, "pll-ddr0",
98*4882a593Smuzhiyun "osc24M", 0x020,
99*4882a593Smuzhiyun 8, 5, /* N */
100*4882a593Smuzhiyun 4, 2, /* K */
101*4882a593Smuzhiyun 0, 2, /* M */
102*4882a593Smuzhiyun BIT(31), /* gate */
103*4882a593Smuzhiyun BIT(28), /* lock */
104*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static struct ccu_nk pll_periph0_clk = {
107*4882a593Smuzhiyun .enable = BIT(31),
108*4882a593Smuzhiyun .lock = BIT(28),
109*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT(8, 5),
110*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT_MIN(4, 2, 2),
111*4882a593Smuzhiyun .fixed_post_div = 2,
112*4882a593Smuzhiyun .common = {
113*4882a593Smuzhiyun .reg = 0x028,
114*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_POSTDIV,
115*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-periph0", "osc24M",
116*4882a593Smuzhiyun &ccu_nk_ops, CLK_SET_RATE_UNGATE),
117*4882a593Smuzhiyun },
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static struct ccu_nk pll_periph1_clk = {
121*4882a593Smuzhiyun .enable = BIT(31),
122*4882a593Smuzhiyun .lock = BIT(28),
123*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT(8, 5),
124*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT_MIN(4, 2, 2),
125*4882a593Smuzhiyun .fixed_post_div = 2,
126*4882a593Smuzhiyun .common = {
127*4882a593Smuzhiyun .reg = 0x02c,
128*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_POSTDIV,
129*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-periph1", "osc24M",
130*4882a593Smuzhiyun &ccu_nk_ops, CLK_SET_RATE_UNGATE),
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video1_clk, "pll-video1",
135*4882a593Smuzhiyun "osc24M", 0x030,
136*4882a593Smuzhiyun 192000000, /* Minimum rate */
137*4882a593Smuzhiyun 1008000000, /* Maximum rate */
138*4882a593Smuzhiyun 8, 7, /* N */
139*4882a593Smuzhiyun 0, 4, /* M */
140*4882a593Smuzhiyun BIT(24), /* frac enable */
141*4882a593Smuzhiyun BIT(25), /* frac select */
142*4882a593Smuzhiyun 270000000, /* frac rate 0 */
143*4882a593Smuzhiyun 297000000, /* frac rate 1 */
144*4882a593Smuzhiyun BIT(31), /* gate */
145*4882a593Smuzhiyun BIT(28), /* lock */
146*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu",
149*4882a593Smuzhiyun "osc24M", 0x038,
150*4882a593Smuzhiyun 8, 7, /* N */
151*4882a593Smuzhiyun 0, 4, /* M */
152*4882a593Smuzhiyun BIT(24), /* frac enable */
153*4882a593Smuzhiyun BIT(25), /* frac select */
154*4882a593Smuzhiyun 270000000, /* frac rate 0 */
155*4882a593Smuzhiyun 297000000, /* frac rate 1 */
156*4882a593Smuzhiyun BIT(31), /* gate */
157*4882a593Smuzhiyun BIT(28), /* lock */
158*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun * The output function can be changed to something more complex that
162*4882a593Smuzhiyun * we do not handle yet.
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * Hardcode the mode so that we don't fall in that case.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun #define SUN50I_A64_PLL_MIPI_REG 0x040
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static struct ccu_nkm pll_mipi_clk = {
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * The bit 23 and 22 are called "LDO{1,2}_EN" on the SoC's
171*4882a593Smuzhiyun * user manual, and by experiments the PLL doesn't work without
172*4882a593Smuzhiyun * these bits toggled.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun .enable = BIT(31) | BIT(23) | BIT(22),
175*4882a593Smuzhiyun .lock = BIT(28),
176*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT(8, 4),
177*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT_MIN(4, 2, 2),
178*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 4),
179*4882a593Smuzhiyun .common = {
180*4882a593Smuzhiyun .reg = 0x040,
181*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-mipi", "pll-video0",
182*4882a593Smuzhiyun &ccu_nkm_ops, CLK_SET_RATE_UNGATE),
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_hsic_clk, "pll-hsic",
187*4882a593Smuzhiyun "osc24M", 0x044,
188*4882a593Smuzhiyun 8, 7, /* N */
189*4882a593Smuzhiyun 0, 4, /* M */
190*4882a593Smuzhiyun BIT(24), /* frac enable */
191*4882a593Smuzhiyun BIT(25), /* frac select */
192*4882a593Smuzhiyun 270000000, /* frac rate 0 */
193*4882a593Smuzhiyun 297000000, /* frac rate 1 */
194*4882a593Smuzhiyun BIT(31), /* gate */
195*4882a593Smuzhiyun BIT(28), /* lock */
196*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_de_clk, "pll-de",
199*4882a593Smuzhiyun "osc24M", 0x048,
200*4882a593Smuzhiyun 8, 7, /* N */
201*4882a593Smuzhiyun 0, 4, /* M */
202*4882a593Smuzhiyun BIT(24), /* frac enable */
203*4882a593Smuzhiyun BIT(25), /* frac select */
204*4882a593Smuzhiyun 270000000, /* frac rate 0 */
205*4882a593Smuzhiyun 297000000, /* frac rate 1 */
206*4882a593Smuzhiyun BIT(31), /* gate */
207*4882a593Smuzhiyun BIT(28), /* lock */
208*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_ddr1_clk, "pll-ddr1",
211*4882a593Smuzhiyun "osc24M", 0x04c,
212*4882a593Smuzhiyun 8, 7, /* N */
213*4882a593Smuzhiyun 0, 2, /* M */
214*4882a593Smuzhiyun BIT(31), /* gate */
215*4882a593Smuzhiyun BIT(28), /* lock */
216*4882a593Smuzhiyun CLK_SET_RATE_UNGATE);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const char * const cpux_parents[] = { "osc32k", "osc24M",
219*4882a593Smuzhiyun "pll-cpux", "pll-cpux" };
220*4882a593Smuzhiyun static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents,
221*4882a593Smuzhiyun 0x050, 16, 2, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x050, 0, 2, 0);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const char * const ahb1_parents[] = { "osc32k", "osc24M",
226*4882a593Smuzhiyun "axi", "pll-periph0" };
227*4882a593Smuzhiyun static const struct ccu_mux_var_prediv ahb1_predivs[] = {
228*4882a593Smuzhiyun { .index = 3, .shift = 6, .width = 2 },
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun static struct ccu_div ahb1_clk = {
231*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun .mux = {
234*4882a593Smuzhiyun .shift = 12,
235*4882a593Smuzhiyun .width = 2,
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun .var_predivs = ahb1_predivs,
238*4882a593Smuzhiyun .n_var_predivs = ARRAY_SIZE(ahb1_predivs),
239*4882a593Smuzhiyun },
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun .common = {
242*4882a593Smuzhiyun .reg = 0x054,
243*4882a593Smuzhiyun .features = CCU_FEATURE_VARIABLE_PREDIV,
244*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb1",
245*4882a593Smuzhiyun ahb1_parents,
246*4882a593Smuzhiyun &ccu_div_ops,
247*4882a593Smuzhiyun 0),
248*4882a593Smuzhiyun },
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct clk_div_table apb1_div_table[] = {
252*4882a593Smuzhiyun { .val = 0, .div = 2 },
253*4882a593Smuzhiyun { .val = 1, .div = 2 },
254*4882a593Smuzhiyun { .val = 2, .div = 4 },
255*4882a593Smuzhiyun { .val = 3, .div = 8 },
256*4882a593Smuzhiyun { /* Sentinel */ },
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
259*4882a593Smuzhiyun 0x054, 8, 2, apb1_div_table, 0);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const char * const apb2_parents[] = { "osc32k", "osc24M",
262*4882a593Smuzhiyun "pll-periph0-2x",
263*4882a593Smuzhiyun "pll-periph0-2x" };
264*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
265*4882a593Smuzhiyun 0, 5, /* M */
266*4882a593Smuzhiyun 16, 2, /* P */
267*4882a593Smuzhiyun 24, 2, /* mux */
268*4882a593Smuzhiyun 0);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const char * const ahb2_parents[] = { "ahb1", "pll-periph0" };
271*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv ahb2_fixed_predivs[] = {
272*4882a593Smuzhiyun { .index = 1, .div = 2 },
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun static struct ccu_mux ahb2_clk = {
275*4882a593Smuzhiyun .mux = {
276*4882a593Smuzhiyun .shift = 0,
277*4882a593Smuzhiyun .width = 1,
278*4882a593Smuzhiyun .fixed_predivs = ahb2_fixed_predivs,
279*4882a593Smuzhiyun .n_predivs = ARRAY_SIZE(ahb2_fixed_predivs),
280*4882a593Smuzhiyun },
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun .common = {
283*4882a593Smuzhiyun .reg = 0x05c,
284*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_PREDIV,
285*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb2",
286*4882a593Smuzhiyun ahb2_parents,
287*4882a593Smuzhiyun &ccu_mux_ops,
288*4882a593Smuzhiyun 0),
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb1",
293*4882a593Smuzhiyun 0x060, BIT(1), 0);
294*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ce_clk, "bus-ce", "ahb1",
295*4882a593Smuzhiyun 0x060, BIT(5), 0);
296*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1",
297*4882a593Smuzhiyun 0x060, BIT(6), 0);
298*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb1",
299*4882a593Smuzhiyun 0x060, BIT(8), 0);
300*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb1",
301*4882a593Smuzhiyun 0x060, BIT(9), 0);
302*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb1",
303*4882a593Smuzhiyun 0x060, BIT(10), 0);
304*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb1",
305*4882a593Smuzhiyun 0x060, BIT(13), 0);
306*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "ahb1",
307*4882a593Smuzhiyun 0x060, BIT(14), 0);
308*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_emac_clk, "bus-emac", "ahb2",
309*4882a593Smuzhiyun 0x060, BIT(17), 0);
310*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ts_clk, "bus-ts", "ahb1",
311*4882a593Smuzhiyun 0x060, BIT(18), 0);
312*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1",
313*4882a593Smuzhiyun 0x060, BIT(19), 0);
314*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb1",
315*4882a593Smuzhiyun 0x060, BIT(20), 0);
316*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb1",
317*4882a593Smuzhiyun 0x060, BIT(21), 0);
318*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1",
319*4882a593Smuzhiyun 0x060, BIT(23), 0);
320*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci0_clk, "bus-ehci0", "ahb1",
321*4882a593Smuzhiyun 0x060, BIT(24), 0);
322*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci1_clk, "bus-ehci1", "ahb2",
323*4882a593Smuzhiyun 0x060, BIT(25), 0);
324*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci0_clk, "bus-ohci0", "ahb1",
325*4882a593Smuzhiyun 0x060, BIT(28), 0);
326*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci1_clk, "bus-ohci1", "ahb2",
327*4882a593Smuzhiyun 0x060, BIT(29), 0);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb1",
330*4882a593Smuzhiyun 0x064, BIT(0), 0);
331*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon0_clk, "bus-tcon0", "ahb1",
332*4882a593Smuzhiyun 0x064, BIT(3), 0);
333*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon1_clk, "bus-tcon1", "ahb1",
334*4882a593Smuzhiyun 0x064, BIT(4), 0);
335*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_deinterlace_clk, "bus-deinterlace", "ahb1",
336*4882a593Smuzhiyun 0x064, BIT(5), 0);
337*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb1",
338*4882a593Smuzhiyun 0x064, BIT(8), 0);
339*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hdmi_clk, "bus-hdmi", "ahb1",
340*4882a593Smuzhiyun 0x064, BIT(11), 0);
341*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_clk, "bus-de", "ahb1",
342*4882a593Smuzhiyun 0x064, BIT(12), 0);
343*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "ahb1",
344*4882a593Smuzhiyun 0x064, BIT(20), 0);
345*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1",
346*4882a593Smuzhiyun 0x064, BIT(21), 0);
347*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1",
348*4882a593Smuzhiyun 0x064, BIT(22), 0);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_codec_clk, "bus-codec", "apb1",
351*4882a593Smuzhiyun 0x068, BIT(0), 0);
352*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spdif_clk, "bus-spdif", "apb1",
353*4882a593Smuzhiyun 0x068, BIT(1), 0);
354*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb1",
355*4882a593Smuzhiyun 0x068, BIT(5), 0);
356*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ths_clk, "bus-ths", "apb1",
357*4882a593Smuzhiyun 0x068, BIT(8), 0);
358*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1",
359*4882a593Smuzhiyun 0x068, BIT(12), 0);
360*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1",
361*4882a593Smuzhiyun 0x068, BIT(13), 0);
362*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s2_clk, "bus-i2s2", "apb1",
363*4882a593Smuzhiyun 0x068, BIT(14), 0);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2",
366*4882a593Smuzhiyun 0x06c, BIT(0), 0);
367*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2",
368*4882a593Smuzhiyun 0x06c, BIT(1), 0);
369*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2",
370*4882a593Smuzhiyun 0x06c, BIT(2), 0);
371*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_scr_clk, "bus-scr", "apb2",
372*4882a593Smuzhiyun 0x06c, BIT(5), 0);
373*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2",
374*4882a593Smuzhiyun 0x06c, BIT(16), 0);
375*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2",
376*4882a593Smuzhiyun 0x06c, BIT(17), 0);
377*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2",
378*4882a593Smuzhiyun 0x06c, BIT(18), 0);
379*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2",
380*4882a593Smuzhiyun 0x06c, BIT(19), 0);
381*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb2",
382*4882a593Smuzhiyun 0x06c, BIT(20), 0);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dbg_clk, "bus-dbg", "ahb1",
385*4882a593Smuzhiyun 0x070, BIT(7), 0);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static struct clk_div_table ths_div_table[] = {
388*4882a593Smuzhiyun { .val = 0, .div = 1 },
389*4882a593Smuzhiyun { .val = 1, .div = 2 },
390*4882a593Smuzhiyun { .val = 2, .div = 4 },
391*4882a593Smuzhiyun { .val = 3, .div = 6 },
392*4882a593Smuzhiyun { /* Sentinel */ },
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun static const char * const ths_parents[] = { "osc24M" };
395*4882a593Smuzhiyun static struct ccu_div ths_clk = {
396*4882a593Smuzhiyun .enable = BIT(31),
397*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_TABLE(0, 2, ths_div_table),
398*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX(24, 2),
399*4882a593Smuzhiyun .common = {
400*4882a593Smuzhiyun .reg = 0x074,
401*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ths",
402*4882a593Smuzhiyun ths_parents,
403*4882a593Smuzhiyun &ccu_div_ops,
404*4882a593Smuzhiyun 0),
405*4882a593Smuzhiyun },
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const char * const mod0_default_parents[] = { "osc24M", "pll-periph0",
409*4882a593Smuzhiyun "pll-periph1" };
410*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
411*4882a593Smuzhiyun 0, 4, /* M */
412*4882a593Smuzhiyun 16, 2, /* P */
413*4882a593Smuzhiyun 24, 2, /* mux */
414*4882a593Smuzhiyun BIT(31), /* gate */
415*4882a593Smuzhiyun 0);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun * MMC clocks are the new timing mode (see A83T & H3) variety, but without
419*4882a593Smuzhiyun * the mode switch. This means they have a 2x post divider between the clock
420*4882a593Smuzhiyun * and the MMC module. This is not documented in the manual, but is taken
421*4882a593Smuzhiyun * into consideration when setting the mmc module clocks in the BSP kernel.
422*4882a593Smuzhiyun * Without it, MMC performance is degraded.
423*4882a593Smuzhiyun *
424*4882a593Smuzhiyun * We model it here to be consistent with other SoCs supporting this mode.
425*4882a593Smuzhiyun * The alternative would be to add the 2x multiplier when setting the MMC
426*4882a593Smuzhiyun * module clock in the MMC driver, just for the A64.
427*4882a593Smuzhiyun */
428*4882a593Smuzhiyun static const char * const mmc_default_parents[] = { "osc24M", "pll-periph0-2x",
429*4882a593Smuzhiyun "pll-periph1-2x" };
430*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc0_clk, "mmc0",
431*4882a593Smuzhiyun mmc_default_parents, 0x088,
432*4882a593Smuzhiyun 0, 4, /* M */
433*4882a593Smuzhiyun 16, 2, /* P */
434*4882a593Smuzhiyun 24, 2, /* mux */
435*4882a593Smuzhiyun BIT(31), /* gate */
436*4882a593Smuzhiyun 2, /* post-div */
437*4882a593Smuzhiyun 0);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc1_clk, "mmc1",
440*4882a593Smuzhiyun mmc_default_parents, 0x08c,
441*4882a593Smuzhiyun 0, 4, /* M */
442*4882a593Smuzhiyun 16, 2, /* P */
443*4882a593Smuzhiyun 24, 2, /* mux */
444*4882a593Smuzhiyun BIT(31), /* gate */
445*4882a593Smuzhiyun 2, /* post-div */
446*4882a593Smuzhiyun 0);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc2_clk, "mmc2",
449*4882a593Smuzhiyun mmc_default_parents, 0x090,
450*4882a593Smuzhiyun 0, 4, /* M */
451*4882a593Smuzhiyun 16, 2, /* P */
452*4882a593Smuzhiyun 24, 2, /* mux */
453*4882a593Smuzhiyun BIT(31), /* gate */
454*4882a593Smuzhiyun 2, /* post-div */
455*4882a593Smuzhiyun 0);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static const char * const ts_parents[] = { "osc24M", "pll-periph0", };
458*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", ts_parents, 0x098,
459*4882a593Smuzhiyun 0, 4, /* M */
460*4882a593Smuzhiyun 16, 2, /* P */
461*4882a593Smuzhiyun 24, 4, /* mux */
462*4882a593Smuzhiyun BIT(31), /* gate */
463*4882a593Smuzhiyun 0);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ce_clk, "ce", mmc_default_parents, 0x09c,
466*4882a593Smuzhiyun 0, 4, /* M */
467*4882a593Smuzhiyun 16, 2, /* P */
468*4882a593Smuzhiyun 24, 2, /* mux */
469*4882a593Smuzhiyun BIT(31), /* gate */
470*4882a593Smuzhiyun 0);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
473*4882a593Smuzhiyun 0, 4, /* M */
474*4882a593Smuzhiyun 16, 2, /* P */
475*4882a593Smuzhiyun 24, 2, /* mux */
476*4882a593Smuzhiyun BIT(31), /* gate */
477*4882a593Smuzhiyun 0);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
480*4882a593Smuzhiyun 0, 4, /* M */
481*4882a593Smuzhiyun 16, 2, /* P */
482*4882a593Smuzhiyun 24, 2, /* mux */
483*4882a593Smuzhiyun BIT(31), /* gate */
484*4882a593Smuzhiyun 0);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
487*4882a593Smuzhiyun "pll-audio-2x", "pll-audio" };
488*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents,
489*4882a593Smuzhiyun 0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", i2s_parents,
492*4882a593Smuzhiyun 0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s2_clk, "i2s2", i2s_parents,
495*4882a593Smuzhiyun 0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(spdif_clk, "spdif", "pll-audio",
498*4882a593Smuzhiyun 0x0c0, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "osc24M",
501*4882a593Smuzhiyun 0x0cc, BIT(8), 0);
502*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "osc24M",
503*4882a593Smuzhiyun 0x0cc, BIT(9), 0);
504*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_hsic_clk, "usb-hsic", "pll-hsic",
505*4882a593Smuzhiyun 0x0cc, BIT(10), 0);
506*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_hsic_12m_clk, "usb-hsic-12M", "osc12M",
507*4882a593Smuzhiyun 0x0cc, BIT(11), 0);
508*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "osc12M",
509*4882a593Smuzhiyun 0x0cc, BIT(16), 0);
510*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci1_clk, "usb-ohci1", "usb-ohci0",
511*4882a593Smuzhiyun 0x0cc, BIT(17), 0);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static const char * const dram_parents[] = { "pll-ddr0", "pll-ddr1" };
514*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX(dram_clk, "dram", dram_parents,
515*4882a593Smuzhiyun 0x0f4, 0, 4, 20, 2, CLK_IS_CRITICAL);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "dram",
518*4882a593Smuzhiyun 0x100, BIT(0), 0);
519*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi_clk, "dram-csi", "dram",
520*4882a593Smuzhiyun 0x100, BIT(1), 0);
521*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_deinterlace_clk, "dram-deinterlace", "dram",
522*4882a593Smuzhiyun 0x100, BIT(2), 0);
523*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ts_clk, "dram-ts", "dram",
524*4882a593Smuzhiyun 0x100, BIT(3), 0);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const char * const de_parents[] = { "pll-periph0-2x", "pll-de" };
527*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_clk, "de", de_parents,
528*4882a593Smuzhiyun 0x104, 0, 4, 24, 3, BIT(31),
529*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const char * const tcon0_parents[] = { "pll-mipi", "pll-video0-2x" };
532*4882a593Smuzhiyun static const u8 tcon0_table[] = { 0, 2, };
533*4882a593Smuzhiyun static SUNXI_CCU_MUX_TABLE_WITH_GATE(tcon0_clk, "tcon0", tcon0_parents,
534*4882a593Smuzhiyun tcon0_table, 0x118, 24, 3, BIT(31),
535*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static const char * const tcon1_parents[] = { "pll-video0", "pll-video1" };
538*4882a593Smuzhiyun static const u8 tcon1_table[] = { 0, 2, };
539*4882a593Smuzhiyun static struct ccu_div tcon1_clk = {
540*4882a593Smuzhiyun .enable = BIT(31),
541*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV(0, 4),
542*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX_TABLE(24, 2, tcon1_table),
543*4882a593Smuzhiyun .common = {
544*4882a593Smuzhiyun .reg = 0x11c,
545*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("tcon1",
546*4882a593Smuzhiyun tcon1_parents,
547*4882a593Smuzhiyun &ccu_div_ops,
548*4882a593Smuzhiyun CLK_SET_RATE_PARENT),
549*4882a593Smuzhiyun },
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static const char * const deinterlace_parents[] = { "pll-periph0", "pll-periph1" };
553*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(deinterlace_clk, "deinterlace", deinterlace_parents,
554*4882a593Smuzhiyun 0x124, 0, 4, 24, 3, BIT(31), 0);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static SUNXI_CCU_GATE(csi_misc_clk, "csi-misc", "osc24M",
557*4882a593Smuzhiyun 0x130, BIT(31), 0);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static const char * const csi_sclk_parents[] = { "pll-periph0", "pll-periph1" };
560*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi_sclk_clk, "csi-sclk", csi_sclk_parents,
561*4882a593Smuzhiyun 0x134, 16, 4, 24, 3, BIT(31), 0);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun static const char * const csi_mclk_parents[] = { "osc24M", "pll-video1", "pll-periph1" };
564*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi_mclk_clk, "csi-mclk", csi_mclk_parents,
565*4882a593Smuzhiyun 0x134, 0, 5, 8, 3, BIT(15), 0);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
568*4882a593Smuzhiyun 0x13c, 16, 3, BIT(31), CLK_SET_RATE_PARENT);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static SUNXI_CCU_GATE(ac_dig_clk, "ac-dig", "pll-audio",
571*4882a593Smuzhiyun 0x140, BIT(31), CLK_SET_RATE_PARENT);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static SUNXI_CCU_GATE(ac_dig_4x_clk, "ac-dig-4x", "pll-audio-4x",
574*4882a593Smuzhiyun 0x140, BIT(30), CLK_SET_RATE_PARENT);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M",
577*4882a593Smuzhiyun 0x144, BIT(31), 0);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static const char * const hdmi_parents[] = { "pll-video0", "pll-video1" };
580*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", hdmi_parents,
581*4882a593Smuzhiyun 0x150, 0, 4, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static SUNXI_CCU_GATE(hdmi_ddc_clk, "hdmi-ddc", "osc24M",
584*4882a593Smuzhiyun 0x154, BIT(31), 0);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static const char * const mbus_parents[] = { "osc24M", "pll-periph0-2x",
587*4882a593Smuzhiyun "pll-ddr0", "pll-ddr1" };
588*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
589*4882a593Smuzhiyun 0x15c, 0, 3, 24, 2, BIT(31), CLK_IS_CRITICAL);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const char * const dsi_dphy_parents[] = { "pll-video0", "pll-periph0" };
592*4882a593Smuzhiyun static const u8 dsi_dphy_table[] = { 0, 2, };
593*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(dsi_dphy_clk, "dsi-dphy",
594*4882a593Smuzhiyun dsi_dphy_parents, dsi_dphy_table,
595*4882a593Smuzhiyun 0x168, 0, 4, 8, 2, BIT(15), CLK_SET_RATE_PARENT);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(gpu_clk, "gpu", "pll-gpu",
598*4882a593Smuzhiyun 0x1a0, 0, 3, BIT(31), CLK_SET_RATE_PARENT);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Fixed Factor clocks */
601*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(osc12M_clk, "osc12M", "hosc", 2, 1, 0);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static const struct clk_hw *clk_parent_pll_audio[] = {
604*4882a593Smuzhiyun &pll_audio_base_clk.common.hw
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* We hardcode the divider to 1 for now */
608*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
609*4882a593Smuzhiyun clk_parent_pll_audio,
610*4882a593Smuzhiyun 1, 1, CLK_SET_RATE_PARENT);
611*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
612*4882a593Smuzhiyun clk_parent_pll_audio,
613*4882a593Smuzhiyun 2, 1, CLK_SET_RATE_PARENT);
614*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
615*4882a593Smuzhiyun clk_parent_pll_audio,
616*4882a593Smuzhiyun 1, 1, CLK_SET_RATE_PARENT);
617*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
618*4882a593Smuzhiyun clk_parent_pll_audio,
619*4882a593Smuzhiyun 1, 2, CLK_SET_RATE_PARENT);
620*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph0_2x_clk, "pll-periph0-2x",
621*4882a593Smuzhiyun &pll_periph0_clk.common.hw,
622*4882a593Smuzhiyun 1, 2, 0);
623*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph1_2x_clk, "pll-periph1-2x",
624*4882a593Smuzhiyun &pll_periph1_clk.common.hw,
625*4882a593Smuzhiyun 1, 2, 0);
626*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video0_2x_clk, "pll-video0-2x",
627*4882a593Smuzhiyun &pll_video0_clk.common.hw,
628*4882a593Smuzhiyun 1, 2, CLK_SET_RATE_PARENT);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun static struct ccu_common *sun50i_a64_ccu_clks[] = {
631*4882a593Smuzhiyun &pll_cpux_clk.common,
632*4882a593Smuzhiyun &pll_audio_base_clk.common,
633*4882a593Smuzhiyun &pll_video0_clk.common,
634*4882a593Smuzhiyun &pll_ve_clk.common,
635*4882a593Smuzhiyun &pll_ddr0_clk.common,
636*4882a593Smuzhiyun &pll_periph0_clk.common,
637*4882a593Smuzhiyun &pll_periph1_clk.common,
638*4882a593Smuzhiyun &pll_video1_clk.common,
639*4882a593Smuzhiyun &pll_gpu_clk.common,
640*4882a593Smuzhiyun &pll_mipi_clk.common,
641*4882a593Smuzhiyun &pll_hsic_clk.common,
642*4882a593Smuzhiyun &pll_de_clk.common,
643*4882a593Smuzhiyun &pll_ddr1_clk.common,
644*4882a593Smuzhiyun &cpux_clk.common,
645*4882a593Smuzhiyun &axi_clk.common,
646*4882a593Smuzhiyun &ahb1_clk.common,
647*4882a593Smuzhiyun &apb1_clk.common,
648*4882a593Smuzhiyun &apb2_clk.common,
649*4882a593Smuzhiyun &ahb2_clk.common,
650*4882a593Smuzhiyun &bus_mipi_dsi_clk.common,
651*4882a593Smuzhiyun &bus_ce_clk.common,
652*4882a593Smuzhiyun &bus_dma_clk.common,
653*4882a593Smuzhiyun &bus_mmc0_clk.common,
654*4882a593Smuzhiyun &bus_mmc1_clk.common,
655*4882a593Smuzhiyun &bus_mmc2_clk.common,
656*4882a593Smuzhiyun &bus_nand_clk.common,
657*4882a593Smuzhiyun &bus_dram_clk.common,
658*4882a593Smuzhiyun &bus_emac_clk.common,
659*4882a593Smuzhiyun &bus_ts_clk.common,
660*4882a593Smuzhiyun &bus_hstimer_clk.common,
661*4882a593Smuzhiyun &bus_spi0_clk.common,
662*4882a593Smuzhiyun &bus_spi1_clk.common,
663*4882a593Smuzhiyun &bus_otg_clk.common,
664*4882a593Smuzhiyun &bus_ehci0_clk.common,
665*4882a593Smuzhiyun &bus_ehci1_clk.common,
666*4882a593Smuzhiyun &bus_ohci0_clk.common,
667*4882a593Smuzhiyun &bus_ohci1_clk.common,
668*4882a593Smuzhiyun &bus_ve_clk.common,
669*4882a593Smuzhiyun &bus_tcon0_clk.common,
670*4882a593Smuzhiyun &bus_tcon1_clk.common,
671*4882a593Smuzhiyun &bus_deinterlace_clk.common,
672*4882a593Smuzhiyun &bus_csi_clk.common,
673*4882a593Smuzhiyun &bus_hdmi_clk.common,
674*4882a593Smuzhiyun &bus_de_clk.common,
675*4882a593Smuzhiyun &bus_gpu_clk.common,
676*4882a593Smuzhiyun &bus_msgbox_clk.common,
677*4882a593Smuzhiyun &bus_spinlock_clk.common,
678*4882a593Smuzhiyun &bus_codec_clk.common,
679*4882a593Smuzhiyun &bus_spdif_clk.common,
680*4882a593Smuzhiyun &bus_pio_clk.common,
681*4882a593Smuzhiyun &bus_ths_clk.common,
682*4882a593Smuzhiyun &bus_i2s0_clk.common,
683*4882a593Smuzhiyun &bus_i2s1_clk.common,
684*4882a593Smuzhiyun &bus_i2s2_clk.common,
685*4882a593Smuzhiyun &bus_i2c0_clk.common,
686*4882a593Smuzhiyun &bus_i2c1_clk.common,
687*4882a593Smuzhiyun &bus_i2c2_clk.common,
688*4882a593Smuzhiyun &bus_scr_clk.common,
689*4882a593Smuzhiyun &bus_uart0_clk.common,
690*4882a593Smuzhiyun &bus_uart1_clk.common,
691*4882a593Smuzhiyun &bus_uart2_clk.common,
692*4882a593Smuzhiyun &bus_uart3_clk.common,
693*4882a593Smuzhiyun &bus_uart4_clk.common,
694*4882a593Smuzhiyun &bus_dbg_clk.common,
695*4882a593Smuzhiyun &ths_clk.common,
696*4882a593Smuzhiyun &nand_clk.common,
697*4882a593Smuzhiyun &mmc0_clk.common,
698*4882a593Smuzhiyun &mmc1_clk.common,
699*4882a593Smuzhiyun &mmc2_clk.common,
700*4882a593Smuzhiyun &ts_clk.common,
701*4882a593Smuzhiyun &ce_clk.common,
702*4882a593Smuzhiyun &spi0_clk.common,
703*4882a593Smuzhiyun &spi1_clk.common,
704*4882a593Smuzhiyun &i2s0_clk.common,
705*4882a593Smuzhiyun &i2s1_clk.common,
706*4882a593Smuzhiyun &i2s2_clk.common,
707*4882a593Smuzhiyun &spdif_clk.common,
708*4882a593Smuzhiyun &usb_phy0_clk.common,
709*4882a593Smuzhiyun &usb_phy1_clk.common,
710*4882a593Smuzhiyun &usb_hsic_clk.common,
711*4882a593Smuzhiyun &usb_hsic_12m_clk.common,
712*4882a593Smuzhiyun &usb_ohci0_clk.common,
713*4882a593Smuzhiyun &usb_ohci1_clk.common,
714*4882a593Smuzhiyun &dram_clk.common,
715*4882a593Smuzhiyun &dram_ve_clk.common,
716*4882a593Smuzhiyun &dram_csi_clk.common,
717*4882a593Smuzhiyun &dram_deinterlace_clk.common,
718*4882a593Smuzhiyun &dram_ts_clk.common,
719*4882a593Smuzhiyun &de_clk.common,
720*4882a593Smuzhiyun &tcon0_clk.common,
721*4882a593Smuzhiyun &tcon1_clk.common,
722*4882a593Smuzhiyun &deinterlace_clk.common,
723*4882a593Smuzhiyun &csi_misc_clk.common,
724*4882a593Smuzhiyun &csi_sclk_clk.common,
725*4882a593Smuzhiyun &csi_mclk_clk.common,
726*4882a593Smuzhiyun &ve_clk.common,
727*4882a593Smuzhiyun &ac_dig_clk.common,
728*4882a593Smuzhiyun &ac_dig_4x_clk.common,
729*4882a593Smuzhiyun &avs_clk.common,
730*4882a593Smuzhiyun &hdmi_clk.common,
731*4882a593Smuzhiyun &hdmi_ddc_clk.common,
732*4882a593Smuzhiyun &mbus_clk.common,
733*4882a593Smuzhiyun &dsi_dphy_clk.common,
734*4882a593Smuzhiyun &gpu_clk.common,
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun static struct clk_hw_onecell_data sun50i_a64_hw_clks = {
738*4882a593Smuzhiyun .hws = {
739*4882a593Smuzhiyun [CLK_OSC_12M] = &osc12M_clk.hw,
740*4882a593Smuzhiyun [CLK_PLL_CPUX] = &pll_cpux_clk.common.hw,
741*4882a593Smuzhiyun [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
742*4882a593Smuzhiyun [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
743*4882a593Smuzhiyun [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
744*4882a593Smuzhiyun [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
745*4882a593Smuzhiyun [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
746*4882a593Smuzhiyun [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw,
747*4882a593Smuzhiyun [CLK_PLL_VIDEO0_2X] = &pll_video0_2x_clk.hw,
748*4882a593Smuzhiyun [CLK_PLL_VE] = &pll_ve_clk.common.hw,
749*4882a593Smuzhiyun [CLK_PLL_DDR0] = &pll_ddr0_clk.common.hw,
750*4882a593Smuzhiyun [CLK_PLL_PERIPH0] = &pll_periph0_clk.common.hw,
751*4882a593Smuzhiyun [CLK_PLL_PERIPH0_2X] = &pll_periph0_2x_clk.hw,
752*4882a593Smuzhiyun [CLK_PLL_PERIPH1] = &pll_periph1_clk.common.hw,
753*4882a593Smuzhiyun [CLK_PLL_PERIPH1_2X] = &pll_periph1_2x_clk.hw,
754*4882a593Smuzhiyun [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw,
755*4882a593Smuzhiyun [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
756*4882a593Smuzhiyun [CLK_PLL_MIPI] = &pll_mipi_clk.common.hw,
757*4882a593Smuzhiyun [CLK_PLL_HSIC] = &pll_hsic_clk.common.hw,
758*4882a593Smuzhiyun [CLK_PLL_DE] = &pll_de_clk.common.hw,
759*4882a593Smuzhiyun [CLK_PLL_DDR1] = &pll_ddr1_clk.common.hw,
760*4882a593Smuzhiyun [CLK_CPUX] = &cpux_clk.common.hw,
761*4882a593Smuzhiyun [CLK_AXI] = &axi_clk.common.hw,
762*4882a593Smuzhiyun [CLK_AHB1] = &ahb1_clk.common.hw,
763*4882a593Smuzhiyun [CLK_APB1] = &apb1_clk.common.hw,
764*4882a593Smuzhiyun [CLK_APB2] = &apb2_clk.common.hw,
765*4882a593Smuzhiyun [CLK_AHB2] = &ahb2_clk.common.hw,
766*4882a593Smuzhiyun [CLK_BUS_MIPI_DSI] = &bus_mipi_dsi_clk.common.hw,
767*4882a593Smuzhiyun [CLK_BUS_CE] = &bus_ce_clk.common.hw,
768*4882a593Smuzhiyun [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
769*4882a593Smuzhiyun [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw,
770*4882a593Smuzhiyun [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw,
771*4882a593Smuzhiyun [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw,
772*4882a593Smuzhiyun [CLK_BUS_NAND] = &bus_nand_clk.common.hw,
773*4882a593Smuzhiyun [CLK_BUS_DRAM] = &bus_dram_clk.common.hw,
774*4882a593Smuzhiyun [CLK_BUS_EMAC] = &bus_emac_clk.common.hw,
775*4882a593Smuzhiyun [CLK_BUS_TS] = &bus_ts_clk.common.hw,
776*4882a593Smuzhiyun [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
777*4882a593Smuzhiyun [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
778*4882a593Smuzhiyun [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
779*4882a593Smuzhiyun [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
780*4882a593Smuzhiyun [CLK_BUS_EHCI0] = &bus_ehci0_clk.common.hw,
781*4882a593Smuzhiyun [CLK_BUS_EHCI1] = &bus_ehci1_clk.common.hw,
782*4882a593Smuzhiyun [CLK_BUS_OHCI0] = &bus_ohci0_clk.common.hw,
783*4882a593Smuzhiyun [CLK_BUS_OHCI1] = &bus_ohci1_clk.common.hw,
784*4882a593Smuzhiyun [CLK_BUS_VE] = &bus_ve_clk.common.hw,
785*4882a593Smuzhiyun [CLK_BUS_TCON0] = &bus_tcon0_clk.common.hw,
786*4882a593Smuzhiyun [CLK_BUS_TCON1] = &bus_tcon1_clk.common.hw,
787*4882a593Smuzhiyun [CLK_BUS_DEINTERLACE] = &bus_deinterlace_clk.common.hw,
788*4882a593Smuzhiyun [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
789*4882a593Smuzhiyun [CLK_BUS_HDMI] = &bus_hdmi_clk.common.hw,
790*4882a593Smuzhiyun [CLK_BUS_DE] = &bus_de_clk.common.hw,
791*4882a593Smuzhiyun [CLK_BUS_GPU] = &bus_gpu_clk.common.hw,
792*4882a593Smuzhiyun [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
793*4882a593Smuzhiyun [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
794*4882a593Smuzhiyun [CLK_BUS_CODEC] = &bus_codec_clk.common.hw,
795*4882a593Smuzhiyun [CLK_BUS_SPDIF] = &bus_spdif_clk.common.hw,
796*4882a593Smuzhiyun [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
797*4882a593Smuzhiyun [CLK_BUS_THS] = &bus_ths_clk.common.hw,
798*4882a593Smuzhiyun [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
799*4882a593Smuzhiyun [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
800*4882a593Smuzhiyun [CLK_BUS_I2S2] = &bus_i2s2_clk.common.hw,
801*4882a593Smuzhiyun [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
802*4882a593Smuzhiyun [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
803*4882a593Smuzhiyun [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
804*4882a593Smuzhiyun [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
805*4882a593Smuzhiyun [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
806*4882a593Smuzhiyun [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
807*4882a593Smuzhiyun [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
808*4882a593Smuzhiyun [CLK_BUS_UART4] = &bus_uart4_clk.common.hw,
809*4882a593Smuzhiyun [CLK_BUS_SCR] = &bus_scr_clk.common.hw,
810*4882a593Smuzhiyun [CLK_BUS_DBG] = &bus_dbg_clk.common.hw,
811*4882a593Smuzhiyun [CLK_THS] = &ths_clk.common.hw,
812*4882a593Smuzhiyun [CLK_NAND] = &nand_clk.common.hw,
813*4882a593Smuzhiyun [CLK_MMC0] = &mmc0_clk.common.hw,
814*4882a593Smuzhiyun [CLK_MMC1] = &mmc1_clk.common.hw,
815*4882a593Smuzhiyun [CLK_MMC2] = &mmc2_clk.common.hw,
816*4882a593Smuzhiyun [CLK_TS] = &ts_clk.common.hw,
817*4882a593Smuzhiyun [CLK_CE] = &ce_clk.common.hw,
818*4882a593Smuzhiyun [CLK_SPI0] = &spi0_clk.common.hw,
819*4882a593Smuzhiyun [CLK_SPI1] = &spi1_clk.common.hw,
820*4882a593Smuzhiyun [CLK_I2S0] = &i2s0_clk.common.hw,
821*4882a593Smuzhiyun [CLK_I2S1] = &i2s1_clk.common.hw,
822*4882a593Smuzhiyun [CLK_I2S2] = &i2s2_clk.common.hw,
823*4882a593Smuzhiyun [CLK_SPDIF] = &spdif_clk.common.hw,
824*4882a593Smuzhiyun [CLK_USB_PHY0] = &usb_phy0_clk.common.hw,
825*4882a593Smuzhiyun [CLK_USB_PHY1] = &usb_phy1_clk.common.hw,
826*4882a593Smuzhiyun [CLK_USB_HSIC] = &usb_hsic_clk.common.hw,
827*4882a593Smuzhiyun [CLK_USB_HSIC_12M] = &usb_hsic_12m_clk.common.hw,
828*4882a593Smuzhiyun [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw,
829*4882a593Smuzhiyun [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw,
830*4882a593Smuzhiyun [CLK_DRAM] = &dram_clk.common.hw,
831*4882a593Smuzhiyun [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
832*4882a593Smuzhiyun [CLK_DRAM_CSI] = &dram_csi_clk.common.hw,
833*4882a593Smuzhiyun [CLK_DRAM_DEINTERLACE] = &dram_deinterlace_clk.common.hw,
834*4882a593Smuzhiyun [CLK_DRAM_TS] = &dram_ts_clk.common.hw,
835*4882a593Smuzhiyun [CLK_DE] = &de_clk.common.hw,
836*4882a593Smuzhiyun [CLK_TCON0] = &tcon0_clk.common.hw,
837*4882a593Smuzhiyun [CLK_TCON1] = &tcon1_clk.common.hw,
838*4882a593Smuzhiyun [CLK_DEINTERLACE] = &deinterlace_clk.common.hw,
839*4882a593Smuzhiyun [CLK_CSI_MISC] = &csi_misc_clk.common.hw,
840*4882a593Smuzhiyun [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
841*4882a593Smuzhiyun [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw,
842*4882a593Smuzhiyun [CLK_VE] = &ve_clk.common.hw,
843*4882a593Smuzhiyun [CLK_AC_DIG] = &ac_dig_clk.common.hw,
844*4882a593Smuzhiyun [CLK_AC_DIG_4X] = &ac_dig_4x_clk.common.hw,
845*4882a593Smuzhiyun [CLK_AVS] = &avs_clk.common.hw,
846*4882a593Smuzhiyun [CLK_HDMI] = &hdmi_clk.common.hw,
847*4882a593Smuzhiyun [CLK_HDMI_DDC] = &hdmi_ddc_clk.common.hw,
848*4882a593Smuzhiyun [CLK_MBUS] = &mbus_clk.common.hw,
849*4882a593Smuzhiyun [CLK_DSI_DPHY] = &dsi_dphy_clk.common.hw,
850*4882a593Smuzhiyun [CLK_GPU] = &gpu_clk.common.hw,
851*4882a593Smuzhiyun },
852*4882a593Smuzhiyun .num = CLK_NUMBER,
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static struct ccu_reset_map sun50i_a64_ccu_resets[] = {
856*4882a593Smuzhiyun [RST_USB_PHY0] = { 0x0cc, BIT(0) },
857*4882a593Smuzhiyun [RST_USB_PHY1] = { 0x0cc, BIT(1) },
858*4882a593Smuzhiyun [RST_USB_HSIC] = { 0x0cc, BIT(2) },
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun [RST_DRAM] = { 0x0f4, BIT(31) },
861*4882a593Smuzhiyun [RST_MBUS] = { 0x0fc, BIT(31) },
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun [RST_BUS_MIPI_DSI] = { 0x2c0, BIT(1) },
864*4882a593Smuzhiyun [RST_BUS_CE] = { 0x2c0, BIT(5) },
865*4882a593Smuzhiyun [RST_BUS_DMA] = { 0x2c0, BIT(6) },
866*4882a593Smuzhiyun [RST_BUS_MMC0] = { 0x2c0, BIT(8) },
867*4882a593Smuzhiyun [RST_BUS_MMC1] = { 0x2c0, BIT(9) },
868*4882a593Smuzhiyun [RST_BUS_MMC2] = { 0x2c0, BIT(10) },
869*4882a593Smuzhiyun [RST_BUS_NAND] = { 0x2c0, BIT(13) },
870*4882a593Smuzhiyun [RST_BUS_DRAM] = { 0x2c0, BIT(14) },
871*4882a593Smuzhiyun [RST_BUS_EMAC] = { 0x2c0, BIT(17) },
872*4882a593Smuzhiyun [RST_BUS_TS] = { 0x2c0, BIT(18) },
873*4882a593Smuzhiyun [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) },
874*4882a593Smuzhiyun [RST_BUS_SPI0] = { 0x2c0, BIT(20) },
875*4882a593Smuzhiyun [RST_BUS_SPI1] = { 0x2c0, BIT(21) },
876*4882a593Smuzhiyun [RST_BUS_OTG] = { 0x2c0, BIT(23) },
877*4882a593Smuzhiyun [RST_BUS_EHCI0] = { 0x2c0, BIT(24) },
878*4882a593Smuzhiyun [RST_BUS_EHCI1] = { 0x2c0, BIT(25) },
879*4882a593Smuzhiyun [RST_BUS_OHCI0] = { 0x2c0, BIT(28) },
880*4882a593Smuzhiyun [RST_BUS_OHCI1] = { 0x2c0, BIT(29) },
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun [RST_BUS_VE] = { 0x2c4, BIT(0) },
883*4882a593Smuzhiyun [RST_BUS_TCON0] = { 0x2c4, BIT(3) },
884*4882a593Smuzhiyun [RST_BUS_TCON1] = { 0x2c4, BIT(4) },
885*4882a593Smuzhiyun [RST_BUS_DEINTERLACE] = { 0x2c4, BIT(5) },
886*4882a593Smuzhiyun [RST_BUS_CSI] = { 0x2c4, BIT(8) },
887*4882a593Smuzhiyun [RST_BUS_HDMI0] = { 0x2c4, BIT(10) },
888*4882a593Smuzhiyun [RST_BUS_HDMI1] = { 0x2c4, BIT(11) },
889*4882a593Smuzhiyun [RST_BUS_DE] = { 0x2c4, BIT(12) },
890*4882a593Smuzhiyun [RST_BUS_GPU] = { 0x2c4, BIT(20) },
891*4882a593Smuzhiyun [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) },
892*4882a593Smuzhiyun [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) },
893*4882a593Smuzhiyun [RST_BUS_DBG] = { 0x2c4, BIT(31) },
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun [RST_BUS_LVDS] = { 0x2c8, BIT(0) },
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun [RST_BUS_CODEC] = { 0x2d0, BIT(0) },
898*4882a593Smuzhiyun [RST_BUS_SPDIF] = { 0x2d0, BIT(1) },
899*4882a593Smuzhiyun [RST_BUS_THS] = { 0x2d0, BIT(8) },
900*4882a593Smuzhiyun [RST_BUS_I2S0] = { 0x2d0, BIT(12) },
901*4882a593Smuzhiyun [RST_BUS_I2S1] = { 0x2d0, BIT(13) },
902*4882a593Smuzhiyun [RST_BUS_I2S2] = { 0x2d0, BIT(14) },
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun [RST_BUS_I2C0] = { 0x2d8, BIT(0) },
905*4882a593Smuzhiyun [RST_BUS_I2C1] = { 0x2d8, BIT(1) },
906*4882a593Smuzhiyun [RST_BUS_I2C2] = { 0x2d8, BIT(2) },
907*4882a593Smuzhiyun [RST_BUS_SCR] = { 0x2d8, BIT(5) },
908*4882a593Smuzhiyun [RST_BUS_UART0] = { 0x2d8, BIT(16) },
909*4882a593Smuzhiyun [RST_BUS_UART1] = { 0x2d8, BIT(17) },
910*4882a593Smuzhiyun [RST_BUS_UART2] = { 0x2d8, BIT(18) },
911*4882a593Smuzhiyun [RST_BUS_UART3] = { 0x2d8, BIT(19) },
912*4882a593Smuzhiyun [RST_BUS_UART4] = { 0x2d8, BIT(20) },
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun50i_a64_ccu_desc = {
916*4882a593Smuzhiyun .ccu_clks = sun50i_a64_ccu_clks,
917*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun50i_a64_ccu_clks),
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun .hw_clks = &sun50i_a64_hw_clks,
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun .resets = sun50i_a64_ccu_resets,
922*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun50i_a64_ccu_resets),
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static struct ccu_pll_nb sun50i_a64_pll_cpu_nb = {
926*4882a593Smuzhiyun .common = &pll_cpux_clk.common,
927*4882a593Smuzhiyun /* copy from pll_cpux_clk */
928*4882a593Smuzhiyun .enable = BIT(31),
929*4882a593Smuzhiyun .lock = BIT(28),
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun static struct ccu_mux_nb sun50i_a64_cpu_nb = {
933*4882a593Smuzhiyun .common = &cpux_clk.common,
934*4882a593Smuzhiyun .cm = &cpux_clk.mux,
935*4882a593Smuzhiyun .delay_us = 1, /* > 8 clock cycles at 24 MHz */
936*4882a593Smuzhiyun .bypass_index = 1, /* index of 24 MHz oscillator */
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun
sun50i_a64_ccu_probe(struct platform_device * pdev)939*4882a593Smuzhiyun static int sun50i_a64_ccu_probe(struct platform_device *pdev)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct resource *res;
942*4882a593Smuzhiyun void __iomem *reg;
943*4882a593Smuzhiyun u32 val;
944*4882a593Smuzhiyun int ret;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
947*4882a593Smuzhiyun reg = devm_ioremap_resource(&pdev->dev, res);
948*4882a593Smuzhiyun if (IS_ERR(reg))
949*4882a593Smuzhiyun return PTR_ERR(reg);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* Force the PLL-Audio-1x divider to 1 */
952*4882a593Smuzhiyun val = readl(reg + SUN50I_A64_PLL_AUDIO_REG);
953*4882a593Smuzhiyun val &= ~GENMASK(19, 16);
954*4882a593Smuzhiyun writel(val | (0 << 16), reg + SUN50I_A64_PLL_AUDIO_REG);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun writel(0x515, reg + SUN50I_A64_PLL_MIPI_REG);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun ret = sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc);
959*4882a593Smuzhiyun if (ret)
960*4882a593Smuzhiyun return ret;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* Gate then ungate PLL CPU after any rate changes */
963*4882a593Smuzhiyun ccu_pll_notifier_register(&sun50i_a64_pll_cpu_nb);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Reparent CPU during PLL CPU rate changes */
966*4882a593Smuzhiyun ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk,
967*4882a593Smuzhiyun &sun50i_a64_cpu_nb);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun return 0;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun static const struct of_device_id sun50i_a64_ccu_ids[] = {
973*4882a593Smuzhiyun { .compatible = "allwinner,sun50i-a64-ccu" },
974*4882a593Smuzhiyun { }
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static struct platform_driver sun50i_a64_ccu_driver = {
978*4882a593Smuzhiyun .probe = sun50i_a64_ccu_probe,
979*4882a593Smuzhiyun .driver = {
980*4882a593Smuzhiyun .name = "sun50i-a64-ccu",
981*4882a593Smuzhiyun .of_match_table = sun50i_a64_ccu_ids,
982*4882a593Smuzhiyun },
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun builtin_platform_driver(sun50i_a64_ccu_driver);
985