xref: /OK3568_Linux_fs/kernel/drivers/clk/sunxi-ng/ccu-sun50i-a100.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020 Yangtao Li <frank@allwinnertech.com>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "ccu_common.h"
13*4882a593Smuzhiyun #include "ccu_reset.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "ccu_div.h"
16*4882a593Smuzhiyun #include "ccu_gate.h"
17*4882a593Smuzhiyun #include "ccu_mp.h"
18*4882a593Smuzhiyun #include "ccu_mult.h"
19*4882a593Smuzhiyun #include "ccu_nk.h"
20*4882a593Smuzhiyun #include "ccu_nkm.h"
21*4882a593Smuzhiyun #include "ccu_nkmp.h"
22*4882a593Smuzhiyun #include "ccu_nm.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "ccu-sun50i-a100.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define SUN50I_A100_PLL_SDM_ENABLE		BIT(24)
27*4882a593Smuzhiyun #define SUN50I_A100_PLL_OUTPUT_ENABLE		BIT(27)
28*4882a593Smuzhiyun #define SUN50I_A100_PLL_LOCK			BIT(28)
29*4882a593Smuzhiyun #define SUN50I_A100_PLL_LOCK_ENABLE		BIT(29)
30*4882a593Smuzhiyun #define SUN50I_A100_PLL_ENABLE			BIT(31)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define SUN50I_A100_PLL_PERIPH1_PATTERN0	0xd1303333
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * The CPU PLL is actually NP clock, with P being /1, /2 or /4. However
36*4882a593Smuzhiyun  * P should only be used for output frequencies lower than 288 MHz.
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * For now we can just model it as a multiplier clock, and force P to /1.
39*4882a593Smuzhiyun  *
40*4882a593Smuzhiyun  * The M factor is present in the register's description, but not in the
41*4882a593Smuzhiyun  * frequency formula, and it's documented as "M is only used for backdoor
42*4882a593Smuzhiyun  * testing", so it's not modelled and then force to 0.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define SUN50I_A100_PLL_CPUX_REG		0x000
45*4882a593Smuzhiyun static struct ccu_mult pll_cpux_clk = {
46*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
47*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
48*4882a593Smuzhiyun 	.mult		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
49*4882a593Smuzhiyun 	.common		= {
50*4882a593Smuzhiyun 		.reg		= 0x000,
51*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-cpux", "dcxo24M",
52*4882a593Smuzhiyun 					      &ccu_mult_ops,
53*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
54*4882a593Smuzhiyun 	},
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Some PLLs are input * N / div1 / P. Model them as NKMP with no K */
58*4882a593Smuzhiyun #define SUN50I_A100_PLL_DDR0_REG		0x010
59*4882a593Smuzhiyun static struct ccu_nkmp pll_ddr0_clk = {
60*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
61*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
62*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
63*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
64*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(0, 1), /* output divider */
65*4882a593Smuzhiyun 	.common		= {
66*4882a593Smuzhiyun 		.reg		= 0x010,
67*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-ddr0", "dcxo24M",
68*4882a593Smuzhiyun 					      &ccu_nkmp_ops,
69*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE |
70*4882a593Smuzhiyun 					      CLK_IS_CRITICAL),
71*4882a593Smuzhiyun 	},
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define SUN50I_A100_PLL_PERIPH0_REG	0x020
75*4882a593Smuzhiyun static struct ccu_nkmp pll_periph0_clk = {
76*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
77*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
78*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
79*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
80*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(0, 1), /* output divider */
81*4882a593Smuzhiyun 	.fixed_post_div	= 2,
82*4882a593Smuzhiyun 	.common		= {
83*4882a593Smuzhiyun 		.reg		= 0x020,
84*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
85*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-periph0", "dcxo24M",
86*4882a593Smuzhiyun 					      &ccu_nkmp_ops,
87*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
88*4882a593Smuzhiyun 	},
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define SUN50I_A100_PLL_PERIPH1_REG	0x028
92*4882a593Smuzhiyun static struct ccu_nkmp pll_periph1_clk = {
93*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
94*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
95*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
96*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
97*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(0, 1), /* output divider */
98*4882a593Smuzhiyun 	.fixed_post_div	= 2,
99*4882a593Smuzhiyun 	.common		= {
100*4882a593Smuzhiyun 		.reg		= 0x028,
101*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
102*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-periph1", "dcxo24M",
103*4882a593Smuzhiyun 					      &ccu_nkmp_ops,
104*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
105*4882a593Smuzhiyun 	},
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun #define SUN50I_A100_PLL_PERIPH1_PATTERN0_REG	0x128
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define SUN50I_A100_PLL_GPU_REG		0x030
110*4882a593Smuzhiyun static struct ccu_nkmp pll_gpu_clk = {
111*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
112*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
113*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
114*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
115*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(0, 1), /* output divider */
116*4882a593Smuzhiyun 	.common		= {
117*4882a593Smuzhiyun 		.reg		= 0x030,
118*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-gpu", "dcxo24M",
119*4882a593Smuzhiyun 					      &ccu_nkmp_ops,
120*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * For Video PLLs, the output divider is described as "used for testing"
126*4882a593Smuzhiyun  * in the user manual. So it's not modelled and forced to 0.
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun #define SUN50I_A100_PLL_VIDEO0_REG	0x040
129*4882a593Smuzhiyun static struct ccu_nm pll_video0_clk = {
130*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
131*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
132*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
133*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
134*4882a593Smuzhiyun 	.fixed_post_div	= 4,
135*4882a593Smuzhiyun 	.common		= {
136*4882a593Smuzhiyun 		.reg		= 0x040,
137*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
138*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-video0", "dcxo24M",
139*4882a593Smuzhiyun 					      &ccu_nm_ops,
140*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
141*4882a593Smuzhiyun 	},
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define SUN50I_A100_PLL_VIDEO1_REG	0x048
145*4882a593Smuzhiyun static struct ccu_nm pll_video1_clk = {
146*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
147*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
148*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
149*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
150*4882a593Smuzhiyun 	.fixed_post_div	= 4,
151*4882a593Smuzhiyun 	.common		= {
152*4882a593Smuzhiyun 		.reg		= 0x048,
153*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
154*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-video1", "dcxo24M",
155*4882a593Smuzhiyun 					      &ccu_nm_ops,
156*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define SUN50I_A100_PLL_VIDEO2_REG	0x050
161*4882a593Smuzhiyun static struct ccu_nm pll_video2_clk = {
162*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
163*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
164*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
165*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
166*4882a593Smuzhiyun 	.fixed_post_div	= 4,
167*4882a593Smuzhiyun 	.common		= {
168*4882a593Smuzhiyun 		.reg		= 0x050,
169*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
170*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-video2", "dcxo24M",
171*4882a593Smuzhiyun 					      &ccu_nm_ops,
172*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
173*4882a593Smuzhiyun 	},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define SUN50I_A100_PLL_VE_REG		0x058
177*4882a593Smuzhiyun static struct ccu_nkmp pll_ve_clk = {
178*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
179*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
180*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
181*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
182*4882a593Smuzhiyun 	.p		= _SUNXI_CCU_DIV(0, 1), /* output divider */
183*4882a593Smuzhiyun 	.common		= {
184*4882a593Smuzhiyun 		.reg		= 0x058,
185*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-ve", "dcxo24M",
186*4882a593Smuzhiyun 					      &ccu_nkmp_ops,
187*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun  * The COM PLL has m0 dividers in addition to the usual N, M
193*4882a593Smuzhiyun  * factors. Since we only need 1 frequencies from this PLL: 45.1584 MHz,
194*4882a593Smuzhiyun  * ignore it for now.
195*4882a593Smuzhiyun  */
196*4882a593Smuzhiyun #define SUN50I_A100_PLL_COM_REG		0x060
197*4882a593Smuzhiyun static struct ccu_sdm_setting pll_com_sdm_table[] = {
198*4882a593Smuzhiyun 	{ .rate = 451584000, .pattern = 0xc0014396, .m = 2, .n = 37 },
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static struct ccu_nm pll_com_clk = {
202*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
203*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
204*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
205*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(0, 1),
206*4882a593Smuzhiyun 	.sdm		= _SUNXI_CCU_SDM(pll_com_sdm_table, BIT(24),
207*4882a593Smuzhiyun 					 0x160, BIT(31)),
208*4882a593Smuzhiyun 	.common		= {
209*4882a593Smuzhiyun 		.reg		= 0x060,
210*4882a593Smuzhiyun 		.features	= CCU_FEATURE_SIGMA_DELTA_MOD,
211*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-com", "dcxo24M",
212*4882a593Smuzhiyun 					      &ccu_nm_ops,
213*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
214*4882a593Smuzhiyun 	},
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define SUN50I_A100_PLL_VIDEO3_REG	0x068
218*4882a593Smuzhiyun static struct ccu_nm pll_video3_clk = {
219*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
220*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
221*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
222*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(1, 1), /* input divider */
223*4882a593Smuzhiyun 	.fixed_post_div	= 4,
224*4882a593Smuzhiyun 	.common		= {
225*4882a593Smuzhiyun 		.reg		= 0x068,
226*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV,
227*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-video3", "dcxo24M",
228*4882a593Smuzhiyun 					      &ccu_nm_ops,
229*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
230*4882a593Smuzhiyun 	},
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * The Audio PLL has m0, m1 dividers in addition to the usual N, M
235*4882a593Smuzhiyun  * factors. Since we only need 4 frequencies from this PLL: 22.5792 MHz,
236*4882a593Smuzhiyun  * 24.576 MHz, 90.3168MHz and 98.304MHz ignore them for now.
237*4882a593Smuzhiyun  * Enforce the default for them, which is m0 = 1, m1 = 0.
238*4882a593Smuzhiyun  */
239*4882a593Smuzhiyun #define SUN50I_A100_PLL_AUDIO_REG		0x078
240*4882a593Smuzhiyun static struct ccu_sdm_setting pll_audio_sdm_table[] = {
241*4882a593Smuzhiyun 	{ .rate = 45158400, .pattern = 0xc001bcd3, .m = 18, .n = 33 },
242*4882a593Smuzhiyun 	{ .rate = 49152000, .pattern = 0xc001eb85, .m = 20, .n = 40 },
243*4882a593Smuzhiyun 	{ .rate = 180633600, .pattern = 0xc001288d, .m = 3, .n = 22 },
244*4882a593Smuzhiyun 	{ .rate = 196608000, .pattern = 0xc001eb85, .m = 5, .n = 40 },
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static struct ccu_nm pll_audio_clk = {
248*4882a593Smuzhiyun 	.enable		= SUN50I_A100_PLL_OUTPUT_ENABLE,
249*4882a593Smuzhiyun 	.lock		= SUN50I_A100_PLL_LOCK,
250*4882a593Smuzhiyun 	.n		= _SUNXI_CCU_MULT_MIN(8, 8, 12),
251*4882a593Smuzhiyun 	.m		= _SUNXI_CCU_DIV(16, 6),
252*4882a593Smuzhiyun 	.fixed_post_div	= 2,
253*4882a593Smuzhiyun 	.sdm		= _SUNXI_CCU_SDM(pll_audio_sdm_table, BIT(24),
254*4882a593Smuzhiyun 					 0x178, BIT(31)),
255*4882a593Smuzhiyun 	.common		= {
256*4882a593Smuzhiyun 		.reg		= 0x078,
257*4882a593Smuzhiyun 		.features	= CCU_FEATURE_FIXED_POSTDIV |
258*4882a593Smuzhiyun 				  CCU_FEATURE_SIGMA_DELTA_MOD,
259*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT("pll-audio", "dcxo24M",
260*4882a593Smuzhiyun 					      &ccu_nm_ops,
261*4882a593Smuzhiyun 					      CLK_SET_RATE_UNGATE),
262*4882a593Smuzhiyun 	},
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static const char * const cpux_parents[] = { "dcxo24M", "osc32k",
266*4882a593Smuzhiyun 					     "iosc", "pll-cpux",
267*4882a593Smuzhiyun 					      "pll-periph0" };
268*4882a593Smuzhiyun static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents,
269*4882a593Smuzhiyun 		     0x500, 24, 3, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL);
270*4882a593Smuzhiyun static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x500, 0, 2, 0);
271*4882a593Smuzhiyun static SUNXI_CCU_M(cpux_apb_clk, "cpux-apb", "cpux", 0x500, 8, 2, 0);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static const char * const psi_ahb1_ahb2_parents[] = { "dcxo24M", "osc32k",
274*4882a593Smuzhiyun 						      "iosc", "pll-periph0",
275*4882a593Smuzhiyun 						      "pll-periph0-2x" };
276*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(psi_ahb1_ahb2_clk, "psi-ahb1-ahb2",
277*4882a593Smuzhiyun 			     psi_ahb1_ahb2_parents, 0x510,
278*4882a593Smuzhiyun 			     0, 2,	/* M */
279*4882a593Smuzhiyun 			     8, 2,	/* P */
280*4882a593Smuzhiyun 			     24, 3,	/* mux */
281*4882a593Smuzhiyun 			     0);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static const char * const ahb3_apb1_apb2_parents[] = { "dcxo24M", "osc32k",
284*4882a593Smuzhiyun 						       "psi-ahb1-ahb2",
285*4882a593Smuzhiyun 						       "pll-periph0",
286*4882a593Smuzhiyun 						       "pll-periph0-2x" };
287*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(ahb3_clk, "ahb3", ahb3_apb1_apb2_parents, 0x51c,
288*4882a593Smuzhiyun 			     0, 2,	/* M */
289*4882a593Smuzhiyun 			     8, 2,	/* P */
290*4882a593Smuzhiyun 			     24, 3,	/* mux */
291*4882a593Smuzhiyun 			     0);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb1_clk, "apb1", ahb3_apb1_apb2_parents, 0x520,
294*4882a593Smuzhiyun 			     0, 2,	/* M */
295*4882a593Smuzhiyun 			     8, 2,	/* P */
296*4882a593Smuzhiyun 			     24, 3,	/* mux */
297*4882a593Smuzhiyun 			     0);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", ahb3_apb1_apb2_parents, 0x524,
300*4882a593Smuzhiyun 			     0, 2,	/* M */
301*4882a593Smuzhiyun 			     8, 2,	/* P */
302*4882a593Smuzhiyun 			     24, 3,	/* mux */
303*4882a593Smuzhiyun 			     0);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun static const char * const mbus_parents[] = { "dcxo24M", "pll-ddr0",
306*4882a593Smuzhiyun 					     "pll-periph0",
307*4882a593Smuzhiyun 					     "pll-periph0-2x" };
308*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents, 0x540,
309*4882a593Smuzhiyun 				 0, 3,		/* M */
310*4882a593Smuzhiyun 				 24, 2,		/* mux */
311*4882a593Smuzhiyun 				 BIT(31),	/* gate */
312*4882a593Smuzhiyun 				 CLK_IS_CRITICAL);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static const char * const de_parents[] = { "pll-com", "pll-periph0-2x" };
315*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_clk, "de0", de_parents, 0x600,
316*4882a593Smuzhiyun 				 0, 4,		/* M */
317*4882a593Smuzhiyun 				 24, 1,		/* mux */
318*4882a593Smuzhiyun 				 BIT(31),	/* gate */
319*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_de_clk, "bus-de", "psi-ahb1-ahb2",
322*4882a593Smuzhiyun 		      0x60c, BIT(0), 0);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static const char * const g2d_parents[] = { "pll-com", "pll-periph0-2x",
325*4882a593Smuzhiyun 					     "pll-video0-2x", "pll-video1-2x",
326*4882a593Smuzhiyun 					     "pll-video2-2x"};
327*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(g2d_clk, "g2d",
328*4882a593Smuzhiyun 				 g2d_parents,
329*4882a593Smuzhiyun 				 0x630,
330*4882a593Smuzhiyun 				 0, 4,		/* M */
331*4882a593Smuzhiyun 				 24, 3,		/* mux */
332*4882a593Smuzhiyun 				 BIT(31),	/* gate */
333*4882a593Smuzhiyun 				 0);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_g2d_clk, "bus-g2d", "psi-ahb1-ahb2",
336*4882a593Smuzhiyun 		      0x63c, BIT(0), 0);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static const char * const gpu_parents[] = { "pll-gpu" };
339*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(gpu_clk, "gpu", gpu_parents, 0x670,
340*4882a593Smuzhiyun 				       0, 2,	/* M */
341*4882a593Smuzhiyun 				       24, 1,	/* mux */
342*4882a593Smuzhiyun 				       BIT(31),	/* gate */
343*4882a593Smuzhiyun 				       0);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "psi-ahb1-ahb2",
346*4882a593Smuzhiyun 		      0x67c, BIT(0), 0);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static const char * const ce_parents[] = { "dcxo24M", "pll-periph0-2x" };
349*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ce_clk, "ce", ce_parents, 0x680,
350*4882a593Smuzhiyun 				  0, 4,		/* M */
351*4882a593Smuzhiyun 				  8, 2,		/* P */
352*4882a593Smuzhiyun 				  24, 1,	/* mux */
353*4882a593Smuzhiyun 				  BIT(31),	/* gate */
354*4882a593Smuzhiyun 				  0);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ce_clk, "bus-ce", "psi-ahb1-ahb2",
357*4882a593Smuzhiyun 		      0x68c, BIT(0), 0);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const char * const ve_parents[] = { "pll-ve" };
360*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(ve_clk, "ve", ve_parents, 0x690,
361*4882a593Smuzhiyun 				 0, 3,		/* M */
362*4882a593Smuzhiyun 				 24, 1,		/* mux */
363*4882a593Smuzhiyun 				 BIT(31),	/* gate */
364*4882a593Smuzhiyun 				 CLK_SET_RATE_PARENT);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "psi-ahb1-ahb2",
367*4882a593Smuzhiyun 		      0x69c, BIT(0), 0);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "psi-ahb1-ahb2",
370*4882a593Smuzhiyun 		      0x70c, BIT(0), 0);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "psi-ahb1-ahb2",
373*4882a593Smuzhiyun 		      0x71c, BIT(0), 0);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "psi-ahb1-ahb2",
376*4882a593Smuzhiyun 		      0x72c, BIT(0), 0);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "psi-ahb1-ahb2",
379*4882a593Smuzhiyun 		      0x73c, BIT(0), 0);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk, "avs", "dcxo24M", 0x740, BIT(31), 0);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dbg_clk, "bus-dbg", "psi-ahb1-ahb2",
384*4882a593Smuzhiyun 		      0x78c, BIT(0), 0);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_psi_clk, "bus-psi", "psi-ahb1-ahb2",
387*4882a593Smuzhiyun 		      0x79c, BIT(0), 0);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_pwm_clk, "bus-pwm", "apb1", 0x7ac, BIT(0), 0);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_iommu_clk, "bus-iommu", "apb1", 0x7bc, BIT(0), 0);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static SUNXI_CCU_GATE(mbus_dma_clk, "mbus-dma", "mbus",
394*4882a593Smuzhiyun 		      0x804, BIT(0), 0);
395*4882a593Smuzhiyun static SUNXI_CCU_GATE(mbus_ve_clk, "mbus-ve", "mbus",
396*4882a593Smuzhiyun 		      0x804, BIT(1), 0);
397*4882a593Smuzhiyun static SUNXI_CCU_GATE(mbus_ce_clk, "mbus-ce", "mbus",
398*4882a593Smuzhiyun 		      0x804, BIT(2), 0);
399*4882a593Smuzhiyun static SUNXI_CCU_GATE(mbus_nand_clk, "mbus-nand", "mbus",
400*4882a593Smuzhiyun 		      0x804, BIT(5), 0);
401*4882a593Smuzhiyun static SUNXI_CCU_GATE(mbus_csi_clk, "mbus-csi", "mbus",
402*4882a593Smuzhiyun 		      0x804, BIT(8), 0);
403*4882a593Smuzhiyun static SUNXI_CCU_GATE(mbus_isp_clk, "mbus-isp", "mbus",
404*4882a593Smuzhiyun 		      0x804, BIT(9), 0);
405*4882a593Smuzhiyun static SUNXI_CCU_GATE(mbus_g2d_clk, "mbus-g2d", "mbus",
406*4882a593Smuzhiyun 		      0x804, BIT(10), 0);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "psi-ahb1-ahb2",
409*4882a593Smuzhiyun 		      0x80c, BIT(0), CLK_IS_CRITICAL);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const char * const nand_spi_parents[] = { "dcxo24M",
412*4882a593Smuzhiyun 						 "pll-periph0",
413*4882a593Smuzhiyun 						 "pll-periph1",
414*4882a593Smuzhiyun 						 "pll-periph0-2x",
415*4882a593Smuzhiyun 						 "pll-periph1-2x" };
416*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand0_clk, "nand0", nand_spi_parents, 0x810,
417*4882a593Smuzhiyun 				  0, 4,		/* M */
418*4882a593Smuzhiyun 				  8, 2,		/* P */
419*4882a593Smuzhiyun 				  24, 3,	/* mux */
420*4882a593Smuzhiyun 				  BIT(31),	/* gate */
421*4882a593Smuzhiyun 				  0);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand1_clk, "nand1", nand_spi_parents, 0x814,
424*4882a593Smuzhiyun 				  0, 4,		/* M */
425*4882a593Smuzhiyun 				  8, 2,		/* P */
426*4882a593Smuzhiyun 				  24, 3,	/* mux */
427*4882a593Smuzhiyun 				  BIT(31),	/* gate */
428*4882a593Smuzhiyun 				  0);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb3", 0x82c, BIT(0), 0);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const char * const mmc_parents[] = { "dcxo24M", "pll-periph0-2x",
433*4882a593Smuzhiyun 					    "pll-periph1-2x" };
434*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc0_clk, "mmc0", mmc_parents, 0x830,
435*4882a593Smuzhiyun 					  0, 4,		/* M */
436*4882a593Smuzhiyun 					  8, 2,		/* P */
437*4882a593Smuzhiyun 					  24, 2,	/* mux */
438*4882a593Smuzhiyun 					  BIT(31),	/* gate */
439*4882a593Smuzhiyun 					  2,		/* post-div */
440*4882a593Smuzhiyun 					  CLK_SET_RATE_NO_REPARENT);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc1_clk, "mmc1", mmc_parents, 0x834,
443*4882a593Smuzhiyun 					  0, 4,		/* M */
444*4882a593Smuzhiyun 					  8, 2,		/* P */
445*4882a593Smuzhiyun 					  24, 2,	/* mux */
446*4882a593Smuzhiyun 					  BIT(31),	/* gate */
447*4882a593Smuzhiyun 					  2,		/* post-div */
448*4882a593Smuzhiyun 					  CLK_SET_RATE_NO_REPARENT);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc2_clk, "mmc2", mmc_parents, 0x838,
451*4882a593Smuzhiyun 					  0, 4,		/* M */
452*4882a593Smuzhiyun 					  8, 2,		/* P */
453*4882a593Smuzhiyun 					  24, 2,	/* mux */
454*4882a593Smuzhiyun 					  BIT(31),	/* gate */
455*4882a593Smuzhiyun 					  2,		/* post-div */
456*4882a593Smuzhiyun 					  CLK_SET_RATE_NO_REPARENT);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb3", 0x84c, BIT(0), 0);
459*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb3", 0x84c, BIT(1), 0);
460*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb3", 0x84c, BIT(2), 0);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2", 0x90c, BIT(0), 0);
463*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2", 0x90c, BIT(1), 0);
464*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2", 0x90c, BIT(2), 0);
465*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2", 0x90c, BIT(3), 0);
466*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb2", 0x90c, BIT(4), 0);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2", 0x91c, BIT(0), 0);
469*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2", 0x91c, BIT(1), 0);
470*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2", 0x91c, BIT(2), 0);
471*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2c3_clk, "bus-i2c3", "apb2", 0x91c, BIT(3), 0);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", nand_spi_parents, 0x940,
474*4882a593Smuzhiyun 				  0, 4,		/* M */
475*4882a593Smuzhiyun 				  8, 2,		/* P */
476*4882a593Smuzhiyun 				  24, 3,	/* mux */
477*4882a593Smuzhiyun 				  BIT(31),	/* gate */
478*4882a593Smuzhiyun 				  0);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", nand_spi_parents, 0x944,
481*4882a593Smuzhiyun 				  0, 4,		/* M */
482*4882a593Smuzhiyun 				  8, 2,		/* P */
483*4882a593Smuzhiyun 				  24, 3,	/* mux */
484*4882a593Smuzhiyun 				  BIT(31),	/* gate */
485*4882a593Smuzhiyun 				  0);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi2_clk, "spi2", nand_spi_parents, 0x948,
488*4882a593Smuzhiyun 				  0, 4,		/* M */
489*4882a593Smuzhiyun 				  8, 2,		/* P */
490*4882a593Smuzhiyun 				  24, 3,	/* mux */
491*4882a593Smuzhiyun 				  BIT(31),	/* gate */
492*4882a593Smuzhiyun 				  0);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb3", 0x96c, BIT(0), 0);
495*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb3", 0x96c, BIT(1), 0);
496*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spi2_clk, "bus-spi2", "ahb3", 0x96c, BIT(2), 0);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun static SUNXI_CCU_GATE(emac_25m_clk, "emac-25m", "ahb3", 0x970,
499*4882a593Smuzhiyun 		      BIT(31) | BIT(30), 0);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_emac_clk, "bus-emac", "ahb3", 0x97c, BIT(0), 0);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static const char * const ir_parents[] = { "osc32k", "iosc",
504*4882a593Smuzhiyun 					   "pll-periph0", "pll-periph1" };
505*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir_rx_clk, "ir-rx", ir_parents, 0x990,
506*4882a593Smuzhiyun 				  0, 4,		/* M */
507*4882a593Smuzhiyun 				  8, 2,		/* P */
508*4882a593Smuzhiyun 				  24, 3,	/* mux */
509*4882a593Smuzhiyun 				  BIT(31),	/* gate */
510*4882a593Smuzhiyun 				  0);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ir_rx_clk, "bus-ir-rx", "ahb3", 0x99c, BIT(0), 0);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir_tx_clk, "ir-tx", ir_parents, 0x9c0,
515*4882a593Smuzhiyun 				  0, 4,		/* M */
516*4882a593Smuzhiyun 				  8, 2,		/* P */
517*4882a593Smuzhiyun 				  24, 3,	/* mux */
518*4882a593Smuzhiyun 				  BIT(31),	/* gate */
519*4882a593Smuzhiyun 				  0);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ir_tx_clk, "bus-ir-tx", "apb1", 0x9cc, BIT(0), 0);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_gpadc_clk, "bus-gpadc", "apb1", 0x9ec, BIT(0), 0);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ths_clk, "bus-ths", "apb1", 0x9fc, BIT(0), 0);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static const char * const audio_parents[] = { "pll-audio", "pll-com-audio" };
528*4882a593Smuzhiyun static struct ccu_div i2s0_clk = {
529*4882a593Smuzhiyun 	.enable		= BIT(31),
530*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
531*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX(24, 2),
532*4882a593Smuzhiyun 	.common		= {
533*4882a593Smuzhiyun 		.reg		= 0xa10,
534*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("i2s0",
535*4882a593Smuzhiyun 						      audio_parents,
536*4882a593Smuzhiyun 						      &ccu_div_ops,
537*4882a593Smuzhiyun 						      CLK_SET_RATE_PARENT),
538*4882a593Smuzhiyun 	},
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun static struct ccu_div i2s1_clk = {
542*4882a593Smuzhiyun 	.enable		= BIT(31),
543*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
544*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX(24, 2),
545*4882a593Smuzhiyun 	.common		= {
546*4882a593Smuzhiyun 		.reg		= 0xa14,
547*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("i2s1",
548*4882a593Smuzhiyun 						      audio_parents,
549*4882a593Smuzhiyun 						      &ccu_div_ops,
550*4882a593Smuzhiyun 						      CLK_SET_RATE_PARENT),
551*4882a593Smuzhiyun 	},
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun static struct ccu_div i2s2_clk = {
555*4882a593Smuzhiyun 	.enable		= BIT(31),
556*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
557*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX(24, 2),
558*4882a593Smuzhiyun 	.common		= {
559*4882a593Smuzhiyun 		.reg		= 0xa18,
560*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("i2s2",
561*4882a593Smuzhiyun 						      audio_parents,
562*4882a593Smuzhiyun 						      &ccu_div_ops,
563*4882a593Smuzhiyun 						      CLK_SET_RATE_PARENT),
564*4882a593Smuzhiyun 	},
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static struct ccu_div i2s3_clk = {
568*4882a593Smuzhiyun 	.enable		= BIT(31),
569*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
570*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX(24, 2),
571*4882a593Smuzhiyun 	.common		= {
572*4882a593Smuzhiyun 		.reg		= 0xa1c,
573*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("i2s3",
574*4882a593Smuzhiyun 						      audio_parents,
575*4882a593Smuzhiyun 						      &ccu_div_ops,
576*4882a593Smuzhiyun 						      CLK_SET_RATE_PARENT),
577*4882a593Smuzhiyun 	},
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1", 0xa20, BIT(0), 0);
581*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1", 0xa20, BIT(1), 0);
582*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s2_clk, "bus-i2s2", "apb1", 0xa20, BIT(2), 0);
583*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_i2s3_clk, "bus-i2s3", "apb1", 0xa20, BIT(3), 0);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static struct ccu_div spdif_clk = {
586*4882a593Smuzhiyun 	.enable		= BIT(31),
587*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
588*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX(24, 2),
589*4882a593Smuzhiyun 	.common		= {
590*4882a593Smuzhiyun 		.reg		= 0xa24,
591*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("spdif",
592*4882a593Smuzhiyun 						      audio_parents,
593*4882a593Smuzhiyun 						      &ccu_div_ops,
594*4882a593Smuzhiyun 						      0),
595*4882a593Smuzhiyun 	},
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_spdif_clk, "bus-spdif", "apb1", 0xa2c, BIT(0), 0);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static struct ccu_div dmic_clk = {
601*4882a593Smuzhiyun 	.enable		= BIT(31),
602*4882a593Smuzhiyun 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
603*4882a593Smuzhiyun 	.mux		= _SUNXI_CCU_MUX(24, 2),
604*4882a593Smuzhiyun 	.common		= {
605*4882a593Smuzhiyun 		.reg		= 0xa40,
606*4882a593Smuzhiyun 		.hw.init	= CLK_HW_INIT_PARENTS("dmic",
607*4882a593Smuzhiyun 						      audio_parents,
608*4882a593Smuzhiyun 						      &ccu_div_ops,
609*4882a593Smuzhiyun 						      0),
610*4882a593Smuzhiyun 	},
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dmic_clk, "bus-dmic", "apb1", 0xa4c, BIT(0), 0);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(audio_codec_dac_clk, "audio-codec-dac",
616*4882a593Smuzhiyun 				 audio_parents, 0xa50,
617*4882a593Smuzhiyun 				 0, 4,		/* M */
618*4882a593Smuzhiyun 				 24, 2,		/* mux */
619*4882a593Smuzhiyun 				 BIT(31),	/* gate */
620*4882a593Smuzhiyun 				 0);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(audio_codec_adc_clk, "audio-codec-adc",
623*4882a593Smuzhiyun 				 audio_parents, 0xa54,
624*4882a593Smuzhiyun 				 0, 4,		/* M */
625*4882a593Smuzhiyun 				 24, 2,		/* mux */
626*4882a593Smuzhiyun 				 BIT(31),	/* gate */
627*4882a593Smuzhiyun 				 0);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(audio_codec_4x_clk, "audio-codec-4x",
630*4882a593Smuzhiyun 				 audio_parents, 0xa58,
631*4882a593Smuzhiyun 				 0, 4,		/* M */
632*4882a593Smuzhiyun 				 24, 2,		/* mux */
633*4882a593Smuzhiyun 				 BIT(31),	/* gate */
634*4882a593Smuzhiyun 				 0);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_audio_codec_clk, "bus-audio-codec", "apb1", 0xa5c,
637*4882a593Smuzhiyun 		      BIT(0), 0);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun  * There are OHCI 12M clock source selection bits for 2 USB 2.0 ports.
641*4882a593Smuzhiyun  * We will force them to 0 (12M divided from 48M).
642*4882a593Smuzhiyun  */
643*4882a593Smuzhiyun #define SUN50I_A100_USB0_CLK_REG		0xa70
644*4882a593Smuzhiyun #define SUN50I_A100_USB1_CLK_REG		0xa74
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "osc12M", 0xa70, BIT(31), 0);
647*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "dcxo24M", 0xa70, BIT(29), 0);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci1_clk, "usb-ohci1", "osc12M", 0xa74, BIT(31), 0);
650*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "dcxo24M", 0xa74, BIT(29), 0);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci0_clk, "bus-ohci0", "ahb3", 0xa8c, BIT(0), 0);
653*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ohci1_clk, "bus-ohci1", "ahb3", 0xa8c, BIT(1), 0);
654*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci0_clk, "bus-ehci0", "ahb3", 0xa8c, BIT(4), 0);
655*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ehci1_clk, "bus-ehci1", "ahb3", 0xa8c, BIT(5), 0);
656*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb3", 0xa8c, BIT(8), 0);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_lradc_clk, "bus-lradc", "ahb3", 0xa9c, BIT(0), 0);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dpss_top0_clk, "bus-dpss-top0", "ahb3",
661*4882a593Smuzhiyun 		      0xabc, BIT(0), 0);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_dpss_top1_clk, "bus-dpss-top1", "ahb3",
664*4882a593Smuzhiyun 		      0xacc, BIT(0), 0);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static const char * const mipi_dsi_parents[] = { "dcxo24M", "pll-periph0-2x",
667*4882a593Smuzhiyun 						 "pll-periph0" };
668*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(mipi_dsi_clk, "mipi-dsi",
669*4882a593Smuzhiyun 				 mipi_dsi_parents,
670*4882a593Smuzhiyun 				 0xb24,
671*4882a593Smuzhiyun 				 0, 4,		/* M */
672*4882a593Smuzhiyun 				 24, 2,		/* mux */
673*4882a593Smuzhiyun 				 BIT(31),	/* gate */
674*4882a593Smuzhiyun 				 0);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb3",
677*4882a593Smuzhiyun 		      0xb4c, BIT(0), 0);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static const char * const tcon_lcd_parents[] = { "pll-video0-4x",
680*4882a593Smuzhiyun 						  "pll-video1-4x",
681*4882a593Smuzhiyun 						  "pll-video2-4x",
682*4882a593Smuzhiyun 						  "pll-video3-4x",
683*4882a593Smuzhiyun 						  "pll-periph0-2x" };
684*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(tcon_lcd_clk, "tcon-lcd0",
685*4882a593Smuzhiyun 				  tcon_lcd_parents, 0xb60,
686*4882a593Smuzhiyun 				  0, 4,		/* M */
687*4882a593Smuzhiyun 				  8, 2,		/* P */
688*4882a593Smuzhiyun 				  24, 3,	/* mux */
689*4882a593Smuzhiyun 				  BIT(31),	/* gate */
690*4882a593Smuzhiyun 				  0);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_tcon_lcd_clk, "bus-tcon-lcd0", "ahb3",
693*4882a593Smuzhiyun 		      0xb7c, BIT(0), 0);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun static const char * const ledc_parents[] = { "dcxo24M",
696*4882a593Smuzhiyun 					     "pll-periph0" };
697*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ledc_clk, "ledc",
698*4882a593Smuzhiyun 				  ledc_parents, 0xbf0,
699*4882a593Smuzhiyun 				  0, 4,		/* M */
700*4882a593Smuzhiyun 				  8, 2,		/* P */
701*4882a593Smuzhiyun 				  24, 3,	/* mux */
702*4882a593Smuzhiyun 				  BIT(31),	/* gate */
703*4882a593Smuzhiyun 				  0);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_ledc_clk, "bus-ledc", "ahb3", 0xbfc, BIT(0), 0);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun static const char * const csi_top_parents[] = { "pll-periph0-2x",
708*4882a593Smuzhiyun 						"pll-video0-2x",
709*4882a593Smuzhiyun 						"pll-video1-2x",
710*4882a593Smuzhiyun 						"pll-video2-2x",
711*4882a593Smuzhiyun 						"pll-video3-2x" };
712*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi_top_clk, "csi-top",
713*4882a593Smuzhiyun 				 csi_top_parents, 0xc04,
714*4882a593Smuzhiyun 				 0, 4,		/* M */
715*4882a593Smuzhiyun 				 24, 3,		/* mux */
716*4882a593Smuzhiyun 				 BIT(31),	/* gate */
717*4882a593Smuzhiyun 				 0);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static const char * const csi0_mclk_parents[] = { "dcxo24M", "pll-video2",
720*4882a593Smuzhiyun 						  "pll-video3", "pll-video0",
721*4882a593Smuzhiyun 						  "pll-video1" };
722*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi0_mclk_clk, "csi0-mclk",
723*4882a593Smuzhiyun 				 csi0_mclk_parents, 0xc08,
724*4882a593Smuzhiyun 				 0, 5,		/* M */
725*4882a593Smuzhiyun 				 24, 3,		/* mux */
726*4882a593Smuzhiyun 				 BIT(31),	/* gate */
727*4882a593Smuzhiyun 				 0);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static const char * const csi1_mclk_parents[] = { "dcxo24M", "pll-video3",
730*4882a593Smuzhiyun 						  "pll-video0", "pll-video1",
731*4882a593Smuzhiyun 						  "pll-video2" };
732*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi1_mclk_clk, "csi1-mclk",
733*4882a593Smuzhiyun 				 csi1_mclk_parents, 0xc0c,
734*4882a593Smuzhiyun 				 0, 5,		/* M */
735*4882a593Smuzhiyun 				 24, 3,		/* mux */
736*4882a593Smuzhiyun 				 BIT(31),	/* gate */
737*4882a593Smuzhiyun 				 0);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb3", 0xc1c, BIT(0), 0);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun static const char * const csi_isp_parents[] = { "pll-periph0-2x",
742*4882a593Smuzhiyun 						"pll-video0-2x",
743*4882a593Smuzhiyun 						"pll-video1-2x",
744*4882a593Smuzhiyun 						"pll-video2-2x",
745*4882a593Smuzhiyun 						"pll-video3-2x" };
746*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi_isp_clk, "csi-isp",
747*4882a593Smuzhiyun 				 csi_isp_parents, 0xc20,
748*4882a593Smuzhiyun 				 0, 5,		/* M */
749*4882a593Smuzhiyun 				 24, 3,		/* mux */
750*4882a593Smuzhiyun 				 BIT(31),	/* gate */
751*4882a593Smuzhiyun 				 0);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun /* Fixed factor clocks */
754*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(osc12M_clk, "osc12M", "hosc", 2, 1, 0);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_com_audio_clk, "pll-com-audio",
757*4882a593Smuzhiyun 			   &pll_com_clk.common.hw,
758*4882a593Smuzhiyun 			   5, 1, CLK_SET_RATE_PARENT);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph0_2x_clk, "pll-periph0-2x",
761*4882a593Smuzhiyun 			   &pll_periph0_clk.common.hw,
762*4882a593Smuzhiyun 			   1, 2, 0);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph1_2x_clk, "pll-periph1-2x",
765*4882a593Smuzhiyun 			   &pll_periph1_clk.common.hw,
766*4882a593Smuzhiyun 			   1, 2, 0);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static const struct clk_hw *pll_video0_parents[] = {
769*4882a593Smuzhiyun 	&pll_video0_clk.common.hw
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video0_4x_clk, "pll-video0-4x",
772*4882a593Smuzhiyun 			    pll_video0_parents,
773*4882a593Smuzhiyun 			    1, 4, CLK_SET_RATE_PARENT);
774*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video0_2x_clk, "pll-video0-2x",
775*4882a593Smuzhiyun 			    pll_video0_parents,
776*4882a593Smuzhiyun 			    1, 2, CLK_SET_RATE_PARENT);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static const struct clk_hw *pll_video1_parents[] = {
779*4882a593Smuzhiyun 	&pll_video1_clk.common.hw
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video1_4x_clk, "pll-video1-4x",
782*4882a593Smuzhiyun 			    pll_video1_parents,
783*4882a593Smuzhiyun 			    1, 4, CLK_SET_RATE_PARENT);
784*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video1_2x_clk, "pll-video1-2x",
785*4882a593Smuzhiyun 			    pll_video1_parents,
786*4882a593Smuzhiyun 			    1, 2, CLK_SET_RATE_PARENT);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun static const struct clk_hw *pll_video2_parents[] = {
789*4882a593Smuzhiyun 	&pll_video2_clk.common.hw
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video2_4x_clk, "pll-video2-4x",
792*4882a593Smuzhiyun 			    pll_video2_parents,
793*4882a593Smuzhiyun 			    1, 4, CLK_SET_RATE_PARENT);
794*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video2_2x_clk, "pll-video2-2x",
795*4882a593Smuzhiyun 			    pll_video2_parents,
796*4882a593Smuzhiyun 			    1, 2, CLK_SET_RATE_PARENT);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun static const struct clk_hw *pll_video3_parents[] = {
799*4882a593Smuzhiyun 	&pll_video3_clk.common.hw
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video3_4x_clk, "pll-video3-4x",
802*4882a593Smuzhiyun 			    pll_video3_parents,
803*4882a593Smuzhiyun 			    1, 4, CLK_SET_RATE_PARENT);
804*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_video3_2x_clk, "pll-video3-2x",
805*4882a593Smuzhiyun 			    pll_video3_parents,
806*4882a593Smuzhiyun 			    1, 2, CLK_SET_RATE_PARENT);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun static struct ccu_common *sun50i_a100_ccu_clks[] = {
809*4882a593Smuzhiyun 	&pll_cpux_clk.common,
810*4882a593Smuzhiyun 	&pll_ddr0_clk.common,
811*4882a593Smuzhiyun 	&pll_periph0_clk.common,
812*4882a593Smuzhiyun 	&pll_periph1_clk.common,
813*4882a593Smuzhiyun 	&pll_gpu_clk.common,
814*4882a593Smuzhiyun 	&pll_video0_clk.common,
815*4882a593Smuzhiyun 	&pll_video1_clk.common,
816*4882a593Smuzhiyun 	&pll_video2_clk.common,
817*4882a593Smuzhiyun 	&pll_video3_clk.common,
818*4882a593Smuzhiyun 	&pll_ve_clk.common,
819*4882a593Smuzhiyun 	&pll_com_clk.common,
820*4882a593Smuzhiyun 	&pll_audio_clk.common,
821*4882a593Smuzhiyun 	&cpux_clk.common,
822*4882a593Smuzhiyun 	&axi_clk.common,
823*4882a593Smuzhiyun 	&cpux_apb_clk.common,
824*4882a593Smuzhiyun 	&psi_ahb1_ahb2_clk.common,
825*4882a593Smuzhiyun 	&ahb3_clk.common,
826*4882a593Smuzhiyun 	&apb1_clk.common,
827*4882a593Smuzhiyun 	&apb2_clk.common,
828*4882a593Smuzhiyun 	&mbus_clk.common,
829*4882a593Smuzhiyun 	&de_clk.common,
830*4882a593Smuzhiyun 	&bus_de_clk.common,
831*4882a593Smuzhiyun 	&g2d_clk.common,
832*4882a593Smuzhiyun 	&bus_g2d_clk.common,
833*4882a593Smuzhiyun 	&gpu_clk.common,
834*4882a593Smuzhiyun 	&bus_gpu_clk.common,
835*4882a593Smuzhiyun 	&ce_clk.common,
836*4882a593Smuzhiyun 	&bus_ce_clk.common,
837*4882a593Smuzhiyun 	&ve_clk.common,
838*4882a593Smuzhiyun 	&bus_ve_clk.common,
839*4882a593Smuzhiyun 	&bus_dma_clk.common,
840*4882a593Smuzhiyun 	&bus_msgbox_clk.common,
841*4882a593Smuzhiyun 	&bus_spinlock_clk.common,
842*4882a593Smuzhiyun 	&bus_hstimer_clk.common,
843*4882a593Smuzhiyun 	&avs_clk.common,
844*4882a593Smuzhiyun 	&bus_dbg_clk.common,
845*4882a593Smuzhiyun 	&bus_psi_clk.common,
846*4882a593Smuzhiyun 	&bus_pwm_clk.common,
847*4882a593Smuzhiyun 	&bus_iommu_clk.common,
848*4882a593Smuzhiyun 	&mbus_dma_clk.common,
849*4882a593Smuzhiyun 	&mbus_ve_clk.common,
850*4882a593Smuzhiyun 	&mbus_ce_clk.common,
851*4882a593Smuzhiyun 	&mbus_nand_clk.common,
852*4882a593Smuzhiyun 	&mbus_csi_clk.common,
853*4882a593Smuzhiyun 	&mbus_isp_clk.common,
854*4882a593Smuzhiyun 	&mbus_g2d_clk.common,
855*4882a593Smuzhiyun 	&bus_dram_clk.common,
856*4882a593Smuzhiyun 	&nand0_clk.common,
857*4882a593Smuzhiyun 	&nand1_clk.common,
858*4882a593Smuzhiyun 	&bus_nand_clk.common,
859*4882a593Smuzhiyun 	&mmc0_clk.common,
860*4882a593Smuzhiyun 	&mmc1_clk.common,
861*4882a593Smuzhiyun 	&mmc2_clk.common,
862*4882a593Smuzhiyun 	&bus_mmc0_clk.common,
863*4882a593Smuzhiyun 	&bus_mmc1_clk.common,
864*4882a593Smuzhiyun 	&bus_mmc2_clk.common,
865*4882a593Smuzhiyun 	&bus_uart0_clk.common,
866*4882a593Smuzhiyun 	&bus_uart1_clk.common,
867*4882a593Smuzhiyun 	&bus_uart2_clk.common,
868*4882a593Smuzhiyun 	&bus_uart3_clk.common,
869*4882a593Smuzhiyun 	&bus_uart4_clk.common,
870*4882a593Smuzhiyun 	&bus_i2c0_clk.common,
871*4882a593Smuzhiyun 	&bus_i2c1_clk.common,
872*4882a593Smuzhiyun 	&bus_i2c2_clk.common,
873*4882a593Smuzhiyun 	&bus_i2c3_clk.common,
874*4882a593Smuzhiyun 	&spi0_clk.common,
875*4882a593Smuzhiyun 	&spi1_clk.common,
876*4882a593Smuzhiyun 	&spi2_clk.common,
877*4882a593Smuzhiyun 	&bus_spi0_clk.common,
878*4882a593Smuzhiyun 	&bus_spi1_clk.common,
879*4882a593Smuzhiyun 	&bus_spi2_clk.common,
880*4882a593Smuzhiyun 	&emac_25m_clk.common,
881*4882a593Smuzhiyun 	&bus_emac_clk.common,
882*4882a593Smuzhiyun 	&ir_rx_clk.common,
883*4882a593Smuzhiyun 	&bus_ir_rx_clk.common,
884*4882a593Smuzhiyun 	&ir_tx_clk.common,
885*4882a593Smuzhiyun 	&bus_ir_tx_clk.common,
886*4882a593Smuzhiyun 	&bus_gpadc_clk.common,
887*4882a593Smuzhiyun 	&bus_ths_clk.common,
888*4882a593Smuzhiyun 	&i2s0_clk.common,
889*4882a593Smuzhiyun 	&i2s1_clk.common,
890*4882a593Smuzhiyun 	&i2s2_clk.common,
891*4882a593Smuzhiyun 	&i2s3_clk.common,
892*4882a593Smuzhiyun 	&bus_i2s0_clk.common,
893*4882a593Smuzhiyun 	&bus_i2s1_clk.common,
894*4882a593Smuzhiyun 	&bus_i2s2_clk.common,
895*4882a593Smuzhiyun 	&bus_i2s3_clk.common,
896*4882a593Smuzhiyun 	&spdif_clk.common,
897*4882a593Smuzhiyun 	&bus_spdif_clk.common,
898*4882a593Smuzhiyun 	&dmic_clk.common,
899*4882a593Smuzhiyun 	&bus_dmic_clk.common,
900*4882a593Smuzhiyun 	&audio_codec_dac_clk.common,
901*4882a593Smuzhiyun 	&audio_codec_adc_clk.common,
902*4882a593Smuzhiyun 	&audio_codec_4x_clk.common,
903*4882a593Smuzhiyun 	&bus_audio_codec_clk.common,
904*4882a593Smuzhiyun 	&usb_ohci0_clk.common,
905*4882a593Smuzhiyun 	&usb_phy0_clk.common,
906*4882a593Smuzhiyun 	&usb_ohci1_clk.common,
907*4882a593Smuzhiyun 	&usb_phy1_clk.common,
908*4882a593Smuzhiyun 	&bus_ohci0_clk.common,
909*4882a593Smuzhiyun 	&bus_ohci1_clk.common,
910*4882a593Smuzhiyun 	&bus_ehci0_clk.common,
911*4882a593Smuzhiyun 	&bus_ehci1_clk.common,
912*4882a593Smuzhiyun 	&bus_otg_clk.common,
913*4882a593Smuzhiyun 	&bus_lradc_clk.common,
914*4882a593Smuzhiyun 	&bus_dpss_top0_clk.common,
915*4882a593Smuzhiyun 	&bus_dpss_top1_clk.common,
916*4882a593Smuzhiyun 	&mipi_dsi_clk.common,
917*4882a593Smuzhiyun 	&bus_mipi_dsi_clk.common,
918*4882a593Smuzhiyun 	&tcon_lcd_clk.common,
919*4882a593Smuzhiyun 	&bus_tcon_lcd_clk.common,
920*4882a593Smuzhiyun 	&ledc_clk.common,
921*4882a593Smuzhiyun 	&bus_ledc_clk.common,
922*4882a593Smuzhiyun 	&csi_top_clk.common,
923*4882a593Smuzhiyun 	&csi0_mclk_clk.common,
924*4882a593Smuzhiyun 	&csi1_mclk_clk.common,
925*4882a593Smuzhiyun 	&bus_csi_clk.common,
926*4882a593Smuzhiyun 	&csi_isp_clk.common,
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun static struct clk_hw_onecell_data sun50i_a100_hw_clks = {
930*4882a593Smuzhiyun 	.hws	= {
931*4882a593Smuzhiyun 		[CLK_OSC12M]		= &osc12M_clk.hw,
932*4882a593Smuzhiyun 		[CLK_PLL_CPUX]		= &pll_cpux_clk.common.hw,
933*4882a593Smuzhiyun 		[CLK_PLL_DDR0]		= &pll_ddr0_clk.common.hw,
934*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0]	= &pll_periph0_clk.common.hw,
935*4882a593Smuzhiyun 		[CLK_PLL_PERIPH0_2X]	= &pll_periph0_2x_clk.hw,
936*4882a593Smuzhiyun 		[CLK_PLL_PERIPH1]	= &pll_periph1_clk.common.hw,
937*4882a593Smuzhiyun 		[CLK_PLL_PERIPH1_2X]	= &pll_periph1_2x_clk.hw,
938*4882a593Smuzhiyun 		[CLK_PLL_GPU]		= &pll_gpu_clk.common.hw,
939*4882a593Smuzhiyun 		[CLK_PLL_VIDEO0]	= &pll_video0_clk.common.hw,
940*4882a593Smuzhiyun 		[CLK_PLL_VIDEO0_2X]	= &pll_video0_2x_clk.hw,
941*4882a593Smuzhiyun 		[CLK_PLL_VIDEO0_4X]	= &pll_video0_4x_clk.hw,
942*4882a593Smuzhiyun 		[CLK_PLL_VIDEO1]	= &pll_video1_clk.common.hw,
943*4882a593Smuzhiyun 		[CLK_PLL_VIDEO1_2X]	= &pll_video1_2x_clk.hw,
944*4882a593Smuzhiyun 		[CLK_PLL_VIDEO1_4X]	= &pll_video1_4x_clk.hw,
945*4882a593Smuzhiyun 		[CLK_PLL_VIDEO2]	= &pll_video2_clk.common.hw,
946*4882a593Smuzhiyun 		[CLK_PLL_VIDEO2_2X]	= &pll_video2_2x_clk.hw,
947*4882a593Smuzhiyun 		[CLK_PLL_VIDEO2_4X]	= &pll_video2_4x_clk.hw,
948*4882a593Smuzhiyun 		[CLK_PLL_VIDEO3]	= &pll_video3_clk.common.hw,
949*4882a593Smuzhiyun 		[CLK_PLL_VIDEO3_2X]	= &pll_video3_2x_clk.hw,
950*4882a593Smuzhiyun 		[CLK_PLL_VIDEO3_4X]	= &pll_video3_4x_clk.hw,
951*4882a593Smuzhiyun 		[CLK_PLL_VE]		= &pll_ve_clk.common.hw,
952*4882a593Smuzhiyun 		[CLK_PLL_COM]		= &pll_com_clk.common.hw,
953*4882a593Smuzhiyun 		[CLK_PLL_COM_AUDIO]	= &pll_com_audio_clk.hw,
954*4882a593Smuzhiyun 		[CLK_PLL_AUDIO]		= &pll_audio_clk.common.hw,
955*4882a593Smuzhiyun 		[CLK_CPUX]		= &cpux_clk.common.hw,
956*4882a593Smuzhiyun 		[CLK_AXI]		= &axi_clk.common.hw,
957*4882a593Smuzhiyun 		[CLK_CPUX_APB]		= &cpux_apb_clk.common.hw,
958*4882a593Smuzhiyun 		[CLK_PSI_AHB1_AHB2]	= &psi_ahb1_ahb2_clk.common.hw,
959*4882a593Smuzhiyun 		[CLK_AHB3]		= &ahb3_clk.common.hw,
960*4882a593Smuzhiyun 		[CLK_APB1]		= &apb1_clk.common.hw,
961*4882a593Smuzhiyun 		[CLK_APB2]		= &apb2_clk.common.hw,
962*4882a593Smuzhiyun 		[CLK_MBUS]		= &mbus_clk.common.hw,
963*4882a593Smuzhiyun 		[CLK_DE]		= &de_clk.common.hw,
964*4882a593Smuzhiyun 		[CLK_BUS_DE]		= &bus_de_clk.common.hw,
965*4882a593Smuzhiyun 		[CLK_G2D]		= &g2d_clk.common.hw,
966*4882a593Smuzhiyun 		[CLK_BUS_G2D]		= &bus_g2d_clk.common.hw,
967*4882a593Smuzhiyun 		[CLK_GPU]		= &gpu_clk.common.hw,
968*4882a593Smuzhiyun 		[CLK_BUS_GPU]		= &bus_gpu_clk.common.hw,
969*4882a593Smuzhiyun 		[CLK_CE]		= &ce_clk.common.hw,
970*4882a593Smuzhiyun 		[CLK_BUS_CE]		= &bus_ce_clk.common.hw,
971*4882a593Smuzhiyun 		[CLK_VE]		= &ve_clk.common.hw,
972*4882a593Smuzhiyun 		[CLK_BUS_VE]		= &bus_ve_clk.common.hw,
973*4882a593Smuzhiyun 		[CLK_BUS_DMA]		= &bus_dma_clk.common.hw,
974*4882a593Smuzhiyun 		[CLK_BUS_MSGBOX]	= &bus_msgbox_clk.common.hw,
975*4882a593Smuzhiyun 		[CLK_BUS_SPINLOCK]	= &bus_spinlock_clk.common.hw,
976*4882a593Smuzhiyun 		[CLK_BUS_HSTIMER]	= &bus_hstimer_clk.common.hw,
977*4882a593Smuzhiyun 		[CLK_AVS]		= &avs_clk.common.hw,
978*4882a593Smuzhiyun 		[CLK_BUS_DBG]		= &bus_dbg_clk.common.hw,
979*4882a593Smuzhiyun 		[CLK_BUS_PSI]		= &bus_psi_clk.common.hw,
980*4882a593Smuzhiyun 		[CLK_BUS_PWM]		= &bus_pwm_clk.common.hw,
981*4882a593Smuzhiyun 		[CLK_BUS_IOMMU]		= &bus_iommu_clk.common.hw,
982*4882a593Smuzhiyun 		[CLK_MBUS_DMA]		= &mbus_dma_clk.common.hw,
983*4882a593Smuzhiyun 		[CLK_MBUS_VE]		= &mbus_ve_clk.common.hw,
984*4882a593Smuzhiyun 		[CLK_MBUS_CE]		= &mbus_ce_clk.common.hw,
985*4882a593Smuzhiyun 		[CLK_MBUS_NAND]		= &mbus_nand_clk.common.hw,
986*4882a593Smuzhiyun 		[CLK_MBUS_CSI]		= &mbus_csi_clk.common.hw,
987*4882a593Smuzhiyun 		[CLK_MBUS_ISP]		= &mbus_isp_clk.common.hw,
988*4882a593Smuzhiyun 		[CLK_MBUS_G2D]		= &mbus_g2d_clk.common.hw,
989*4882a593Smuzhiyun 		[CLK_BUS_DRAM]		= &bus_dram_clk.common.hw,
990*4882a593Smuzhiyun 		[CLK_NAND0]		= &nand0_clk.common.hw,
991*4882a593Smuzhiyun 		[CLK_NAND1]		= &nand1_clk.common.hw,
992*4882a593Smuzhiyun 		[CLK_BUS_NAND]		= &bus_nand_clk.common.hw,
993*4882a593Smuzhiyun 		[CLK_MMC0]		= &mmc0_clk.common.hw,
994*4882a593Smuzhiyun 		[CLK_MMC1]		= &mmc1_clk.common.hw,
995*4882a593Smuzhiyun 		[CLK_MMC2]		= &mmc2_clk.common.hw,
996*4882a593Smuzhiyun 		[CLK_BUS_MMC0]		= &bus_mmc0_clk.common.hw,
997*4882a593Smuzhiyun 		[CLK_BUS_MMC1]		= &bus_mmc1_clk.common.hw,
998*4882a593Smuzhiyun 		[CLK_BUS_MMC2]		= &bus_mmc2_clk.common.hw,
999*4882a593Smuzhiyun 		[CLK_BUS_UART0]		= &bus_uart0_clk.common.hw,
1000*4882a593Smuzhiyun 		[CLK_BUS_UART1]		= &bus_uart1_clk.common.hw,
1001*4882a593Smuzhiyun 		[CLK_BUS_UART2]		= &bus_uart2_clk.common.hw,
1002*4882a593Smuzhiyun 		[CLK_BUS_UART3]		= &bus_uart3_clk.common.hw,
1003*4882a593Smuzhiyun 		[CLK_BUS_UART4]		= &bus_uart4_clk.common.hw,
1004*4882a593Smuzhiyun 		[CLK_BUS_I2C0]		= &bus_i2c0_clk.common.hw,
1005*4882a593Smuzhiyun 		[CLK_BUS_I2C1]		= &bus_i2c1_clk.common.hw,
1006*4882a593Smuzhiyun 		[CLK_BUS_I2C2]		= &bus_i2c2_clk.common.hw,
1007*4882a593Smuzhiyun 		[CLK_BUS_I2C3]		= &bus_i2c3_clk.common.hw,
1008*4882a593Smuzhiyun 		[CLK_SPI0]		= &spi0_clk.common.hw,
1009*4882a593Smuzhiyun 		[CLK_SPI1]		= &spi1_clk.common.hw,
1010*4882a593Smuzhiyun 		[CLK_SPI2]		= &spi2_clk.common.hw,
1011*4882a593Smuzhiyun 		[CLK_BUS_SPI0]		= &bus_spi0_clk.common.hw,
1012*4882a593Smuzhiyun 		[CLK_BUS_SPI1]		= &bus_spi1_clk.common.hw,
1013*4882a593Smuzhiyun 		[CLK_BUS_SPI2]		= &bus_spi2_clk.common.hw,
1014*4882a593Smuzhiyun 		[CLK_EMAC_25M]		= &emac_25m_clk.common.hw,
1015*4882a593Smuzhiyun 		[CLK_BUS_EMAC]		= &bus_emac_clk.common.hw,
1016*4882a593Smuzhiyun 		[CLK_IR_RX]		= &ir_rx_clk.common.hw,
1017*4882a593Smuzhiyun 		[CLK_BUS_IR_RX]		= &bus_ir_rx_clk.common.hw,
1018*4882a593Smuzhiyun 		[CLK_IR_TX]		= &ir_tx_clk.common.hw,
1019*4882a593Smuzhiyun 		[CLK_BUS_IR_TX]		= &bus_ir_tx_clk.common.hw,
1020*4882a593Smuzhiyun 		[CLK_BUS_GPADC]		= &bus_gpadc_clk.common.hw,
1021*4882a593Smuzhiyun 		[CLK_BUS_THS]		= &bus_ths_clk.common.hw,
1022*4882a593Smuzhiyun 		[CLK_I2S0]		= &i2s0_clk.common.hw,
1023*4882a593Smuzhiyun 		[CLK_I2S1]		= &i2s1_clk.common.hw,
1024*4882a593Smuzhiyun 		[CLK_I2S2]		= &i2s2_clk.common.hw,
1025*4882a593Smuzhiyun 		[CLK_I2S3]		= &i2s3_clk.common.hw,
1026*4882a593Smuzhiyun 		[CLK_BUS_I2S0]		= &bus_i2s0_clk.common.hw,
1027*4882a593Smuzhiyun 		[CLK_BUS_I2S1]		= &bus_i2s1_clk.common.hw,
1028*4882a593Smuzhiyun 		[CLK_BUS_I2S2]		= &bus_i2s2_clk.common.hw,
1029*4882a593Smuzhiyun 		[CLK_BUS_I2S3]		= &bus_i2s3_clk.common.hw,
1030*4882a593Smuzhiyun 		[CLK_SPDIF]		= &spdif_clk.common.hw,
1031*4882a593Smuzhiyun 		[CLK_BUS_SPDIF]		= &bus_spdif_clk.common.hw,
1032*4882a593Smuzhiyun 		[CLK_DMIC]		= &dmic_clk.common.hw,
1033*4882a593Smuzhiyun 		[CLK_BUS_DMIC]		= &bus_dmic_clk.common.hw,
1034*4882a593Smuzhiyun 		[CLK_AUDIO_DAC]		= &audio_codec_dac_clk.common.hw,
1035*4882a593Smuzhiyun 		[CLK_AUDIO_ADC]		= &audio_codec_adc_clk.common.hw,
1036*4882a593Smuzhiyun 		[CLK_AUDIO_4X]		= &audio_codec_4x_clk.common.hw,
1037*4882a593Smuzhiyun 		[CLK_BUS_AUDIO_CODEC]	= &bus_audio_codec_clk.common.hw,
1038*4882a593Smuzhiyun 		[CLK_USB_OHCI0]		= &usb_ohci0_clk.common.hw,
1039*4882a593Smuzhiyun 		[CLK_USB_PHY0]		= &usb_phy0_clk.common.hw,
1040*4882a593Smuzhiyun 		[CLK_USB_OHCI1]		= &usb_ohci1_clk.common.hw,
1041*4882a593Smuzhiyun 		[CLK_USB_PHY1]		= &usb_phy1_clk.common.hw,
1042*4882a593Smuzhiyun 		[CLK_BUS_OHCI0]		= &bus_ohci0_clk.common.hw,
1043*4882a593Smuzhiyun 		[CLK_BUS_OHCI1]		= &bus_ohci1_clk.common.hw,
1044*4882a593Smuzhiyun 		[CLK_BUS_EHCI0]		= &bus_ehci0_clk.common.hw,
1045*4882a593Smuzhiyun 		[CLK_BUS_EHCI1]		= &bus_ehci1_clk.common.hw,
1046*4882a593Smuzhiyun 		[CLK_BUS_OTG]		= &bus_otg_clk.common.hw,
1047*4882a593Smuzhiyun 		[CLK_BUS_LRADC]		= &bus_lradc_clk.common.hw,
1048*4882a593Smuzhiyun 		[CLK_BUS_DPSS_TOP0]	= &bus_dpss_top0_clk.common.hw,
1049*4882a593Smuzhiyun 		[CLK_BUS_DPSS_TOP1]	= &bus_dpss_top1_clk.common.hw,
1050*4882a593Smuzhiyun 		[CLK_MIPI_DSI]		= &mipi_dsi_clk.common.hw,
1051*4882a593Smuzhiyun 		[CLK_BUS_MIPI_DSI]	= &bus_mipi_dsi_clk.common.hw,
1052*4882a593Smuzhiyun 		[CLK_TCON_LCD]		= &tcon_lcd_clk.common.hw,
1053*4882a593Smuzhiyun 		[CLK_BUS_TCON_LCD]	= &bus_tcon_lcd_clk.common.hw,
1054*4882a593Smuzhiyun 		[CLK_LEDC]		= &ledc_clk.common.hw,
1055*4882a593Smuzhiyun 		[CLK_BUS_LEDC]		= &bus_ledc_clk.common.hw,
1056*4882a593Smuzhiyun 		[CLK_CSI_TOP]		= &csi_top_clk.common.hw,
1057*4882a593Smuzhiyun 		[CLK_CSI0_MCLK]		= &csi0_mclk_clk.common.hw,
1058*4882a593Smuzhiyun 		[CLK_CSI1_MCLK]		= &csi1_mclk_clk.common.hw,
1059*4882a593Smuzhiyun 		[CLK_BUS_CSI]		= &bus_csi_clk.common.hw,
1060*4882a593Smuzhiyun 		[CLK_CSI_ISP]		= &csi_isp_clk.common.hw,
1061*4882a593Smuzhiyun 	},
1062*4882a593Smuzhiyun 	.num = CLK_NUMBER,
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun static struct ccu_reset_map sun50i_a100_ccu_resets[] = {
1066*4882a593Smuzhiyun 	[RST_MBUS]		= { 0x540, BIT(30) },
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	[RST_BUS_DE]		= { 0x60c, BIT(16) },
1069*4882a593Smuzhiyun 	[RST_BUS_G2D]		= { 0x63c, BIT(16) },
1070*4882a593Smuzhiyun 	[RST_BUS_GPU]		= { 0x67c, BIT(16) },
1071*4882a593Smuzhiyun 	[RST_BUS_CE]		= { 0x68c, BIT(16) },
1072*4882a593Smuzhiyun 	[RST_BUS_VE]		= { 0x69c, BIT(16) },
1073*4882a593Smuzhiyun 	[RST_BUS_DMA]		= { 0x70c, BIT(16) },
1074*4882a593Smuzhiyun 	[RST_BUS_MSGBOX]	= { 0x71c, BIT(16) },
1075*4882a593Smuzhiyun 	[RST_BUS_SPINLOCK]	= { 0x72c, BIT(16) },
1076*4882a593Smuzhiyun 	[RST_BUS_HSTIMER]	= { 0x73c, BIT(16) },
1077*4882a593Smuzhiyun 	[RST_BUS_DBG]		= { 0x78c, BIT(16) },
1078*4882a593Smuzhiyun 	[RST_BUS_PSI]		= { 0x79c, BIT(16) },
1079*4882a593Smuzhiyun 	[RST_BUS_PWM]		= { 0x7ac, BIT(16) },
1080*4882a593Smuzhiyun 	[RST_BUS_DRAM]		= { 0x80c, BIT(16) },
1081*4882a593Smuzhiyun 	[RST_BUS_NAND]		= { 0x82c, BIT(16) },
1082*4882a593Smuzhiyun 	[RST_BUS_MMC0]		= { 0x84c, BIT(16) },
1083*4882a593Smuzhiyun 	[RST_BUS_MMC1]		= { 0x84c, BIT(17) },
1084*4882a593Smuzhiyun 	[RST_BUS_MMC2]		= { 0x84c, BIT(18) },
1085*4882a593Smuzhiyun 	[RST_BUS_UART0]		= { 0x90c, BIT(16) },
1086*4882a593Smuzhiyun 	[RST_BUS_UART1]		= { 0x90c, BIT(17) },
1087*4882a593Smuzhiyun 	[RST_BUS_UART2]		= { 0x90c, BIT(18) },
1088*4882a593Smuzhiyun 	[RST_BUS_UART3]		= { 0x90c, BIT(19) },
1089*4882a593Smuzhiyun 	[RST_BUS_UART4]		= { 0x90c, BIT(20) },
1090*4882a593Smuzhiyun 	[RST_BUS_I2C0]		= { 0x91c, BIT(16) },
1091*4882a593Smuzhiyun 	[RST_BUS_I2C1]		= { 0x91c, BIT(17) },
1092*4882a593Smuzhiyun 	[RST_BUS_I2C2]		= { 0x91c, BIT(18) },
1093*4882a593Smuzhiyun 	[RST_BUS_I2C3]		= { 0x91c, BIT(19) },
1094*4882a593Smuzhiyun 	[RST_BUS_SPI0]		= { 0x96c, BIT(16) },
1095*4882a593Smuzhiyun 	[RST_BUS_SPI1]		= { 0x96c, BIT(17) },
1096*4882a593Smuzhiyun 	[RST_BUS_SPI2]		= { 0x96c, BIT(18) },
1097*4882a593Smuzhiyun 	[RST_BUS_EMAC]		= { 0x97c, BIT(16) },
1098*4882a593Smuzhiyun 	[RST_BUS_IR_RX]		= { 0x99c, BIT(16) },
1099*4882a593Smuzhiyun 	[RST_BUS_IR_TX]		= { 0x9cc, BIT(16) },
1100*4882a593Smuzhiyun 	[RST_BUS_GPADC]		= { 0x9ec, BIT(16) },
1101*4882a593Smuzhiyun 	[RST_BUS_THS]		= { 0x9fc, BIT(16) },
1102*4882a593Smuzhiyun 	[RST_BUS_I2S0]		= { 0xa20, BIT(16) },
1103*4882a593Smuzhiyun 	[RST_BUS_I2S1]		= { 0xa20, BIT(17) },
1104*4882a593Smuzhiyun 	[RST_BUS_I2S2]		= { 0xa20, BIT(18) },
1105*4882a593Smuzhiyun 	[RST_BUS_I2S3]		= { 0xa20, BIT(19) },
1106*4882a593Smuzhiyun 	[RST_BUS_SPDIF]		= { 0xa2c, BIT(16) },
1107*4882a593Smuzhiyun 	[RST_BUS_DMIC]		= { 0xa4c, BIT(16) },
1108*4882a593Smuzhiyun 	[RST_BUS_AUDIO_CODEC]	= { 0xa5c, BIT(16) },
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	[RST_USB_PHY0]		= { 0xa70, BIT(30) },
1111*4882a593Smuzhiyun 	[RST_USB_PHY1]		= { 0xa74, BIT(30) },
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	[RST_BUS_OHCI0]		= { 0xa8c, BIT(16) },
1114*4882a593Smuzhiyun 	[RST_BUS_OHCI1]		= { 0xa8c, BIT(17) },
1115*4882a593Smuzhiyun 	[RST_BUS_EHCI0]		= { 0xa8c, BIT(20) },
1116*4882a593Smuzhiyun 	[RST_BUS_EHCI1]		= { 0xa8c, BIT(21) },
1117*4882a593Smuzhiyun 	[RST_BUS_OTG]		= { 0xa8c, BIT(24) },
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	[RST_BUS_LRADC]		= { 0xa9c, BIT(16) },
1120*4882a593Smuzhiyun 	[RST_BUS_DPSS_TOP0]	= { 0xabc, BIT(16) },
1121*4882a593Smuzhiyun 	[RST_BUS_DPSS_TOP1]	= { 0xacc, BIT(16) },
1122*4882a593Smuzhiyun 	[RST_BUS_MIPI_DSI]	= { 0xb4c, BIT(16) },
1123*4882a593Smuzhiyun 	[RST_BUS_TCON_LCD]	= { 0xb7c, BIT(16) },
1124*4882a593Smuzhiyun 	[RST_BUS_LVDS]		= { 0xbac, BIT(16) },
1125*4882a593Smuzhiyun 	[RST_BUS_LEDC]		= { 0xbfc, BIT(16) },
1126*4882a593Smuzhiyun 	[RST_BUS_CSI]		= { 0xc1c, BIT(16) },
1127*4882a593Smuzhiyun 	[RST_BUS_CSI_ISP]	= { 0xc2c, BIT(16) },
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun50i_a100_ccu_desc = {
1131*4882a593Smuzhiyun 	.ccu_clks	= sun50i_a100_ccu_clks,
1132*4882a593Smuzhiyun 	.num_ccu_clks	= ARRAY_SIZE(sun50i_a100_ccu_clks),
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	.hw_clks	= &sun50i_a100_hw_clks,
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	.resets		= sun50i_a100_ccu_resets,
1137*4882a593Smuzhiyun 	.num_resets	= ARRAY_SIZE(sun50i_a100_ccu_resets),
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun static const u32 sun50i_a100_pll_regs[] = {
1141*4882a593Smuzhiyun 	SUN50I_A100_PLL_CPUX_REG,
1142*4882a593Smuzhiyun 	SUN50I_A100_PLL_DDR0_REG,
1143*4882a593Smuzhiyun 	SUN50I_A100_PLL_PERIPH0_REG,
1144*4882a593Smuzhiyun 	SUN50I_A100_PLL_PERIPH1_REG,
1145*4882a593Smuzhiyun 	SUN50I_A100_PLL_GPU_REG,
1146*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO0_REG,
1147*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO1_REG,
1148*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO2_REG,
1149*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO3_REG,
1150*4882a593Smuzhiyun 	SUN50I_A100_PLL_VE_REG,
1151*4882a593Smuzhiyun 	SUN50I_A100_PLL_COM_REG,
1152*4882a593Smuzhiyun 	SUN50I_A100_PLL_AUDIO_REG,
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun static const u32 sun50i_a100_pll_video_regs[] = {
1156*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO0_REG,
1157*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO1_REG,
1158*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO2_REG,
1159*4882a593Smuzhiyun 	SUN50I_A100_PLL_VIDEO3_REG,
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun static const u32 sun50i_a100_usb2_clk_regs[] = {
1163*4882a593Smuzhiyun 	SUN50I_A100_USB0_CLK_REG,
1164*4882a593Smuzhiyun 	SUN50I_A100_USB1_CLK_REG,
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun static struct ccu_pll_nb sun50i_a100_pll_cpu_nb = {
1168*4882a593Smuzhiyun 	.common = &pll_cpux_clk.common,
1169*4882a593Smuzhiyun 	/* copy from pll_cpux_clk */
1170*4882a593Smuzhiyun 	.enable = BIT(27),
1171*4882a593Smuzhiyun 	.lock   = BIT(28),
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun static struct ccu_mux_nb sun50i_a100_cpu_nb = {
1175*4882a593Smuzhiyun 	.common         = &cpux_clk.common,
1176*4882a593Smuzhiyun 	.cm             = &cpux_clk.mux,
1177*4882a593Smuzhiyun 	.delay_us       = 1,
1178*4882a593Smuzhiyun 	.bypass_index   = 4, /* index of pll periph0 */
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun 
sun50i_a100_ccu_probe(struct platform_device * pdev)1181*4882a593Smuzhiyun static int sun50i_a100_ccu_probe(struct platform_device *pdev)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	void __iomem *reg;
1184*4882a593Smuzhiyun 	u32 val;
1185*4882a593Smuzhiyun 	int i, ret;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	reg = devm_platform_ioremap_resource(pdev, 0);
1188*4882a593Smuzhiyun 	if (IS_ERR(reg))
1189*4882a593Smuzhiyun 		return PTR_ERR(reg);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	/*
1192*4882a593Smuzhiyun 	 * Enable lock and enable bits on all PLLs.
1193*4882a593Smuzhiyun 	 *
1194*4882a593Smuzhiyun 	 * Due to the current design, multiple PLLs share one power switch,
1195*4882a593Smuzhiyun 	 * so switching PLL is easy to cause stability problems.
1196*4882a593Smuzhiyun 	 * When initializing, we enable them by default. When disable,
1197*4882a593Smuzhiyun 	 * we only turn off the output of PLL.
1198*4882a593Smuzhiyun 	 */
1199*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sun50i_a100_pll_regs); i++) {
1200*4882a593Smuzhiyun 		val = readl(reg + sun50i_a100_pll_regs[i]);
1201*4882a593Smuzhiyun 		val |= SUN50I_A100_PLL_LOCK_ENABLE | SUN50I_A100_PLL_ENABLE;
1202*4882a593Smuzhiyun 		writel(val, reg + sun50i_a100_pll_regs[i]);
1203*4882a593Smuzhiyun 	}
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	/*
1206*4882a593Smuzhiyun 	 * In order to pass the EMI certification, the SDM function of
1207*4882a593Smuzhiyun 	 * the peripheral 1 bus is enabled, and the frequency is still
1208*4882a593Smuzhiyun 	 * calculated using the previous division factor.
1209*4882a593Smuzhiyun 	 */
1210*4882a593Smuzhiyun 	writel(SUN50I_A100_PLL_PERIPH1_PATTERN0,
1211*4882a593Smuzhiyun 	       reg + SUN50I_A100_PLL_PERIPH1_PATTERN0_REG);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	val = readl(reg + SUN50I_A100_PLL_PERIPH1_REG);
1214*4882a593Smuzhiyun 	val |= SUN50I_A100_PLL_SDM_ENABLE;
1215*4882a593Smuzhiyun 	writel(val, reg + SUN50I_A100_PLL_PERIPH1_REG);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	/*
1218*4882a593Smuzhiyun 	 * Force the output divider of video PLLs to 0.
1219*4882a593Smuzhiyun 	 *
1220*4882a593Smuzhiyun 	 * See the comment before pll-video0 definition for the reason.
1221*4882a593Smuzhiyun 	 */
1222*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sun50i_a100_pll_video_regs); i++) {
1223*4882a593Smuzhiyun 		val = readl(reg + sun50i_a100_pll_video_regs[i]);
1224*4882a593Smuzhiyun 		val &= ~BIT(0);
1225*4882a593Smuzhiyun 		writel(val, reg + sun50i_a100_pll_video_regs[i]);
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	/*
1229*4882a593Smuzhiyun 	 * Enforce m1 = 0, m0 = 1 for Audio PLL
1230*4882a593Smuzhiyun 	 *
1231*4882a593Smuzhiyun 	 * See the comment before pll-audio definition for the reason.
1232*4882a593Smuzhiyun 	 */
1233*4882a593Smuzhiyun 	val = readl(reg + SUN50I_A100_PLL_AUDIO_REG);
1234*4882a593Smuzhiyun 	val &= ~BIT(1);
1235*4882a593Smuzhiyun 	val |= BIT(0);
1236*4882a593Smuzhiyun 	writel(val, reg + SUN50I_A100_PLL_AUDIO_REG);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	/*
1239*4882a593Smuzhiyun 	 * Force OHCI 12M clock sources to 00 (12MHz divided from 48MHz)
1240*4882a593Smuzhiyun 	 *
1241*4882a593Smuzhiyun 	 * This clock mux is still mysterious, and the code just enforces
1242*4882a593Smuzhiyun 	 * it to have a valid clock parent.
1243*4882a593Smuzhiyun 	 */
1244*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sun50i_a100_usb2_clk_regs); i++) {
1245*4882a593Smuzhiyun 		val = readl(reg + sun50i_a100_usb2_clk_regs[i]);
1246*4882a593Smuzhiyun 		val &= ~GENMASK(25, 24);
1247*4882a593Smuzhiyun 		writel(val, reg + sun50i_a100_usb2_clk_regs[i]);
1248*4882a593Smuzhiyun 	}
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	ret = sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a100_ccu_desc);
1251*4882a593Smuzhiyun 	if (ret)
1252*4882a593Smuzhiyun 		return ret;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	/* Gate then ungate PLL CPU after any rate changes */
1255*4882a593Smuzhiyun 	ccu_pll_notifier_register(&sun50i_a100_pll_cpu_nb);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	/* Reparent CPU during PLL CPU rate changes */
1258*4882a593Smuzhiyun 	ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk,
1259*4882a593Smuzhiyun 				  &sun50i_a100_cpu_nb);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	return 0;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static const struct of_device_id sun50i_a100_ccu_ids[] = {
1265*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun50i-a100-ccu" },
1266*4882a593Smuzhiyun 	{ }
1267*4882a593Smuzhiyun };
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun static struct platform_driver sun50i_a100_ccu_driver = {
1270*4882a593Smuzhiyun 	.probe	= sun50i_a100_ccu_probe,
1271*4882a593Smuzhiyun 	.driver	= {
1272*4882a593Smuzhiyun 		.name	= "sun50i-a100-ccu",
1273*4882a593Smuzhiyun 		.of_match_table	= sun50i_a100_ccu_ids,
1274*4882a593Smuzhiyun 	},
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun module_platform_driver(sun50i_a100_ccu_driver);
1277