1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2020 Yangtao Li <frank@allwinnertech.com>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "ccu_common.h"
12*4882a593Smuzhiyun #include "ccu_reset.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "ccu_div.h"
15*4882a593Smuzhiyun #include "ccu_gate.h"
16*4882a593Smuzhiyun #include "ccu_mp.h"
17*4882a593Smuzhiyun #include "ccu_nm.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "ccu-sun50i-a100-r.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static const char * const cpus_r_apb2_parents[] = { "dcxo24M", "osc32k",
22*4882a593Smuzhiyun "iosc", "pll-periph0" };
23*4882a593Smuzhiyun static const struct ccu_mux_var_prediv cpus_r_apb2_predivs[] = {
24*4882a593Smuzhiyun { .index = 3, .shift = 0, .width = 5 },
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static struct ccu_div r_cpus_clk = {
28*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun .mux = {
31*4882a593Smuzhiyun .shift = 24,
32*4882a593Smuzhiyun .width = 2,
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun .var_predivs = cpus_r_apb2_predivs,
35*4882a593Smuzhiyun .n_var_predivs = ARRAY_SIZE(cpus_r_apb2_predivs),
36*4882a593Smuzhiyun },
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun .common = {
39*4882a593Smuzhiyun .reg = 0x000,
40*4882a593Smuzhiyun .features = CCU_FEATURE_VARIABLE_PREDIV,
41*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("cpus",
42*4882a593Smuzhiyun cpus_r_apb2_parents,
43*4882a593Smuzhiyun &ccu_div_ops,
44*4882a593Smuzhiyun 0),
45*4882a593Smuzhiyun },
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(r_ahb_clk, "r-ahb", &r_cpus_clk.common.hw, 1, 1, 0);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct ccu_div r_apb1_clk = {
51*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV(0, 2),
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun .common = {
54*4882a593Smuzhiyun .reg = 0x00c,
55*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("r-apb1",
56*4882a593Smuzhiyun "r-ahb",
57*4882a593Smuzhiyun &ccu_div_ops,
58*4882a593Smuzhiyun 0),
59*4882a593Smuzhiyun },
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct ccu_div r_apb2_clk = {
63*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun .mux = {
66*4882a593Smuzhiyun .shift = 24,
67*4882a593Smuzhiyun .width = 2,
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun .var_predivs = cpus_r_apb2_predivs,
70*4882a593Smuzhiyun .n_var_predivs = ARRAY_SIZE(cpus_r_apb2_predivs),
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun .common = {
74*4882a593Smuzhiyun .reg = 0x010,
75*4882a593Smuzhiyun .features = CCU_FEATURE_VARIABLE_PREDIV,
76*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("r-apb2",
77*4882a593Smuzhiyun cpus_r_apb2_parents,
78*4882a593Smuzhiyun &ccu_div_ops,
79*4882a593Smuzhiyun 0),
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct clk_parent_data clk_parent_r_apb1[] = {
84*4882a593Smuzhiyun { .hw = &r_apb1_clk.common.hw },
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static const struct clk_parent_data clk_parent_r_apb2[] = {
88*4882a593Smuzhiyun { .hw = &r_apb2_clk.common.hw },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb1_timer_clk, "r-apb1-timer", clk_parent_r_apb1,
92*4882a593Smuzhiyun 0x11c, BIT(0), 0);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb1_twd_clk, "r-apb1-twd", clk_parent_r_apb1,
95*4882a593Smuzhiyun 0x12c, BIT(0), 0);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const char * const r_apb1_pwm_clk_parents[] = { "dcxo24M", "osc32k",
98*4882a593Smuzhiyun "iosc" };
99*4882a593Smuzhiyun static SUNXI_CCU_MUX(r_apb1_pwm_clk, "r-apb1-pwm", r_apb1_pwm_clk_parents,
100*4882a593Smuzhiyun 0x130, 24, 2, 0);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb1_bus_pwm_clk, "r-apb1-bus-pwm",
103*4882a593Smuzhiyun clk_parent_r_apb1, 0x13c, BIT(0), 0);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb1_ppu_clk, "r-apb1-ppu", clk_parent_r_apb1,
106*4882a593Smuzhiyun 0x17c, BIT(0), 0);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb2_uart_clk, "r-apb2-uart", clk_parent_r_apb2,
109*4882a593Smuzhiyun 0x18c, BIT(0), 0);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb2_i2c0_clk, "r-apb2-i2c0", clk_parent_r_apb2,
112*4882a593Smuzhiyun 0x19c, BIT(0), 0);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb2_i2c1_clk, "r-apb2-i2c1", clk_parent_r_apb2,
115*4882a593Smuzhiyun 0x19c, BIT(1), 0);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const char * const r_apb1_ir_rx_parents[] = { "osc32k", "dcxo24M" };
118*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(r_apb1_ir_rx_clk, "r-apb1-ir-rx",
119*4882a593Smuzhiyun r_apb1_ir_rx_parents, 0x1c0,
120*4882a593Smuzhiyun 0, 5, /* M */
121*4882a593Smuzhiyun 8, 2, /* P */
122*4882a593Smuzhiyun 24, 1, /* mux */
123*4882a593Smuzhiyun BIT(31), /* gate */
124*4882a593Smuzhiyun 0);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static SUNXI_CCU_GATE_DATA(r_apb1_bus_ir_rx_clk, "r-apb1-bus-ir-rx",
127*4882a593Smuzhiyun clk_parent_r_apb1, 0x1cc, BIT(0), 0);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static SUNXI_CCU_GATE(r_ahb_bus_rtc_clk, "r-ahb-rtc", "r-ahb",
130*4882a593Smuzhiyun 0x20c, BIT(0), 0);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static struct ccu_common *sun50i_a100_r_ccu_clks[] = {
133*4882a593Smuzhiyun &r_cpus_clk.common,
134*4882a593Smuzhiyun &r_apb1_clk.common,
135*4882a593Smuzhiyun &r_apb2_clk.common,
136*4882a593Smuzhiyun &r_apb1_timer_clk.common,
137*4882a593Smuzhiyun &r_apb1_twd_clk.common,
138*4882a593Smuzhiyun &r_apb1_pwm_clk.common,
139*4882a593Smuzhiyun &r_apb1_bus_pwm_clk.common,
140*4882a593Smuzhiyun &r_apb1_ppu_clk.common,
141*4882a593Smuzhiyun &r_apb2_uart_clk.common,
142*4882a593Smuzhiyun &r_apb2_i2c0_clk.common,
143*4882a593Smuzhiyun &r_apb2_i2c1_clk.common,
144*4882a593Smuzhiyun &r_apb1_ir_rx_clk.common,
145*4882a593Smuzhiyun &r_apb1_bus_ir_rx_clk.common,
146*4882a593Smuzhiyun &r_ahb_bus_rtc_clk.common,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static struct clk_hw_onecell_data sun50i_a100_r_hw_clks = {
150*4882a593Smuzhiyun .hws = {
151*4882a593Smuzhiyun [CLK_R_CPUS] = &r_cpus_clk.common.hw,
152*4882a593Smuzhiyun [CLK_R_AHB] = &r_ahb_clk.hw,
153*4882a593Smuzhiyun [CLK_R_APB1] = &r_apb1_clk.common.hw,
154*4882a593Smuzhiyun [CLK_R_APB2] = &r_apb2_clk.common.hw,
155*4882a593Smuzhiyun [CLK_R_APB1_TIMER] = &r_apb1_timer_clk.common.hw,
156*4882a593Smuzhiyun [CLK_R_APB1_TWD] = &r_apb1_twd_clk.common.hw,
157*4882a593Smuzhiyun [CLK_R_APB1_PWM] = &r_apb1_pwm_clk.common.hw,
158*4882a593Smuzhiyun [CLK_R_APB1_BUS_PWM] = &r_apb1_bus_pwm_clk.common.hw,
159*4882a593Smuzhiyun [CLK_R_APB1_PPU] = &r_apb1_ppu_clk.common.hw,
160*4882a593Smuzhiyun [CLK_R_APB2_UART] = &r_apb2_uart_clk.common.hw,
161*4882a593Smuzhiyun [CLK_R_APB2_I2C0] = &r_apb2_i2c0_clk.common.hw,
162*4882a593Smuzhiyun [CLK_R_APB2_I2C1] = &r_apb2_i2c1_clk.common.hw,
163*4882a593Smuzhiyun [CLK_R_APB1_IR] = &r_apb1_ir_rx_clk.common.hw,
164*4882a593Smuzhiyun [CLK_R_APB1_BUS_IR] = &r_apb1_bus_ir_rx_clk.common.hw,
165*4882a593Smuzhiyun [CLK_R_AHB_BUS_RTC] = &r_ahb_bus_rtc_clk.common.hw,
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun .num = CLK_NUMBER,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static struct ccu_reset_map sun50i_a100_r_ccu_resets[] = {
171*4882a593Smuzhiyun [RST_R_APB1_TIMER] = { 0x11c, BIT(16) },
172*4882a593Smuzhiyun [RST_R_APB1_BUS_PWM] = { 0x13c, BIT(16) },
173*4882a593Smuzhiyun [RST_R_APB1_PPU] = { 0x17c, BIT(16) },
174*4882a593Smuzhiyun [RST_R_APB2_UART] = { 0x18c, BIT(16) },
175*4882a593Smuzhiyun [RST_R_APB2_I2C0] = { 0x19c, BIT(16) },
176*4882a593Smuzhiyun [RST_R_APB2_I2C1] = { 0x19c, BIT(17) },
177*4882a593Smuzhiyun [RST_R_APB1_BUS_IR] = { 0x1cc, BIT(16) },
178*4882a593Smuzhiyun [RST_R_AHB_BUS_RTC] = { 0x20c, BIT(16) },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun50i_a100_r_ccu_desc = {
182*4882a593Smuzhiyun .ccu_clks = sun50i_a100_r_ccu_clks,
183*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun50i_a100_r_ccu_clks),
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun .hw_clks = &sun50i_a100_r_hw_clks,
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun .resets = sun50i_a100_r_ccu_resets,
188*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sun50i_a100_r_ccu_resets),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
sun50i_a100_r_ccu_probe(struct platform_device * pdev)191*4882a593Smuzhiyun static int sun50i_a100_r_ccu_probe(struct platform_device *pdev)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun void __iomem *reg;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun reg = devm_platform_ioremap_resource(pdev, 0);
196*4882a593Smuzhiyun if (IS_ERR(reg))
197*4882a593Smuzhiyun return PTR_ERR(reg);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a100_r_ccu_desc);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct of_device_id sun50i_a100_r_ccu_ids[] = {
203*4882a593Smuzhiyun { .compatible = "allwinner,sun50i-a100-r-ccu" },
204*4882a593Smuzhiyun { }
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static struct platform_driver sun50i_a100_r_ccu_driver = {
208*4882a593Smuzhiyun .probe = sun50i_a100_r_ccu_probe,
209*4882a593Smuzhiyun .driver = {
210*4882a593Smuzhiyun .name = "sun50i-a100-r-ccu",
211*4882a593Smuzhiyun .of_match_table = sun50i_a100_r_ccu_ids,
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun module_platform_driver(sun50i_a100_r_ccu_driver);
215