1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 Priit Laes <plaes@plaes.org>.
4*4882a593Smuzhiyun * Copyright (c) 2017 Maxime Ripard.
5*4882a593Smuzhiyun * Copyright (c) 2017 Jonathan Liu.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "ccu_common.h"
13*4882a593Smuzhiyun #include "ccu_reset.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "ccu_div.h"
16*4882a593Smuzhiyun #include "ccu_gate.h"
17*4882a593Smuzhiyun #include "ccu_mp.h"
18*4882a593Smuzhiyun #include "ccu_mult.h"
19*4882a593Smuzhiyun #include "ccu_nk.h"
20*4882a593Smuzhiyun #include "ccu_nkm.h"
21*4882a593Smuzhiyun #include "ccu_nkmp.h"
22*4882a593Smuzhiyun #include "ccu_nm.h"
23*4882a593Smuzhiyun #include "ccu_phase.h"
24*4882a593Smuzhiyun #include "ccu_sdm.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "ccu-sun4i-a10.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct ccu_nkmp pll_core_clk = {
29*4882a593Smuzhiyun .enable = BIT(31),
30*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
31*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
32*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 2),
33*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(16, 2),
34*4882a593Smuzhiyun .common = {
35*4882a593Smuzhiyun .reg = 0x000,
36*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-core",
37*4882a593Smuzhiyun "hosc",
38*4882a593Smuzhiyun &ccu_nkmp_ops,
39*4882a593Smuzhiyun 0),
40*4882a593Smuzhiyun },
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
45*4882a593Smuzhiyun * the base (2x, 4x and 8x), and one variable divider (the one true
46*4882a593Smuzhiyun * pll audio).
47*4882a593Smuzhiyun *
48*4882a593Smuzhiyun * With sigma-delta modulation for fractional-N on the audio PLL,
49*4882a593Smuzhiyun * we have to use specific dividers. This means the variable divider
50*4882a593Smuzhiyun * can no longer be used, as the audio codec requests the exact clock
51*4882a593Smuzhiyun * rates we support through this mechanism. So we now hard code the
52*4882a593Smuzhiyun * variable divider to 1. This means the clock rates will no longer
53*4882a593Smuzhiyun * match the clock names.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun #define SUN4I_PLL_AUDIO_REG 0x008
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct ccu_sdm_setting pll_audio_sdm_table[] = {
58*4882a593Smuzhiyun { .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
59*4882a593Smuzhiyun { .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct ccu_nm pll_audio_base_clk = {
63*4882a593Smuzhiyun .enable = BIT(31),
64*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET(8, 7, 0),
65*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV_OFFSET(0, 5, 0),
66*4882a593Smuzhiyun .sdm = _SUNXI_CCU_SDM(pll_audio_sdm_table, 0,
67*4882a593Smuzhiyun 0x00c, BIT(31)),
68*4882a593Smuzhiyun .common = {
69*4882a593Smuzhiyun .reg = 0x008,
70*4882a593Smuzhiyun .features = CCU_FEATURE_SIGMA_DELTA_MOD,
71*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-audio-base",
72*4882a593Smuzhiyun "hosc",
73*4882a593Smuzhiyun &ccu_nm_ops,
74*4882a593Smuzhiyun 0),
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static struct ccu_mult pll_video0_clk = {
80*4882a593Smuzhiyun .enable = BIT(31),
81*4882a593Smuzhiyun .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(0, 7, 0, 9, 127),
82*4882a593Smuzhiyun .frac = _SUNXI_CCU_FRAC(BIT(15), BIT(14),
83*4882a593Smuzhiyun 270000000, 297000000),
84*4882a593Smuzhiyun .common = {
85*4882a593Smuzhiyun .reg = 0x010,
86*4882a593Smuzhiyun .features = (CCU_FEATURE_FRACTIONAL |
87*4882a593Smuzhiyun CCU_FEATURE_ALL_PREDIV),
88*4882a593Smuzhiyun .prediv = 8,
89*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-video0",
90*4882a593Smuzhiyun "hosc",
91*4882a593Smuzhiyun &ccu_mult_ops,
92*4882a593Smuzhiyun 0),
93*4882a593Smuzhiyun },
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static struct ccu_nkmp pll_ve_sun4i_clk = {
97*4882a593Smuzhiyun .enable = BIT(31),
98*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
99*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
100*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 2),
101*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(16, 2),
102*4882a593Smuzhiyun .common = {
103*4882a593Smuzhiyun .reg = 0x018,
104*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ve",
105*4882a593Smuzhiyun "hosc",
106*4882a593Smuzhiyun &ccu_nkmp_ops,
107*4882a593Smuzhiyun 0),
108*4882a593Smuzhiyun },
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static struct ccu_nk pll_ve_sun7i_clk = {
112*4882a593Smuzhiyun .enable = BIT(31),
113*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
114*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
115*4882a593Smuzhiyun .common = {
116*4882a593Smuzhiyun .reg = 0x018,
117*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ve",
118*4882a593Smuzhiyun "hosc",
119*4882a593Smuzhiyun &ccu_nk_ops,
120*4882a593Smuzhiyun 0),
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static struct ccu_nk pll_ddr_base_clk = {
125*4882a593Smuzhiyun .enable = BIT(31),
126*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
127*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
128*4882a593Smuzhiyun .common = {
129*4882a593Smuzhiyun .reg = 0x020,
130*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ddr-base",
131*4882a593Smuzhiyun "hosc",
132*4882a593Smuzhiyun &ccu_nk_ops,
133*4882a593Smuzhiyun 0),
134*4882a593Smuzhiyun },
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static SUNXI_CCU_M(pll_ddr_clk, "pll-ddr", "pll-ddr-base", 0x020, 0, 2,
138*4882a593Smuzhiyun CLK_IS_CRITICAL);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static struct ccu_div pll_ddr_other_clk = {
141*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(16, 2, CLK_DIVIDER_POWER_OF_TWO),
142*4882a593Smuzhiyun .common = {
143*4882a593Smuzhiyun .reg = 0x020,
144*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-ddr-other", "pll-ddr-base",
145*4882a593Smuzhiyun &ccu_div_ops,
146*4882a593Smuzhiyun 0),
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static struct ccu_nk pll_periph_base_clk = {
151*4882a593Smuzhiyun .enable = BIT(31),
152*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
153*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
154*4882a593Smuzhiyun .common = {
155*4882a593Smuzhiyun .reg = 0x028,
156*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-periph-base",
157*4882a593Smuzhiyun "hosc",
158*4882a593Smuzhiyun &ccu_nk_ops,
159*4882a593Smuzhiyun 0),
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_periph_clk, "pll-periph",
164*4882a593Smuzhiyun &pll_periph_base_clk.common.hw,
165*4882a593Smuzhiyun 2, 1, CLK_SET_RATE_PARENT);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Not documented on A10 */
168*4882a593Smuzhiyun static struct ccu_div pll_periph_sata_clk = {
169*4882a593Smuzhiyun .enable = BIT(14),
170*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV(0, 2),
171*4882a593Smuzhiyun .fixed_post_div = 6,
172*4882a593Smuzhiyun .common = {
173*4882a593Smuzhiyun .reg = 0x028,
174*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_POSTDIV,
175*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-periph-sata",
176*4882a593Smuzhiyun "pll-periph-base",
177*4882a593Smuzhiyun &ccu_div_ops, 0),
178*4882a593Smuzhiyun },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static struct ccu_mult pll_video1_clk = {
182*4882a593Smuzhiyun .enable = BIT(31),
183*4882a593Smuzhiyun .mult = _SUNXI_CCU_MULT_OFFSET_MIN_MAX(0, 7, 0, 9, 127),
184*4882a593Smuzhiyun .frac = _SUNXI_CCU_FRAC(BIT(15), BIT(14),
185*4882a593Smuzhiyun 270000000, 297000000),
186*4882a593Smuzhiyun .common = {
187*4882a593Smuzhiyun .reg = 0x030,
188*4882a593Smuzhiyun .features = (CCU_FEATURE_FRACTIONAL |
189*4882a593Smuzhiyun CCU_FEATURE_ALL_PREDIV),
190*4882a593Smuzhiyun .prediv = 8,
191*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-video1",
192*4882a593Smuzhiyun "hosc",
193*4882a593Smuzhiyun &ccu_mult_ops,
194*4882a593Smuzhiyun 0),
195*4882a593Smuzhiyun },
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Not present on A10 */
199*4882a593Smuzhiyun static struct ccu_nk pll_gpu_clk = {
200*4882a593Smuzhiyun .enable = BIT(31),
201*4882a593Smuzhiyun .n = _SUNXI_CCU_MULT_OFFSET(8, 5, 0),
202*4882a593Smuzhiyun .k = _SUNXI_CCU_MULT(4, 2),
203*4882a593Smuzhiyun .common = {
204*4882a593Smuzhiyun .reg = 0x040,
205*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("pll-gpu",
206*4882a593Smuzhiyun "hosc",
207*4882a593Smuzhiyun &ccu_nk_ops,
208*4882a593Smuzhiyun 0),
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static SUNXI_CCU_GATE(hosc_clk, "hosc", "osc24M", 0x050, BIT(0), 0);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const char *const cpu_parents[] = { "osc32k", "hosc",
215*4882a593Smuzhiyun "pll-core", "pll-periph" };
216*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv cpu_predivs[] = {
217*4882a593Smuzhiyun { .index = 3, .div = 3, },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #define SUN4I_AHB_REG 0x054
221*4882a593Smuzhiyun static struct ccu_mux cpu_clk = {
222*4882a593Smuzhiyun .mux = {
223*4882a593Smuzhiyun .shift = 16,
224*4882a593Smuzhiyun .width = 2,
225*4882a593Smuzhiyun .fixed_predivs = cpu_predivs,
226*4882a593Smuzhiyun .n_predivs = ARRAY_SIZE(cpu_predivs),
227*4882a593Smuzhiyun },
228*4882a593Smuzhiyun .common = {
229*4882a593Smuzhiyun .reg = 0x054,
230*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_PREDIV,
231*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("cpu",
232*4882a593Smuzhiyun cpu_parents,
233*4882a593Smuzhiyun &ccu_mux_ops,
234*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static SUNXI_CCU_M(axi_clk, "axi", "cpu", 0x054, 0, 2, 0);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static struct ccu_div ahb_sun4i_clk = {
241*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
242*4882a593Smuzhiyun .common = {
243*4882a593Smuzhiyun .reg = 0x054,
244*4882a593Smuzhiyun .hw.init = CLK_HW_INIT("ahb", "axi", &ccu_div_ops, 0),
245*4882a593Smuzhiyun },
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const char *const ahb_sun7i_parents[] = { "axi", "pll-periph",
249*4882a593Smuzhiyun "pll-periph" };
250*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv ahb_sun7i_predivs[] = {
251*4882a593Smuzhiyun { .index = 1, .div = 2, },
252*4882a593Smuzhiyun { /* Sentinel */ },
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun static struct ccu_div ahb_sun7i_clk = {
255*4882a593Smuzhiyun .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
256*4882a593Smuzhiyun .mux = {
257*4882a593Smuzhiyun .shift = 6,
258*4882a593Smuzhiyun .width = 2,
259*4882a593Smuzhiyun .fixed_predivs = ahb_sun7i_predivs,
260*4882a593Smuzhiyun .n_predivs = ARRAY_SIZE(ahb_sun7i_predivs),
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun .common = {
264*4882a593Smuzhiyun .reg = 0x054,
265*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("ahb",
266*4882a593Smuzhiyun ahb_sun7i_parents,
267*4882a593Smuzhiyun &ccu_div_ops,
268*4882a593Smuzhiyun 0),
269*4882a593Smuzhiyun },
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static struct clk_div_table apb0_div_table[] = {
273*4882a593Smuzhiyun { .val = 0, .div = 2 },
274*4882a593Smuzhiyun { .val = 1, .div = 2 },
275*4882a593Smuzhiyun { .val = 2, .div = 4 },
276*4882a593Smuzhiyun { .val = 3, .div = 8 },
277*4882a593Smuzhiyun { /* Sentinel */ },
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun static SUNXI_CCU_DIV_TABLE(apb0_clk, "apb0", "ahb",
280*4882a593Smuzhiyun 0x054, 8, 2, apb0_div_table, 0);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static const char *const apb1_parents[] = { "hosc", "pll-periph", "osc32k" };
283*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX(apb1_clk, "apb1", apb1_parents, 0x058,
284*4882a593Smuzhiyun 0, 5, /* M */
285*4882a593Smuzhiyun 16, 2, /* P */
286*4882a593Smuzhiyun 24, 2, /* mux */
287*4882a593Smuzhiyun 0);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Not present on A20 */
290*4882a593Smuzhiyun static SUNXI_CCU_GATE(axi_dram_clk, "axi-dram", "ahb",
291*4882a593Smuzhiyun 0x05c, BIT(31), 0);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_otg_clk, "ahb-otg", "ahb",
294*4882a593Smuzhiyun 0x060, BIT(0), 0);
295*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ehci0_clk, "ahb-ehci0", "ahb",
296*4882a593Smuzhiyun 0x060, BIT(1), 0);
297*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ohci0_clk, "ahb-ohci0", "ahb",
298*4882a593Smuzhiyun 0x060, BIT(2), 0);
299*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ehci1_clk, "ahb-ehci1", "ahb",
300*4882a593Smuzhiyun 0x060, BIT(3), 0);
301*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ohci1_clk, "ahb-ohci1", "ahb",
302*4882a593Smuzhiyun 0x060, BIT(4), 0);
303*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ss_clk, "ahb-ss", "ahb",
304*4882a593Smuzhiyun 0x060, BIT(5), 0);
305*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_dma_clk, "ahb-dma", "ahb",
306*4882a593Smuzhiyun 0x060, BIT(6), 0);
307*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_bist_clk, "ahb-bist", "ahb",
308*4882a593Smuzhiyun 0x060, BIT(7), 0);
309*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_mmc0_clk, "ahb-mmc0", "ahb",
310*4882a593Smuzhiyun 0x060, BIT(8), 0);
311*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_mmc1_clk, "ahb-mmc1", "ahb",
312*4882a593Smuzhiyun 0x060, BIT(9), 0);
313*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_mmc2_clk, "ahb-mmc2", "ahb",
314*4882a593Smuzhiyun 0x060, BIT(10), 0);
315*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_mmc3_clk, "ahb-mmc3", "ahb",
316*4882a593Smuzhiyun 0x060, BIT(11), 0);
317*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ms_clk, "ahb-ms", "ahb",
318*4882a593Smuzhiyun 0x060, BIT(12), 0);
319*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_nand_clk, "ahb-nand", "ahb",
320*4882a593Smuzhiyun 0x060, BIT(13), 0);
321*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_sdram_clk, "ahb-sdram", "ahb",
322*4882a593Smuzhiyun 0x060, BIT(14), CLK_IS_CRITICAL);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ace_clk, "ahb-ace", "ahb",
325*4882a593Smuzhiyun 0x060, BIT(16), 0);
326*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_emac_clk, "ahb-emac", "ahb",
327*4882a593Smuzhiyun 0x060, BIT(17), 0);
328*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ts_clk, "ahb-ts", "ahb",
329*4882a593Smuzhiyun 0x060, BIT(18), 0);
330*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_spi0_clk, "ahb-spi0", "ahb",
331*4882a593Smuzhiyun 0x060, BIT(20), 0);
332*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_spi1_clk, "ahb-spi1", "ahb",
333*4882a593Smuzhiyun 0x060, BIT(21), 0);
334*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_spi2_clk, "ahb-spi2", "ahb",
335*4882a593Smuzhiyun 0x060, BIT(22), 0);
336*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_spi3_clk, "ahb-spi3", "ahb",
337*4882a593Smuzhiyun 0x060, BIT(23), 0);
338*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_pata_clk, "ahb-pata", "ahb",
339*4882a593Smuzhiyun 0x060, BIT(24), 0);
340*4882a593Smuzhiyun /* Not documented on A20 */
341*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_sata_clk, "ahb-sata", "ahb",
342*4882a593Smuzhiyun 0x060, BIT(25), 0);
343*4882a593Smuzhiyun /* Not present on A20 */
344*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_gps_clk, "ahb-gps", "ahb",
345*4882a593Smuzhiyun 0x060, BIT(26), 0);
346*4882a593Smuzhiyun /* Not present on A10 */
347*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_hstimer_clk, "ahb-hstimer", "ahb",
348*4882a593Smuzhiyun 0x060, BIT(28), 0);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_ve_clk, "ahb-ve", "ahb",
351*4882a593Smuzhiyun 0x064, BIT(0), 0);
352*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_tvd_clk, "ahb-tvd", "ahb",
353*4882a593Smuzhiyun 0x064, BIT(1), 0);
354*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_tve0_clk, "ahb-tve0", "ahb",
355*4882a593Smuzhiyun 0x064, BIT(2), 0);
356*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_tve1_clk, "ahb-tve1", "ahb",
357*4882a593Smuzhiyun 0x064, BIT(3), 0);
358*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_lcd0_clk, "ahb-lcd0", "ahb",
359*4882a593Smuzhiyun 0x064, BIT(4), 0);
360*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_lcd1_clk, "ahb-lcd1", "ahb",
361*4882a593Smuzhiyun 0x064, BIT(5), 0);
362*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_csi0_clk, "ahb-csi0", "ahb",
363*4882a593Smuzhiyun 0x064, BIT(8), 0);
364*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_csi1_clk, "ahb-csi1", "ahb",
365*4882a593Smuzhiyun 0x064, BIT(9), 0);
366*4882a593Smuzhiyun /* Not present on A10 */
367*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_hdmi1_clk, "ahb-hdmi1", "ahb",
368*4882a593Smuzhiyun 0x064, BIT(10), 0);
369*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_hdmi0_clk, "ahb-hdmi0", "ahb",
370*4882a593Smuzhiyun 0x064, BIT(11), 0);
371*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_de_be0_clk, "ahb-de-be0", "ahb",
372*4882a593Smuzhiyun 0x064, BIT(12), 0);
373*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_de_be1_clk, "ahb-de-be1", "ahb",
374*4882a593Smuzhiyun 0x064, BIT(13), 0);
375*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_de_fe0_clk, "ahb-de-fe0", "ahb",
376*4882a593Smuzhiyun 0x064, BIT(14), 0);
377*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_de_fe1_clk, "ahb-de-fe1", "ahb",
378*4882a593Smuzhiyun 0x064, BIT(15), 0);
379*4882a593Smuzhiyun /* Not present on A10 */
380*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_gmac_clk, "ahb-gmac", "ahb",
381*4882a593Smuzhiyun 0x064, BIT(17), 0);
382*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_mp_clk, "ahb-mp", "ahb",
383*4882a593Smuzhiyun 0x064, BIT(18), 0);
384*4882a593Smuzhiyun static SUNXI_CCU_GATE(ahb_gpu_clk, "ahb-gpu", "ahb",
385*4882a593Smuzhiyun 0x064, BIT(20), 0);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_codec_clk, "apb0-codec", "apb0",
388*4882a593Smuzhiyun 0x068, BIT(0), 0);
389*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_spdif_clk, "apb0-spdif", "apb0",
390*4882a593Smuzhiyun 0x068, BIT(1), 0);
391*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_ac97_clk, "apb0-ac97", "apb0",
392*4882a593Smuzhiyun 0x068, BIT(2), 0);
393*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_i2s0_clk, "apb0-i2s0", "apb0",
394*4882a593Smuzhiyun 0x068, BIT(3), 0);
395*4882a593Smuzhiyun /* Not present on A10 */
396*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_i2s1_clk, "apb0-i2s1", "apb0",
397*4882a593Smuzhiyun 0x068, BIT(4), 0);
398*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_pio_clk, "apb0-pio", "apb0",
399*4882a593Smuzhiyun 0x068, BIT(5), 0);
400*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_ir0_clk, "apb0-ir0", "apb0",
401*4882a593Smuzhiyun 0x068, BIT(6), 0);
402*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_ir1_clk, "apb0-ir1", "apb0",
403*4882a593Smuzhiyun 0x068, BIT(7), 0);
404*4882a593Smuzhiyun /* Not present on A10 */
405*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_i2s2_clk, "apb0-i2s2", "apb0",
406*4882a593Smuzhiyun 0x068, BIT(8), 0);
407*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb0_keypad_clk, "apb0-keypad", "apb0",
408*4882a593Smuzhiyun 0x068, BIT(10), 0);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_i2c0_clk, "apb1-i2c0", "apb1",
411*4882a593Smuzhiyun 0x06c, BIT(0), 0);
412*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_i2c1_clk, "apb1-i2c1", "apb1",
413*4882a593Smuzhiyun 0x06c, BIT(1), 0);
414*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_i2c2_clk, "apb1-i2c2", "apb1",
415*4882a593Smuzhiyun 0x06c, BIT(2), 0);
416*4882a593Smuzhiyun /* Not present on A10 */
417*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_i2c3_clk, "apb1-i2c3", "apb1",
418*4882a593Smuzhiyun 0x06c, BIT(3), 0);
419*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_can_clk, "apb1-can", "apb1",
420*4882a593Smuzhiyun 0x06c, BIT(4), 0);
421*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_scr_clk, "apb1-scr", "apb1",
422*4882a593Smuzhiyun 0x06c, BIT(5), 0);
423*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_ps20_clk, "apb1-ps20", "apb1",
424*4882a593Smuzhiyun 0x06c, BIT(6), 0);
425*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_ps21_clk, "apb1-ps21", "apb1",
426*4882a593Smuzhiyun 0x06c, BIT(7), 0);
427*4882a593Smuzhiyun /* Not present on A10 */
428*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_i2c4_clk, "apb1-i2c4", "apb1",
429*4882a593Smuzhiyun 0x06c, BIT(15), 0);
430*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart0_clk, "apb1-uart0", "apb1",
431*4882a593Smuzhiyun 0x06c, BIT(16), 0);
432*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart1_clk, "apb1-uart1", "apb1",
433*4882a593Smuzhiyun 0x06c, BIT(17), 0);
434*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart2_clk, "apb1-uart2", "apb1",
435*4882a593Smuzhiyun 0x06c, BIT(18), 0);
436*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart3_clk, "apb1-uart3", "apb1",
437*4882a593Smuzhiyun 0x06c, BIT(19), 0);
438*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart4_clk, "apb1-uart4", "apb1",
439*4882a593Smuzhiyun 0x06c, BIT(20), 0);
440*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart5_clk, "apb1-uart5", "apb1",
441*4882a593Smuzhiyun 0x06c, BIT(21), 0);
442*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart6_clk, "apb1-uart6", "apb1",
443*4882a593Smuzhiyun 0x06c, BIT(22), 0);
444*4882a593Smuzhiyun static SUNXI_CCU_GATE(apb1_uart7_clk, "apb1-uart7", "apb1",
445*4882a593Smuzhiyun 0x06c, BIT(23), 0);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static const char *const mod0_default_parents[] = { "hosc", "pll-periph",
448*4882a593Smuzhiyun "pll-ddr-other" };
449*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
450*4882a593Smuzhiyun 0, 4, /* M */
451*4882a593Smuzhiyun 16, 2, /* P */
452*4882a593Smuzhiyun 24, 2, /* mux */
453*4882a593Smuzhiyun BIT(31), /* gate */
454*4882a593Smuzhiyun 0);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Undocumented on A10 */
457*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ms_clk, "ms", mod0_default_parents, 0x084,
458*4882a593Smuzhiyun 0, 4, /* M */
459*4882a593Smuzhiyun 16, 2, /* P */
460*4882a593Smuzhiyun 24, 2, /* mux */
461*4882a593Smuzhiyun BIT(31), /* gate */
462*4882a593Smuzhiyun 0);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088,
465*4882a593Smuzhiyun 0, 4, /* M */
466*4882a593Smuzhiyun 16, 2, /* P */
467*4882a593Smuzhiyun 24, 2, /* mux */
468*4882a593Smuzhiyun BIT(31), /* gate */
469*4882a593Smuzhiyun 0);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* MMC output and sample clocks are not present on A10 */
472*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0_output", "mmc0",
473*4882a593Smuzhiyun 0x088, 8, 3, 0);
474*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0_sample", "mmc0",
475*4882a593Smuzhiyun 0x088, 20, 3, 0);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c,
478*4882a593Smuzhiyun 0, 4, /* M */
479*4882a593Smuzhiyun 16, 2, /* P */
480*4882a593Smuzhiyun 24, 2, /* mux */
481*4882a593Smuzhiyun BIT(31), /* gate */
482*4882a593Smuzhiyun 0);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* MMC output and sample clocks are not present on A10 */
485*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1_output", "mmc1",
486*4882a593Smuzhiyun 0x08c, 8, 3, 0);
487*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1_sample", "mmc1",
488*4882a593Smuzhiyun 0x08c, 20, 3, 0);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090,
491*4882a593Smuzhiyun 0, 4, /* M */
492*4882a593Smuzhiyun 16, 2, /* P */
493*4882a593Smuzhiyun 24, 2, /* mux */
494*4882a593Smuzhiyun BIT(31), /* gate */
495*4882a593Smuzhiyun 0);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* MMC output and sample clocks are not present on A10 */
498*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2_output", "mmc2",
499*4882a593Smuzhiyun 0x090, 8, 3, 0);
500*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2_sample", "mmc2",
501*4882a593Smuzhiyun 0x090, 20, 3, 0);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mmc3_clk, "mmc3", mod0_default_parents, 0x094,
504*4882a593Smuzhiyun 0, 4, /* M */
505*4882a593Smuzhiyun 16, 2, /* P */
506*4882a593Smuzhiyun 24, 2, /* mux */
507*4882a593Smuzhiyun BIT(31), /* gate */
508*4882a593Smuzhiyun 0);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* MMC output and sample clocks are not present on A10 */
511*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc3_output_clk, "mmc3_output", "mmc3",
512*4882a593Smuzhiyun 0x094, 8, 3, 0);
513*4882a593Smuzhiyun static SUNXI_CCU_PHASE(mmc3_sample_clk, "mmc3_sample", "mmc3",
514*4882a593Smuzhiyun 0x094, 20, 3, 0);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", mod0_default_parents, 0x098,
517*4882a593Smuzhiyun 0, 4, /* M */
518*4882a593Smuzhiyun 16, 2, /* P */
519*4882a593Smuzhiyun 24, 2, /* mux */
520*4882a593Smuzhiyun BIT(31), /* gate */
521*4882a593Smuzhiyun 0);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ss_clk, "ss", mod0_default_parents, 0x09c,
524*4882a593Smuzhiyun 0, 4, /* M */
525*4882a593Smuzhiyun 16, 2, /* P */
526*4882a593Smuzhiyun 24, 2, /* mux */
527*4882a593Smuzhiyun BIT(31), /* gate */
528*4882a593Smuzhiyun 0);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
531*4882a593Smuzhiyun 0, 4, /* M */
532*4882a593Smuzhiyun 16, 2, /* P */
533*4882a593Smuzhiyun 24, 2, /* mux */
534*4882a593Smuzhiyun BIT(31), /* gate */
535*4882a593Smuzhiyun 0);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
538*4882a593Smuzhiyun 0, 4, /* M */
539*4882a593Smuzhiyun 16, 2, /* P */
540*4882a593Smuzhiyun 24, 2, /* mux */
541*4882a593Smuzhiyun BIT(31), /* gate */
542*4882a593Smuzhiyun 0);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi2_clk, "spi2", mod0_default_parents, 0x0a8,
545*4882a593Smuzhiyun 0, 4, /* M */
546*4882a593Smuzhiyun 16, 2, /* P */
547*4882a593Smuzhiyun 24, 2, /* mux */
548*4882a593Smuzhiyun BIT(31), /* gate */
549*4882a593Smuzhiyun 0);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* Undocumented on A10 */
552*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(pata_clk, "pata", mod0_default_parents, 0x0ac,
553*4882a593Smuzhiyun 0, 4, /* M */
554*4882a593Smuzhiyun 16, 2, /* P */
555*4882a593Smuzhiyun 24, 2, /* mux */
556*4882a593Smuzhiyun BIT(31), /* gate */
557*4882a593Smuzhiyun 0);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* TODO: Check whether A10 actually supports osc32k as 4th parent? */
560*4882a593Smuzhiyun static const char *const ir_parents_sun4i[] = { "hosc", "pll-periph",
561*4882a593Smuzhiyun "pll-ddr-other" };
562*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir0_sun4i_clk, "ir0", ir_parents_sun4i, 0x0b0,
563*4882a593Smuzhiyun 0, 4, /* M */
564*4882a593Smuzhiyun 16, 2, /* P */
565*4882a593Smuzhiyun 24, 2, /* mux */
566*4882a593Smuzhiyun BIT(31), /* gate */
567*4882a593Smuzhiyun 0);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir1_sun4i_clk, "ir1", ir_parents_sun4i, 0x0b4,
570*4882a593Smuzhiyun 0, 4, /* M */
571*4882a593Smuzhiyun 16, 2, /* P */
572*4882a593Smuzhiyun 24, 2, /* mux */
573*4882a593Smuzhiyun BIT(31), /* gate */
574*4882a593Smuzhiyun 0);
575*4882a593Smuzhiyun static const char *const ir_parents_sun7i[] = { "hosc", "pll-periph",
576*4882a593Smuzhiyun "pll-ddr-other", "osc32k" };
577*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir0_sun7i_clk, "ir0", ir_parents_sun7i, 0x0b0,
578*4882a593Smuzhiyun 0, 4, /* M */
579*4882a593Smuzhiyun 16, 2, /* P */
580*4882a593Smuzhiyun 24, 2, /* mux */
581*4882a593Smuzhiyun BIT(31), /* gate */
582*4882a593Smuzhiyun 0);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(ir1_sun7i_clk, "ir1", ir_parents_sun7i, 0x0b4,
585*4882a593Smuzhiyun 0, 4, /* M */
586*4882a593Smuzhiyun 16, 2, /* P */
587*4882a593Smuzhiyun 24, 2, /* mux */
588*4882a593Smuzhiyun BIT(31), /* gate */
589*4882a593Smuzhiyun 0);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const char *const audio_parents[] = { "pll-audio-8x", "pll-audio-4x",
592*4882a593Smuzhiyun "pll-audio-2x", "pll-audio" };
593*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", audio_parents,
594*4882a593Smuzhiyun 0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(ac97_clk, "ac97", audio_parents,
597*4882a593Smuzhiyun 0x0bc, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* Undocumented on A10 */
600*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(spdif_clk, "spdif", audio_parents,
601*4882a593Smuzhiyun 0x0c0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static const char *const keypad_parents[] = { "hosc", "losc"};
604*4882a593Smuzhiyun static const u8 keypad_table[] = { 0, 2 };
605*4882a593Smuzhiyun static struct ccu_mp keypad_clk = {
606*4882a593Smuzhiyun .enable = BIT(31),
607*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(0, 5),
608*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(16, 2),
609*4882a593Smuzhiyun .mux = _SUNXI_CCU_MUX_TABLE(24, 2, keypad_table),
610*4882a593Smuzhiyun .common = {
611*4882a593Smuzhiyun .reg = 0x0c4,
612*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("keypad",
613*4882a593Smuzhiyun keypad_parents,
614*4882a593Smuzhiyun &ccu_mp_ops,
615*4882a593Smuzhiyun 0),
616*4882a593Smuzhiyun },
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * SATA supports external clock as parent via BIT(24) and is probably an
621*4882a593Smuzhiyun * optional crystal or oscillator that can be connected to the
622*4882a593Smuzhiyun * SATA-CLKM / SATA-CLKP pins.
623*4882a593Smuzhiyun */
624*4882a593Smuzhiyun static const char *const sata_parents[] = {"pll-periph-sata", "sata-ext"};
625*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(sata_clk, "sata", sata_parents,
626*4882a593Smuzhiyun 0x0c8, 24, 1, BIT(31), CLK_SET_RATE_PARENT);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "pll-periph",
630*4882a593Smuzhiyun 0x0cc, BIT(6), 0);
631*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_ohci1_clk, "usb-ohci1", "pll-periph",
632*4882a593Smuzhiyun 0x0cc, BIT(7), 0);
633*4882a593Smuzhiyun static SUNXI_CCU_GATE(usb_phy_clk, "usb-phy", "pll-periph",
634*4882a593Smuzhiyun 0x0cc, BIT(8), 0);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* TODO: GPS CLK 0x0d0 */
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(spi3_clk, "spi3", mod0_default_parents, 0x0d4,
639*4882a593Smuzhiyun 0, 4, /* M */
640*4882a593Smuzhiyun 16, 2, /* P */
641*4882a593Smuzhiyun 24, 2, /* mux */
642*4882a593Smuzhiyun BIT(31), /* gate */
643*4882a593Smuzhiyun 0);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Not present on A10 */
646*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", audio_parents,
647*4882a593Smuzhiyun 0x0d8, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Not present on A10 */
650*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(i2s2_clk, "i2s2", audio_parents,
651*4882a593Smuzhiyun 0x0dc, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "pll-ddr",
654*4882a593Smuzhiyun 0x100, BIT(0), 0);
655*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi0_clk, "dram-csi0", "pll-ddr",
656*4882a593Smuzhiyun 0x100, BIT(1), 0);
657*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_csi1_clk, "dram-csi1", "pll-ddr",
658*4882a593Smuzhiyun 0x100, BIT(2), 0);
659*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ts_clk, "dram-ts", "pll-ddr",
660*4882a593Smuzhiyun 0x100, BIT(3), 0);
661*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_tvd_clk, "dram-tvd", "pll-ddr",
662*4882a593Smuzhiyun 0x100, BIT(4), 0);
663*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_tve0_clk, "dram-tve0", "pll-ddr",
664*4882a593Smuzhiyun 0x100, BIT(5), 0);
665*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_tve1_clk, "dram-tve1", "pll-ddr",
666*4882a593Smuzhiyun 0x100, BIT(6), 0);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* Clock seems to be critical only on sun4i */
669*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_out_clk, "dram-out", "pll-ddr",
670*4882a593Smuzhiyun 0x100, BIT(15), CLK_IS_CRITICAL);
671*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_de_fe1_clk, "dram-de-fe1", "pll-ddr",
672*4882a593Smuzhiyun 0x100, BIT(24), 0);
673*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_de_fe0_clk, "dram-de-fe0", "pll-ddr",
674*4882a593Smuzhiyun 0x100, BIT(25), 0);
675*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_de_be0_clk, "dram-de-be0", "pll-ddr",
676*4882a593Smuzhiyun 0x100, BIT(26), 0);
677*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_de_be1_clk, "dram-de-be1", "pll-ddr",
678*4882a593Smuzhiyun 0x100, BIT(27), 0);
679*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_mp_clk, "dram-mp", "pll-ddr",
680*4882a593Smuzhiyun 0x100, BIT(28), 0);
681*4882a593Smuzhiyun static SUNXI_CCU_GATE(dram_ace_clk, "dram-ace", "pll-ddr",
682*4882a593Smuzhiyun 0x100, BIT(29), 0);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static const char *const de_parents[] = { "pll-video0", "pll-video1",
685*4882a593Smuzhiyun "pll-ddr-other" };
686*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_be0_clk, "de-be0", de_parents,
687*4882a593Smuzhiyun 0x104, 0, 4, 24, 2, BIT(31), 0);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_be1_clk, "de-be1", de_parents,
690*4882a593Smuzhiyun 0x108, 0, 4, 24, 2, BIT(31), 0);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_fe0_clk, "de-fe0", de_parents,
693*4882a593Smuzhiyun 0x10c, 0, 4, 24, 2, BIT(31), 0);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_fe1_clk, "de-fe1", de_parents,
696*4882a593Smuzhiyun 0x110, 0, 4, 24, 2, BIT(31), 0);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Undocumented on A10 */
699*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(de_mp_clk, "de-mp", de_parents,
700*4882a593Smuzhiyun 0x114, 0, 4, 24, 2, BIT(31), 0);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static const char *const disp_parents[] = { "pll-video0", "pll-video1",
703*4882a593Smuzhiyun "pll-video0-2x", "pll-video1-2x" };
704*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(tcon0_ch0_clk, "tcon0-ch0-sclk", disp_parents,
705*4882a593Smuzhiyun 0x118, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
706*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(tcon1_ch0_clk, "tcon1-ch0-sclk", disp_parents,
707*4882a593Smuzhiyun 0x11c, 24, 2, BIT(31), CLK_SET_RATE_PARENT);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun static const char *const csi_sclk_parents[] = { "pll-video0", "pll-ve",
710*4882a593Smuzhiyun "pll-ddr-other", "pll-periph" };
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(csi_sclk_clk, "csi-sclk",
713*4882a593Smuzhiyun csi_sclk_parents,
714*4882a593Smuzhiyun 0x120, 0, 4, 24, 2, BIT(31), 0);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* TVD clock setup for A10 */
717*4882a593Smuzhiyun static const char *const tvd_parents[] = { "pll-video0", "pll-video1" };
718*4882a593Smuzhiyun static SUNXI_CCU_MUX_WITH_GATE(tvd_sun4i_clk, "tvd", tvd_parents,
719*4882a593Smuzhiyun 0x128, 24, 1, BIT(31), 0);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* TVD clock setup for A20 */
722*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(tvd_sclk2_sun7i_clk,
723*4882a593Smuzhiyun "tvd-sclk2", tvd_parents,
724*4882a593Smuzhiyun 0x128,
725*4882a593Smuzhiyun 0, 4, /* M */
726*4882a593Smuzhiyun 16, 4, /* P */
727*4882a593Smuzhiyun 8, 1, /* mux */
728*4882a593Smuzhiyun BIT(15), /* gate */
729*4882a593Smuzhiyun 0);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(tvd_sclk1_sun7i_clk, "tvd-sclk1", "tvd-sclk2",
732*4882a593Smuzhiyun 0x128, 0, 4, BIT(31), 0);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tcon0_ch1_sclk2_clk, "tcon0-ch1-sclk2",
735*4882a593Smuzhiyun disp_parents,
736*4882a593Smuzhiyun 0x12c, 0, 4, 24, 2, BIT(31),
737*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(tcon0_ch1_clk,
740*4882a593Smuzhiyun "tcon0-ch1-sclk1", "tcon0-ch1-sclk2",
741*4882a593Smuzhiyun 0x12c, 11, 1, BIT(15),
742*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(tcon1_ch1_sclk2_clk, "tcon1-ch1-sclk2",
745*4882a593Smuzhiyun disp_parents,
746*4882a593Smuzhiyun 0x130, 0, 4, 24, 2, BIT(31),
747*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(tcon1_ch1_clk,
750*4882a593Smuzhiyun "tcon1-ch1-sclk1", "tcon1-ch1-sclk2",
751*4882a593Smuzhiyun 0x130, 11, 1, BIT(15),
752*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static const char *const csi_parents[] = { "hosc", "pll-video0", "pll-video1",
755*4882a593Smuzhiyun "pll-video0-2x", "pll-video1-2x"};
756*4882a593Smuzhiyun static const u8 csi_table[] = { 0, 1, 2, 5, 6};
757*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi0_clk, "csi0",
758*4882a593Smuzhiyun csi_parents, csi_table,
759*4882a593Smuzhiyun 0x134, 0, 5, 24, 3, BIT(31), 0);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(csi1_clk, "csi1",
762*4882a593Smuzhiyun csi_parents, csi_table,
763*4882a593Smuzhiyun 0x138, 0, 5, 24, 3, BIT(31), 0);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve", 0x13c, 16, 8, BIT(31), 0);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun static SUNXI_CCU_GATE(codec_clk, "codec", "pll-audio",
768*4882a593Smuzhiyun 0x140, BIT(31), CLK_SET_RATE_PARENT);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static SUNXI_CCU_GATE(avs_clk, "avs", "hosc", 0x144, BIT(31), 0);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun static const char *const ace_parents[] = { "pll-ve", "pll-ddr-other" };
773*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(ace_clk, "ace", ace_parents,
774*4882a593Smuzhiyun 0x148, 0, 4, 24, 1, BIT(31), 0);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", disp_parents,
777*4882a593Smuzhiyun 0x150, 0, 4, 24, 2, BIT(31),
778*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun static const char *const gpu_parents_sun4i[] = { "pll-video0", "pll-ve",
781*4882a593Smuzhiyun "pll-ddr-other",
782*4882a593Smuzhiyun "pll-video1" };
783*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_GATE(gpu_sun4i_clk, "gpu", gpu_parents_sun4i,
784*4882a593Smuzhiyun 0x154, 0, 4, 24, 2, BIT(31),
785*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun static const char *const gpu_parents_sun7i[] = { "pll-video0", "pll-ve",
788*4882a593Smuzhiyun "pll-ddr-other", "pll-video1",
789*4882a593Smuzhiyun "pll-gpu" };
790*4882a593Smuzhiyun static const u8 gpu_table_sun7i[] = { 0, 1, 2, 3, 4 };
791*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(gpu_sun7i_clk, "gpu",
792*4882a593Smuzhiyun gpu_parents_sun7i, gpu_table_sun7i,
793*4882a593Smuzhiyun 0x154, 0, 4, 24, 3, BIT(31),
794*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun static const char *const mbus_sun4i_parents[] = { "hosc", "pll-periph",
797*4882a593Smuzhiyun "pll-ddr-other" };
798*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mbus_sun4i_clk, "mbus", mbus_sun4i_parents,
799*4882a593Smuzhiyun 0x15c, 0, 4, 16, 2, 24, 2, BIT(31),
800*4882a593Smuzhiyun 0);
801*4882a593Smuzhiyun static const char *const mbus_sun7i_parents[] = { "hosc", "pll-periph-base",
802*4882a593Smuzhiyun "pll-ddr-other" };
803*4882a593Smuzhiyun static SUNXI_CCU_MP_WITH_MUX_GATE(mbus_sun7i_clk, "mbus", mbus_sun7i_parents,
804*4882a593Smuzhiyun 0x15c, 0, 4, 16, 2, 24, 2, BIT(31),
805*4882a593Smuzhiyun CLK_IS_CRITICAL);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun static SUNXI_CCU_GATE(hdmi1_slow_clk, "hdmi1-slow", "hosc", 0x178, BIT(31), 0);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun static const char *const hdmi1_parents[] = { "pll-video0", "pll-video1" };
810*4882a593Smuzhiyun static const u8 hdmi1_table[] = { 0, 1};
811*4882a593Smuzhiyun static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(hdmi1_clk, "hdmi1",
812*4882a593Smuzhiyun hdmi1_parents, hdmi1_table,
813*4882a593Smuzhiyun 0x17c, 0, 4, 24, 2, BIT(31),
814*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun static const char *const out_parents[] = { "hosc", "osc32k", "hosc" };
817*4882a593Smuzhiyun static const struct ccu_mux_fixed_prediv clk_out_predivs[] = {
818*4882a593Smuzhiyun { .index = 0, .div = 750, },
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun static struct ccu_mp out_a_clk = {
822*4882a593Smuzhiyun .enable = BIT(31),
823*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(8, 5),
824*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(20, 2),
825*4882a593Smuzhiyun .mux = {
826*4882a593Smuzhiyun .shift = 24,
827*4882a593Smuzhiyun .width = 2,
828*4882a593Smuzhiyun .fixed_predivs = clk_out_predivs,
829*4882a593Smuzhiyun .n_predivs = ARRAY_SIZE(clk_out_predivs),
830*4882a593Smuzhiyun },
831*4882a593Smuzhiyun .common = {
832*4882a593Smuzhiyun .reg = 0x1f0,
833*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_PREDIV,
834*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("out-a",
835*4882a593Smuzhiyun out_parents,
836*4882a593Smuzhiyun &ccu_mp_ops,
837*4882a593Smuzhiyun 0),
838*4882a593Smuzhiyun },
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun static struct ccu_mp out_b_clk = {
841*4882a593Smuzhiyun .enable = BIT(31),
842*4882a593Smuzhiyun .m = _SUNXI_CCU_DIV(8, 5),
843*4882a593Smuzhiyun .p = _SUNXI_CCU_DIV(20, 2),
844*4882a593Smuzhiyun .mux = {
845*4882a593Smuzhiyun .shift = 24,
846*4882a593Smuzhiyun .width = 2,
847*4882a593Smuzhiyun .fixed_predivs = clk_out_predivs,
848*4882a593Smuzhiyun .n_predivs = ARRAY_SIZE(clk_out_predivs),
849*4882a593Smuzhiyun },
850*4882a593Smuzhiyun .common = {
851*4882a593Smuzhiyun .reg = 0x1f4,
852*4882a593Smuzhiyun .features = CCU_FEATURE_FIXED_PREDIV,
853*4882a593Smuzhiyun .hw.init = CLK_HW_INIT_PARENTS("out-b",
854*4882a593Smuzhiyun out_parents,
855*4882a593Smuzhiyun &ccu_mp_ops,
856*4882a593Smuzhiyun 0),
857*4882a593Smuzhiyun },
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun static struct ccu_common *sun4i_sun7i_ccu_clks[] = {
861*4882a593Smuzhiyun &hosc_clk.common,
862*4882a593Smuzhiyun &pll_core_clk.common,
863*4882a593Smuzhiyun &pll_audio_base_clk.common,
864*4882a593Smuzhiyun &pll_video0_clk.common,
865*4882a593Smuzhiyun &pll_ve_sun4i_clk.common,
866*4882a593Smuzhiyun &pll_ve_sun7i_clk.common,
867*4882a593Smuzhiyun &pll_ddr_base_clk.common,
868*4882a593Smuzhiyun &pll_ddr_clk.common,
869*4882a593Smuzhiyun &pll_ddr_other_clk.common,
870*4882a593Smuzhiyun &pll_periph_base_clk.common,
871*4882a593Smuzhiyun &pll_periph_sata_clk.common,
872*4882a593Smuzhiyun &pll_video1_clk.common,
873*4882a593Smuzhiyun &pll_gpu_clk.common,
874*4882a593Smuzhiyun &cpu_clk.common,
875*4882a593Smuzhiyun &axi_clk.common,
876*4882a593Smuzhiyun &axi_dram_clk.common,
877*4882a593Smuzhiyun &ahb_sun4i_clk.common,
878*4882a593Smuzhiyun &ahb_sun7i_clk.common,
879*4882a593Smuzhiyun &apb0_clk.common,
880*4882a593Smuzhiyun &apb1_clk.common,
881*4882a593Smuzhiyun &ahb_otg_clk.common,
882*4882a593Smuzhiyun &ahb_ehci0_clk.common,
883*4882a593Smuzhiyun &ahb_ohci0_clk.common,
884*4882a593Smuzhiyun &ahb_ehci1_clk.common,
885*4882a593Smuzhiyun &ahb_ohci1_clk.common,
886*4882a593Smuzhiyun &ahb_ss_clk.common,
887*4882a593Smuzhiyun &ahb_dma_clk.common,
888*4882a593Smuzhiyun &ahb_bist_clk.common,
889*4882a593Smuzhiyun &ahb_mmc0_clk.common,
890*4882a593Smuzhiyun &ahb_mmc1_clk.common,
891*4882a593Smuzhiyun &ahb_mmc2_clk.common,
892*4882a593Smuzhiyun &ahb_mmc3_clk.common,
893*4882a593Smuzhiyun &ahb_ms_clk.common,
894*4882a593Smuzhiyun &ahb_nand_clk.common,
895*4882a593Smuzhiyun &ahb_sdram_clk.common,
896*4882a593Smuzhiyun &ahb_ace_clk.common,
897*4882a593Smuzhiyun &ahb_emac_clk.common,
898*4882a593Smuzhiyun &ahb_ts_clk.common,
899*4882a593Smuzhiyun &ahb_spi0_clk.common,
900*4882a593Smuzhiyun &ahb_spi1_clk.common,
901*4882a593Smuzhiyun &ahb_spi2_clk.common,
902*4882a593Smuzhiyun &ahb_spi3_clk.common,
903*4882a593Smuzhiyun &ahb_pata_clk.common,
904*4882a593Smuzhiyun &ahb_sata_clk.common,
905*4882a593Smuzhiyun &ahb_gps_clk.common,
906*4882a593Smuzhiyun &ahb_hstimer_clk.common,
907*4882a593Smuzhiyun &ahb_ve_clk.common,
908*4882a593Smuzhiyun &ahb_tvd_clk.common,
909*4882a593Smuzhiyun &ahb_tve0_clk.common,
910*4882a593Smuzhiyun &ahb_tve1_clk.common,
911*4882a593Smuzhiyun &ahb_lcd0_clk.common,
912*4882a593Smuzhiyun &ahb_lcd1_clk.common,
913*4882a593Smuzhiyun &ahb_csi0_clk.common,
914*4882a593Smuzhiyun &ahb_csi1_clk.common,
915*4882a593Smuzhiyun &ahb_hdmi1_clk.common,
916*4882a593Smuzhiyun &ahb_hdmi0_clk.common,
917*4882a593Smuzhiyun &ahb_de_be0_clk.common,
918*4882a593Smuzhiyun &ahb_de_be1_clk.common,
919*4882a593Smuzhiyun &ahb_de_fe0_clk.common,
920*4882a593Smuzhiyun &ahb_de_fe1_clk.common,
921*4882a593Smuzhiyun &ahb_gmac_clk.common,
922*4882a593Smuzhiyun &ahb_mp_clk.common,
923*4882a593Smuzhiyun &ahb_gpu_clk.common,
924*4882a593Smuzhiyun &apb0_codec_clk.common,
925*4882a593Smuzhiyun &apb0_spdif_clk.common,
926*4882a593Smuzhiyun &apb0_ac97_clk.common,
927*4882a593Smuzhiyun &apb0_i2s0_clk.common,
928*4882a593Smuzhiyun &apb0_i2s1_clk.common,
929*4882a593Smuzhiyun &apb0_pio_clk.common,
930*4882a593Smuzhiyun &apb0_ir0_clk.common,
931*4882a593Smuzhiyun &apb0_ir1_clk.common,
932*4882a593Smuzhiyun &apb0_i2s2_clk.common,
933*4882a593Smuzhiyun &apb0_keypad_clk.common,
934*4882a593Smuzhiyun &apb1_i2c0_clk.common,
935*4882a593Smuzhiyun &apb1_i2c1_clk.common,
936*4882a593Smuzhiyun &apb1_i2c2_clk.common,
937*4882a593Smuzhiyun &apb1_i2c3_clk.common,
938*4882a593Smuzhiyun &apb1_can_clk.common,
939*4882a593Smuzhiyun &apb1_scr_clk.common,
940*4882a593Smuzhiyun &apb1_ps20_clk.common,
941*4882a593Smuzhiyun &apb1_ps21_clk.common,
942*4882a593Smuzhiyun &apb1_i2c4_clk.common,
943*4882a593Smuzhiyun &apb1_uart0_clk.common,
944*4882a593Smuzhiyun &apb1_uart1_clk.common,
945*4882a593Smuzhiyun &apb1_uart2_clk.common,
946*4882a593Smuzhiyun &apb1_uart3_clk.common,
947*4882a593Smuzhiyun &apb1_uart4_clk.common,
948*4882a593Smuzhiyun &apb1_uart5_clk.common,
949*4882a593Smuzhiyun &apb1_uart6_clk.common,
950*4882a593Smuzhiyun &apb1_uart7_clk.common,
951*4882a593Smuzhiyun &nand_clk.common,
952*4882a593Smuzhiyun &ms_clk.common,
953*4882a593Smuzhiyun &mmc0_clk.common,
954*4882a593Smuzhiyun &mmc0_output_clk.common,
955*4882a593Smuzhiyun &mmc0_sample_clk.common,
956*4882a593Smuzhiyun &mmc1_clk.common,
957*4882a593Smuzhiyun &mmc1_output_clk.common,
958*4882a593Smuzhiyun &mmc1_sample_clk.common,
959*4882a593Smuzhiyun &mmc2_clk.common,
960*4882a593Smuzhiyun &mmc2_output_clk.common,
961*4882a593Smuzhiyun &mmc2_sample_clk.common,
962*4882a593Smuzhiyun &mmc3_clk.common,
963*4882a593Smuzhiyun &mmc3_output_clk.common,
964*4882a593Smuzhiyun &mmc3_sample_clk.common,
965*4882a593Smuzhiyun &ts_clk.common,
966*4882a593Smuzhiyun &ss_clk.common,
967*4882a593Smuzhiyun &spi0_clk.common,
968*4882a593Smuzhiyun &spi1_clk.common,
969*4882a593Smuzhiyun &spi2_clk.common,
970*4882a593Smuzhiyun &pata_clk.common,
971*4882a593Smuzhiyun &ir0_sun4i_clk.common,
972*4882a593Smuzhiyun &ir1_sun4i_clk.common,
973*4882a593Smuzhiyun &ir0_sun7i_clk.common,
974*4882a593Smuzhiyun &ir1_sun7i_clk.common,
975*4882a593Smuzhiyun &i2s0_clk.common,
976*4882a593Smuzhiyun &ac97_clk.common,
977*4882a593Smuzhiyun &spdif_clk.common,
978*4882a593Smuzhiyun &keypad_clk.common,
979*4882a593Smuzhiyun &sata_clk.common,
980*4882a593Smuzhiyun &usb_ohci0_clk.common,
981*4882a593Smuzhiyun &usb_ohci1_clk.common,
982*4882a593Smuzhiyun &usb_phy_clk.common,
983*4882a593Smuzhiyun &spi3_clk.common,
984*4882a593Smuzhiyun &i2s1_clk.common,
985*4882a593Smuzhiyun &i2s2_clk.common,
986*4882a593Smuzhiyun &dram_ve_clk.common,
987*4882a593Smuzhiyun &dram_csi0_clk.common,
988*4882a593Smuzhiyun &dram_csi1_clk.common,
989*4882a593Smuzhiyun &dram_ts_clk.common,
990*4882a593Smuzhiyun &dram_tvd_clk.common,
991*4882a593Smuzhiyun &dram_tve0_clk.common,
992*4882a593Smuzhiyun &dram_tve1_clk.common,
993*4882a593Smuzhiyun &dram_out_clk.common,
994*4882a593Smuzhiyun &dram_de_fe1_clk.common,
995*4882a593Smuzhiyun &dram_de_fe0_clk.common,
996*4882a593Smuzhiyun &dram_de_be0_clk.common,
997*4882a593Smuzhiyun &dram_de_be1_clk.common,
998*4882a593Smuzhiyun &dram_mp_clk.common,
999*4882a593Smuzhiyun &dram_ace_clk.common,
1000*4882a593Smuzhiyun &de_be0_clk.common,
1001*4882a593Smuzhiyun &de_be1_clk.common,
1002*4882a593Smuzhiyun &de_fe0_clk.common,
1003*4882a593Smuzhiyun &de_fe1_clk.common,
1004*4882a593Smuzhiyun &de_mp_clk.common,
1005*4882a593Smuzhiyun &tcon0_ch0_clk.common,
1006*4882a593Smuzhiyun &tcon1_ch0_clk.common,
1007*4882a593Smuzhiyun &csi_sclk_clk.common,
1008*4882a593Smuzhiyun &tvd_sun4i_clk.common,
1009*4882a593Smuzhiyun &tvd_sclk1_sun7i_clk.common,
1010*4882a593Smuzhiyun &tvd_sclk2_sun7i_clk.common,
1011*4882a593Smuzhiyun &tcon0_ch1_sclk2_clk.common,
1012*4882a593Smuzhiyun &tcon0_ch1_clk.common,
1013*4882a593Smuzhiyun &tcon1_ch1_sclk2_clk.common,
1014*4882a593Smuzhiyun &tcon1_ch1_clk.common,
1015*4882a593Smuzhiyun &csi0_clk.common,
1016*4882a593Smuzhiyun &csi1_clk.common,
1017*4882a593Smuzhiyun &ve_clk.common,
1018*4882a593Smuzhiyun &codec_clk.common,
1019*4882a593Smuzhiyun &avs_clk.common,
1020*4882a593Smuzhiyun &ace_clk.common,
1021*4882a593Smuzhiyun &hdmi_clk.common,
1022*4882a593Smuzhiyun &gpu_sun4i_clk.common,
1023*4882a593Smuzhiyun &gpu_sun7i_clk.common,
1024*4882a593Smuzhiyun &mbus_sun4i_clk.common,
1025*4882a593Smuzhiyun &mbus_sun7i_clk.common,
1026*4882a593Smuzhiyun &hdmi1_slow_clk.common,
1027*4882a593Smuzhiyun &hdmi1_clk.common,
1028*4882a593Smuzhiyun &out_a_clk.common,
1029*4882a593Smuzhiyun &out_b_clk.common
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun static const struct clk_hw *clk_parent_pll_audio[] = {
1033*4882a593Smuzhiyun &pll_audio_base_clk.common.hw
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Post-divider for pll-audio is hardcoded to 1 */
1037*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
1038*4882a593Smuzhiyun clk_parent_pll_audio,
1039*4882a593Smuzhiyun 1, 1, CLK_SET_RATE_PARENT);
1040*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
1041*4882a593Smuzhiyun clk_parent_pll_audio,
1042*4882a593Smuzhiyun 2, 1, CLK_SET_RATE_PARENT);
1043*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
1044*4882a593Smuzhiyun clk_parent_pll_audio,
1045*4882a593Smuzhiyun 1, 1, CLK_SET_RATE_PARENT);
1046*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
1047*4882a593Smuzhiyun clk_parent_pll_audio,
1048*4882a593Smuzhiyun 1, 2, CLK_SET_RATE_PARENT);
1049*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video0_2x_clk, "pll-video0-2x",
1050*4882a593Smuzhiyun &pll_video0_clk.common.hw,
1051*4882a593Smuzhiyun 1, 2, CLK_SET_RATE_PARENT);
1052*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(pll_video1_2x_clk, "pll-video1-2x",
1053*4882a593Smuzhiyun &pll_video1_clk.common.hw,
1054*4882a593Smuzhiyun 1, 2, CLK_SET_RATE_PARENT);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun static struct clk_hw_onecell_data sun4i_a10_hw_clks = {
1058*4882a593Smuzhiyun .hws = {
1059*4882a593Smuzhiyun [CLK_HOSC] = &hosc_clk.common.hw,
1060*4882a593Smuzhiyun [CLK_PLL_CORE] = &pll_core_clk.common.hw,
1061*4882a593Smuzhiyun [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
1062*4882a593Smuzhiyun [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
1063*4882a593Smuzhiyun [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
1064*4882a593Smuzhiyun [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
1065*4882a593Smuzhiyun [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
1066*4882a593Smuzhiyun [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw,
1067*4882a593Smuzhiyun [CLK_PLL_VIDEO0_2X] = &pll_video0_2x_clk.hw,
1068*4882a593Smuzhiyun [CLK_PLL_VE] = &pll_ve_sun4i_clk.common.hw,
1069*4882a593Smuzhiyun [CLK_PLL_DDR_BASE] = &pll_ddr_base_clk.common.hw,
1070*4882a593Smuzhiyun [CLK_PLL_DDR] = &pll_ddr_clk.common.hw,
1071*4882a593Smuzhiyun [CLK_PLL_DDR_OTHER] = &pll_ddr_other_clk.common.hw,
1072*4882a593Smuzhiyun [CLK_PLL_PERIPH_BASE] = &pll_periph_base_clk.common.hw,
1073*4882a593Smuzhiyun [CLK_PLL_PERIPH] = &pll_periph_clk.hw,
1074*4882a593Smuzhiyun [CLK_PLL_PERIPH_SATA] = &pll_periph_sata_clk.common.hw,
1075*4882a593Smuzhiyun [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw,
1076*4882a593Smuzhiyun [CLK_PLL_VIDEO1_2X] = &pll_video1_2x_clk.hw,
1077*4882a593Smuzhiyun [CLK_CPU] = &cpu_clk.common.hw,
1078*4882a593Smuzhiyun [CLK_AXI] = &axi_clk.common.hw,
1079*4882a593Smuzhiyun [CLK_AXI_DRAM] = &axi_dram_clk.common.hw,
1080*4882a593Smuzhiyun [CLK_AHB] = &ahb_sun4i_clk.common.hw,
1081*4882a593Smuzhiyun [CLK_APB0] = &apb0_clk.common.hw,
1082*4882a593Smuzhiyun [CLK_APB1] = &apb1_clk.common.hw,
1083*4882a593Smuzhiyun [CLK_AHB_OTG] = &ahb_otg_clk.common.hw,
1084*4882a593Smuzhiyun [CLK_AHB_EHCI0] = &ahb_ehci0_clk.common.hw,
1085*4882a593Smuzhiyun [CLK_AHB_OHCI0] = &ahb_ohci0_clk.common.hw,
1086*4882a593Smuzhiyun [CLK_AHB_EHCI1] = &ahb_ehci1_clk.common.hw,
1087*4882a593Smuzhiyun [CLK_AHB_OHCI1] = &ahb_ohci1_clk.common.hw,
1088*4882a593Smuzhiyun [CLK_AHB_SS] = &ahb_ss_clk.common.hw,
1089*4882a593Smuzhiyun [CLK_AHB_DMA] = &ahb_dma_clk.common.hw,
1090*4882a593Smuzhiyun [CLK_AHB_BIST] = &ahb_bist_clk.common.hw,
1091*4882a593Smuzhiyun [CLK_AHB_MMC0] = &ahb_mmc0_clk.common.hw,
1092*4882a593Smuzhiyun [CLK_AHB_MMC1] = &ahb_mmc1_clk.common.hw,
1093*4882a593Smuzhiyun [CLK_AHB_MMC2] = &ahb_mmc2_clk.common.hw,
1094*4882a593Smuzhiyun [CLK_AHB_MMC3] = &ahb_mmc3_clk.common.hw,
1095*4882a593Smuzhiyun [CLK_AHB_MS] = &ahb_ms_clk.common.hw,
1096*4882a593Smuzhiyun [CLK_AHB_NAND] = &ahb_nand_clk.common.hw,
1097*4882a593Smuzhiyun [CLK_AHB_SDRAM] = &ahb_sdram_clk.common.hw,
1098*4882a593Smuzhiyun [CLK_AHB_ACE] = &ahb_ace_clk.common.hw,
1099*4882a593Smuzhiyun [CLK_AHB_EMAC] = &ahb_emac_clk.common.hw,
1100*4882a593Smuzhiyun [CLK_AHB_TS] = &ahb_ts_clk.common.hw,
1101*4882a593Smuzhiyun [CLK_AHB_SPI0] = &ahb_spi0_clk.common.hw,
1102*4882a593Smuzhiyun [CLK_AHB_SPI1] = &ahb_spi1_clk.common.hw,
1103*4882a593Smuzhiyun [CLK_AHB_SPI2] = &ahb_spi2_clk.common.hw,
1104*4882a593Smuzhiyun [CLK_AHB_SPI3] = &ahb_spi3_clk.common.hw,
1105*4882a593Smuzhiyun [CLK_AHB_PATA] = &ahb_pata_clk.common.hw,
1106*4882a593Smuzhiyun [CLK_AHB_SATA] = &ahb_sata_clk.common.hw,
1107*4882a593Smuzhiyun [CLK_AHB_GPS] = &ahb_gps_clk.common.hw,
1108*4882a593Smuzhiyun [CLK_AHB_VE] = &ahb_ve_clk.common.hw,
1109*4882a593Smuzhiyun [CLK_AHB_TVD] = &ahb_tvd_clk.common.hw,
1110*4882a593Smuzhiyun [CLK_AHB_TVE0] = &ahb_tve0_clk.common.hw,
1111*4882a593Smuzhiyun [CLK_AHB_TVE1] = &ahb_tve1_clk.common.hw,
1112*4882a593Smuzhiyun [CLK_AHB_LCD0] = &ahb_lcd0_clk.common.hw,
1113*4882a593Smuzhiyun [CLK_AHB_LCD1] = &ahb_lcd1_clk.common.hw,
1114*4882a593Smuzhiyun [CLK_AHB_CSI0] = &ahb_csi0_clk.common.hw,
1115*4882a593Smuzhiyun [CLK_AHB_CSI1] = &ahb_csi1_clk.common.hw,
1116*4882a593Smuzhiyun [CLK_AHB_HDMI0] = &ahb_hdmi0_clk.common.hw,
1117*4882a593Smuzhiyun [CLK_AHB_DE_BE0] = &ahb_de_be0_clk.common.hw,
1118*4882a593Smuzhiyun [CLK_AHB_DE_BE1] = &ahb_de_be1_clk.common.hw,
1119*4882a593Smuzhiyun [CLK_AHB_DE_FE0] = &ahb_de_fe0_clk.common.hw,
1120*4882a593Smuzhiyun [CLK_AHB_DE_FE1] = &ahb_de_fe1_clk.common.hw,
1121*4882a593Smuzhiyun [CLK_AHB_MP] = &ahb_mp_clk.common.hw,
1122*4882a593Smuzhiyun [CLK_AHB_GPU] = &ahb_gpu_clk.common.hw,
1123*4882a593Smuzhiyun [CLK_APB0_CODEC] = &apb0_codec_clk.common.hw,
1124*4882a593Smuzhiyun [CLK_APB0_SPDIF] = &apb0_spdif_clk.common.hw,
1125*4882a593Smuzhiyun [CLK_APB0_AC97] = &apb0_ac97_clk.common.hw,
1126*4882a593Smuzhiyun [CLK_APB0_I2S0] = &apb0_i2s0_clk.common.hw,
1127*4882a593Smuzhiyun [CLK_APB0_PIO] = &apb0_pio_clk.common.hw,
1128*4882a593Smuzhiyun [CLK_APB0_IR0] = &apb0_ir0_clk.common.hw,
1129*4882a593Smuzhiyun [CLK_APB0_IR1] = &apb0_ir1_clk.common.hw,
1130*4882a593Smuzhiyun [CLK_APB0_KEYPAD] = &apb0_keypad_clk.common.hw,
1131*4882a593Smuzhiyun [CLK_APB1_I2C0] = &apb1_i2c0_clk.common.hw,
1132*4882a593Smuzhiyun [CLK_APB1_I2C1] = &apb1_i2c1_clk.common.hw,
1133*4882a593Smuzhiyun [CLK_APB1_I2C2] = &apb1_i2c2_clk.common.hw,
1134*4882a593Smuzhiyun [CLK_APB1_CAN] = &apb1_can_clk.common.hw,
1135*4882a593Smuzhiyun [CLK_APB1_SCR] = &apb1_scr_clk.common.hw,
1136*4882a593Smuzhiyun [CLK_APB1_PS20] = &apb1_ps20_clk.common.hw,
1137*4882a593Smuzhiyun [CLK_APB1_PS21] = &apb1_ps21_clk.common.hw,
1138*4882a593Smuzhiyun [CLK_APB1_UART0] = &apb1_uart0_clk.common.hw,
1139*4882a593Smuzhiyun [CLK_APB1_UART1] = &apb1_uart1_clk.common.hw,
1140*4882a593Smuzhiyun [CLK_APB1_UART2] = &apb1_uart2_clk.common.hw,
1141*4882a593Smuzhiyun [CLK_APB1_UART3] = &apb1_uart3_clk.common.hw,
1142*4882a593Smuzhiyun [CLK_APB1_UART4] = &apb1_uart4_clk.common.hw,
1143*4882a593Smuzhiyun [CLK_APB1_UART5] = &apb1_uart5_clk.common.hw,
1144*4882a593Smuzhiyun [CLK_APB1_UART6] = &apb1_uart6_clk.common.hw,
1145*4882a593Smuzhiyun [CLK_APB1_UART7] = &apb1_uart7_clk.common.hw,
1146*4882a593Smuzhiyun [CLK_NAND] = &nand_clk.common.hw,
1147*4882a593Smuzhiyun [CLK_MS] = &ms_clk.common.hw,
1148*4882a593Smuzhiyun [CLK_MMC0] = &mmc0_clk.common.hw,
1149*4882a593Smuzhiyun [CLK_MMC1] = &mmc1_clk.common.hw,
1150*4882a593Smuzhiyun [CLK_MMC2] = &mmc2_clk.common.hw,
1151*4882a593Smuzhiyun [CLK_MMC3] = &mmc3_clk.common.hw,
1152*4882a593Smuzhiyun [CLK_TS] = &ts_clk.common.hw,
1153*4882a593Smuzhiyun [CLK_SS] = &ss_clk.common.hw,
1154*4882a593Smuzhiyun [CLK_SPI0] = &spi0_clk.common.hw,
1155*4882a593Smuzhiyun [CLK_SPI1] = &spi1_clk.common.hw,
1156*4882a593Smuzhiyun [CLK_SPI2] = &spi2_clk.common.hw,
1157*4882a593Smuzhiyun [CLK_PATA] = &pata_clk.common.hw,
1158*4882a593Smuzhiyun [CLK_IR0] = &ir0_sun4i_clk.common.hw,
1159*4882a593Smuzhiyun [CLK_IR1] = &ir1_sun4i_clk.common.hw,
1160*4882a593Smuzhiyun [CLK_I2S0] = &i2s0_clk.common.hw,
1161*4882a593Smuzhiyun [CLK_AC97] = &ac97_clk.common.hw,
1162*4882a593Smuzhiyun [CLK_SPDIF] = &spdif_clk.common.hw,
1163*4882a593Smuzhiyun [CLK_KEYPAD] = &keypad_clk.common.hw,
1164*4882a593Smuzhiyun [CLK_SATA] = &sata_clk.common.hw,
1165*4882a593Smuzhiyun [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw,
1166*4882a593Smuzhiyun [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw,
1167*4882a593Smuzhiyun [CLK_USB_PHY] = &usb_phy_clk.common.hw,
1168*4882a593Smuzhiyun /* CLK_GPS is unimplemented */
1169*4882a593Smuzhiyun [CLK_SPI3] = &spi3_clk.common.hw,
1170*4882a593Smuzhiyun [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
1171*4882a593Smuzhiyun [CLK_DRAM_CSI0] = &dram_csi0_clk.common.hw,
1172*4882a593Smuzhiyun [CLK_DRAM_CSI1] = &dram_csi1_clk.common.hw,
1173*4882a593Smuzhiyun [CLK_DRAM_TS] = &dram_ts_clk.common.hw,
1174*4882a593Smuzhiyun [CLK_DRAM_TVD] = &dram_tvd_clk.common.hw,
1175*4882a593Smuzhiyun [CLK_DRAM_TVE0] = &dram_tve0_clk.common.hw,
1176*4882a593Smuzhiyun [CLK_DRAM_TVE1] = &dram_tve1_clk.common.hw,
1177*4882a593Smuzhiyun [CLK_DRAM_OUT] = &dram_out_clk.common.hw,
1178*4882a593Smuzhiyun [CLK_DRAM_DE_FE1] = &dram_de_fe1_clk.common.hw,
1179*4882a593Smuzhiyun [CLK_DRAM_DE_FE0] = &dram_de_fe0_clk.common.hw,
1180*4882a593Smuzhiyun [CLK_DRAM_DE_BE0] = &dram_de_be0_clk.common.hw,
1181*4882a593Smuzhiyun [CLK_DRAM_DE_BE1] = &dram_de_be1_clk.common.hw,
1182*4882a593Smuzhiyun [CLK_DRAM_MP] = &dram_mp_clk.common.hw,
1183*4882a593Smuzhiyun [CLK_DRAM_ACE] = &dram_ace_clk.common.hw,
1184*4882a593Smuzhiyun [CLK_DE_BE0] = &de_be0_clk.common.hw,
1185*4882a593Smuzhiyun [CLK_DE_BE1] = &de_be1_clk.common.hw,
1186*4882a593Smuzhiyun [CLK_DE_FE0] = &de_fe0_clk.common.hw,
1187*4882a593Smuzhiyun [CLK_DE_FE1] = &de_fe1_clk.common.hw,
1188*4882a593Smuzhiyun [CLK_DE_MP] = &de_mp_clk.common.hw,
1189*4882a593Smuzhiyun [CLK_TCON0_CH0] = &tcon0_ch0_clk.common.hw,
1190*4882a593Smuzhiyun [CLK_TCON1_CH0] = &tcon1_ch0_clk.common.hw,
1191*4882a593Smuzhiyun [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
1192*4882a593Smuzhiyun [CLK_TVD] = &tvd_sun4i_clk.common.hw,
1193*4882a593Smuzhiyun [CLK_TCON0_CH1_SCLK2] = &tcon0_ch1_sclk2_clk.common.hw,
1194*4882a593Smuzhiyun [CLK_TCON0_CH1] = &tcon0_ch1_clk.common.hw,
1195*4882a593Smuzhiyun [CLK_TCON1_CH1_SCLK2] = &tcon1_ch1_sclk2_clk.common.hw,
1196*4882a593Smuzhiyun [CLK_TCON1_CH1] = &tcon1_ch1_clk.common.hw,
1197*4882a593Smuzhiyun [CLK_CSI0] = &csi0_clk.common.hw,
1198*4882a593Smuzhiyun [CLK_CSI1] = &csi1_clk.common.hw,
1199*4882a593Smuzhiyun [CLK_VE] = &ve_clk.common.hw,
1200*4882a593Smuzhiyun [CLK_CODEC] = &codec_clk.common.hw,
1201*4882a593Smuzhiyun [CLK_AVS] = &avs_clk.common.hw,
1202*4882a593Smuzhiyun [CLK_ACE] = &ace_clk.common.hw,
1203*4882a593Smuzhiyun [CLK_HDMI] = &hdmi_clk.common.hw,
1204*4882a593Smuzhiyun [CLK_GPU] = &gpu_sun7i_clk.common.hw,
1205*4882a593Smuzhiyun [CLK_MBUS] = &mbus_sun4i_clk.common.hw,
1206*4882a593Smuzhiyun },
1207*4882a593Smuzhiyun .num = CLK_NUMBER_SUN4I,
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun static struct clk_hw_onecell_data sun7i_a20_hw_clks = {
1210*4882a593Smuzhiyun .hws = {
1211*4882a593Smuzhiyun [CLK_HOSC] = &hosc_clk.common.hw,
1212*4882a593Smuzhiyun [CLK_PLL_CORE] = &pll_core_clk.common.hw,
1213*4882a593Smuzhiyun [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
1214*4882a593Smuzhiyun [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
1215*4882a593Smuzhiyun [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
1216*4882a593Smuzhiyun [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
1217*4882a593Smuzhiyun [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
1218*4882a593Smuzhiyun [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw,
1219*4882a593Smuzhiyun [CLK_PLL_VIDEO0_2X] = &pll_video0_2x_clk.hw,
1220*4882a593Smuzhiyun [CLK_PLL_VE] = &pll_ve_sun7i_clk.common.hw,
1221*4882a593Smuzhiyun [CLK_PLL_DDR_BASE] = &pll_ddr_base_clk.common.hw,
1222*4882a593Smuzhiyun [CLK_PLL_DDR] = &pll_ddr_clk.common.hw,
1223*4882a593Smuzhiyun [CLK_PLL_DDR_OTHER] = &pll_ddr_other_clk.common.hw,
1224*4882a593Smuzhiyun [CLK_PLL_PERIPH_BASE] = &pll_periph_base_clk.common.hw,
1225*4882a593Smuzhiyun [CLK_PLL_PERIPH] = &pll_periph_clk.hw,
1226*4882a593Smuzhiyun [CLK_PLL_PERIPH_SATA] = &pll_periph_sata_clk.common.hw,
1227*4882a593Smuzhiyun [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw,
1228*4882a593Smuzhiyun [CLK_PLL_VIDEO1_2X] = &pll_video1_2x_clk.hw,
1229*4882a593Smuzhiyun [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
1230*4882a593Smuzhiyun [CLK_CPU] = &cpu_clk.common.hw,
1231*4882a593Smuzhiyun [CLK_AXI] = &axi_clk.common.hw,
1232*4882a593Smuzhiyun [CLK_AHB] = &ahb_sun7i_clk.common.hw,
1233*4882a593Smuzhiyun [CLK_APB0] = &apb0_clk.common.hw,
1234*4882a593Smuzhiyun [CLK_APB1] = &apb1_clk.common.hw,
1235*4882a593Smuzhiyun [CLK_AHB_OTG] = &ahb_otg_clk.common.hw,
1236*4882a593Smuzhiyun [CLK_AHB_EHCI0] = &ahb_ehci0_clk.common.hw,
1237*4882a593Smuzhiyun [CLK_AHB_OHCI0] = &ahb_ohci0_clk.common.hw,
1238*4882a593Smuzhiyun [CLK_AHB_EHCI1] = &ahb_ehci1_clk.common.hw,
1239*4882a593Smuzhiyun [CLK_AHB_OHCI1] = &ahb_ohci1_clk.common.hw,
1240*4882a593Smuzhiyun [CLK_AHB_SS] = &ahb_ss_clk.common.hw,
1241*4882a593Smuzhiyun [CLK_AHB_DMA] = &ahb_dma_clk.common.hw,
1242*4882a593Smuzhiyun [CLK_AHB_BIST] = &ahb_bist_clk.common.hw,
1243*4882a593Smuzhiyun [CLK_AHB_MMC0] = &ahb_mmc0_clk.common.hw,
1244*4882a593Smuzhiyun [CLK_AHB_MMC1] = &ahb_mmc1_clk.common.hw,
1245*4882a593Smuzhiyun [CLK_AHB_MMC2] = &ahb_mmc2_clk.common.hw,
1246*4882a593Smuzhiyun [CLK_AHB_MMC3] = &ahb_mmc3_clk.common.hw,
1247*4882a593Smuzhiyun [CLK_AHB_MS] = &ahb_ms_clk.common.hw,
1248*4882a593Smuzhiyun [CLK_AHB_NAND] = &ahb_nand_clk.common.hw,
1249*4882a593Smuzhiyun [CLK_AHB_SDRAM] = &ahb_sdram_clk.common.hw,
1250*4882a593Smuzhiyun [CLK_AHB_ACE] = &ahb_ace_clk.common.hw,
1251*4882a593Smuzhiyun [CLK_AHB_EMAC] = &ahb_emac_clk.common.hw,
1252*4882a593Smuzhiyun [CLK_AHB_TS] = &ahb_ts_clk.common.hw,
1253*4882a593Smuzhiyun [CLK_AHB_SPI0] = &ahb_spi0_clk.common.hw,
1254*4882a593Smuzhiyun [CLK_AHB_SPI1] = &ahb_spi1_clk.common.hw,
1255*4882a593Smuzhiyun [CLK_AHB_SPI2] = &ahb_spi2_clk.common.hw,
1256*4882a593Smuzhiyun [CLK_AHB_SPI3] = &ahb_spi3_clk.common.hw,
1257*4882a593Smuzhiyun [CLK_AHB_PATA] = &ahb_pata_clk.common.hw,
1258*4882a593Smuzhiyun [CLK_AHB_SATA] = &ahb_sata_clk.common.hw,
1259*4882a593Smuzhiyun [CLK_AHB_HSTIMER] = &ahb_hstimer_clk.common.hw,
1260*4882a593Smuzhiyun [CLK_AHB_VE] = &ahb_ve_clk.common.hw,
1261*4882a593Smuzhiyun [CLK_AHB_TVD] = &ahb_tvd_clk.common.hw,
1262*4882a593Smuzhiyun [CLK_AHB_TVE0] = &ahb_tve0_clk.common.hw,
1263*4882a593Smuzhiyun [CLK_AHB_TVE1] = &ahb_tve1_clk.common.hw,
1264*4882a593Smuzhiyun [CLK_AHB_LCD0] = &ahb_lcd0_clk.common.hw,
1265*4882a593Smuzhiyun [CLK_AHB_LCD1] = &ahb_lcd1_clk.common.hw,
1266*4882a593Smuzhiyun [CLK_AHB_CSI0] = &ahb_csi0_clk.common.hw,
1267*4882a593Smuzhiyun [CLK_AHB_CSI1] = &ahb_csi1_clk.common.hw,
1268*4882a593Smuzhiyun [CLK_AHB_HDMI1] = &ahb_hdmi1_clk.common.hw,
1269*4882a593Smuzhiyun [CLK_AHB_HDMI0] = &ahb_hdmi0_clk.common.hw,
1270*4882a593Smuzhiyun [CLK_AHB_DE_BE0] = &ahb_de_be0_clk.common.hw,
1271*4882a593Smuzhiyun [CLK_AHB_DE_BE1] = &ahb_de_be1_clk.common.hw,
1272*4882a593Smuzhiyun [CLK_AHB_DE_FE0] = &ahb_de_fe0_clk.common.hw,
1273*4882a593Smuzhiyun [CLK_AHB_DE_FE1] = &ahb_de_fe1_clk.common.hw,
1274*4882a593Smuzhiyun [CLK_AHB_GMAC] = &ahb_gmac_clk.common.hw,
1275*4882a593Smuzhiyun [CLK_AHB_MP] = &ahb_mp_clk.common.hw,
1276*4882a593Smuzhiyun [CLK_AHB_GPU] = &ahb_gpu_clk.common.hw,
1277*4882a593Smuzhiyun [CLK_APB0_CODEC] = &apb0_codec_clk.common.hw,
1278*4882a593Smuzhiyun [CLK_APB0_SPDIF] = &apb0_spdif_clk.common.hw,
1279*4882a593Smuzhiyun [CLK_APB0_AC97] = &apb0_ac97_clk.common.hw,
1280*4882a593Smuzhiyun [CLK_APB0_I2S0] = &apb0_i2s0_clk.common.hw,
1281*4882a593Smuzhiyun [CLK_APB0_I2S1] = &apb0_i2s1_clk.common.hw,
1282*4882a593Smuzhiyun [CLK_APB0_PIO] = &apb0_pio_clk.common.hw,
1283*4882a593Smuzhiyun [CLK_APB0_IR0] = &apb0_ir0_clk.common.hw,
1284*4882a593Smuzhiyun [CLK_APB0_IR1] = &apb0_ir1_clk.common.hw,
1285*4882a593Smuzhiyun [CLK_APB0_I2S2] = &apb0_i2s2_clk.common.hw,
1286*4882a593Smuzhiyun [CLK_APB0_KEYPAD] = &apb0_keypad_clk.common.hw,
1287*4882a593Smuzhiyun [CLK_APB1_I2C0] = &apb1_i2c0_clk.common.hw,
1288*4882a593Smuzhiyun [CLK_APB1_I2C1] = &apb1_i2c1_clk.common.hw,
1289*4882a593Smuzhiyun [CLK_APB1_I2C2] = &apb1_i2c2_clk.common.hw,
1290*4882a593Smuzhiyun [CLK_APB1_I2C3] = &apb1_i2c3_clk.common.hw,
1291*4882a593Smuzhiyun [CLK_APB1_CAN] = &apb1_can_clk.common.hw,
1292*4882a593Smuzhiyun [CLK_APB1_SCR] = &apb1_scr_clk.common.hw,
1293*4882a593Smuzhiyun [CLK_APB1_PS20] = &apb1_ps20_clk.common.hw,
1294*4882a593Smuzhiyun [CLK_APB1_PS21] = &apb1_ps21_clk.common.hw,
1295*4882a593Smuzhiyun [CLK_APB1_I2C4] = &apb1_i2c4_clk.common.hw,
1296*4882a593Smuzhiyun [CLK_APB1_UART0] = &apb1_uart0_clk.common.hw,
1297*4882a593Smuzhiyun [CLK_APB1_UART1] = &apb1_uart1_clk.common.hw,
1298*4882a593Smuzhiyun [CLK_APB1_UART2] = &apb1_uart2_clk.common.hw,
1299*4882a593Smuzhiyun [CLK_APB1_UART3] = &apb1_uart3_clk.common.hw,
1300*4882a593Smuzhiyun [CLK_APB1_UART4] = &apb1_uart4_clk.common.hw,
1301*4882a593Smuzhiyun [CLK_APB1_UART5] = &apb1_uart5_clk.common.hw,
1302*4882a593Smuzhiyun [CLK_APB1_UART6] = &apb1_uart6_clk.common.hw,
1303*4882a593Smuzhiyun [CLK_APB1_UART7] = &apb1_uart7_clk.common.hw,
1304*4882a593Smuzhiyun [CLK_NAND] = &nand_clk.common.hw,
1305*4882a593Smuzhiyun [CLK_MS] = &ms_clk.common.hw,
1306*4882a593Smuzhiyun [CLK_MMC0] = &mmc0_clk.common.hw,
1307*4882a593Smuzhiyun [CLK_MMC0_OUTPUT] = &mmc0_output_clk.common.hw,
1308*4882a593Smuzhiyun [CLK_MMC0_SAMPLE] = &mmc0_sample_clk.common.hw,
1309*4882a593Smuzhiyun [CLK_MMC1] = &mmc1_clk.common.hw,
1310*4882a593Smuzhiyun [CLK_MMC1_OUTPUT] = &mmc1_output_clk.common.hw,
1311*4882a593Smuzhiyun [CLK_MMC1_SAMPLE] = &mmc1_sample_clk.common.hw,
1312*4882a593Smuzhiyun [CLK_MMC2] = &mmc2_clk.common.hw,
1313*4882a593Smuzhiyun [CLK_MMC2_OUTPUT] = &mmc2_output_clk.common.hw,
1314*4882a593Smuzhiyun [CLK_MMC2_SAMPLE] = &mmc2_sample_clk.common.hw,
1315*4882a593Smuzhiyun [CLK_MMC3] = &mmc3_clk.common.hw,
1316*4882a593Smuzhiyun [CLK_MMC3_OUTPUT] = &mmc3_output_clk.common.hw,
1317*4882a593Smuzhiyun [CLK_MMC3_SAMPLE] = &mmc3_sample_clk.common.hw,
1318*4882a593Smuzhiyun [CLK_TS] = &ts_clk.common.hw,
1319*4882a593Smuzhiyun [CLK_SS] = &ss_clk.common.hw,
1320*4882a593Smuzhiyun [CLK_SPI0] = &spi0_clk.common.hw,
1321*4882a593Smuzhiyun [CLK_SPI1] = &spi1_clk.common.hw,
1322*4882a593Smuzhiyun [CLK_SPI2] = &spi2_clk.common.hw,
1323*4882a593Smuzhiyun [CLK_PATA] = &pata_clk.common.hw,
1324*4882a593Smuzhiyun [CLK_IR0] = &ir0_sun7i_clk.common.hw,
1325*4882a593Smuzhiyun [CLK_IR1] = &ir1_sun7i_clk.common.hw,
1326*4882a593Smuzhiyun [CLK_I2S0] = &i2s0_clk.common.hw,
1327*4882a593Smuzhiyun [CLK_AC97] = &ac97_clk.common.hw,
1328*4882a593Smuzhiyun [CLK_SPDIF] = &spdif_clk.common.hw,
1329*4882a593Smuzhiyun [CLK_KEYPAD] = &keypad_clk.common.hw,
1330*4882a593Smuzhiyun [CLK_SATA] = &sata_clk.common.hw,
1331*4882a593Smuzhiyun [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw,
1332*4882a593Smuzhiyun [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw,
1333*4882a593Smuzhiyun [CLK_USB_PHY] = &usb_phy_clk.common.hw,
1334*4882a593Smuzhiyun /* CLK_GPS is unimplemented */
1335*4882a593Smuzhiyun [CLK_SPI3] = &spi3_clk.common.hw,
1336*4882a593Smuzhiyun [CLK_I2S1] = &i2s1_clk.common.hw,
1337*4882a593Smuzhiyun [CLK_I2S2] = &i2s2_clk.common.hw,
1338*4882a593Smuzhiyun [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
1339*4882a593Smuzhiyun [CLK_DRAM_CSI0] = &dram_csi0_clk.common.hw,
1340*4882a593Smuzhiyun [CLK_DRAM_CSI1] = &dram_csi1_clk.common.hw,
1341*4882a593Smuzhiyun [CLK_DRAM_TS] = &dram_ts_clk.common.hw,
1342*4882a593Smuzhiyun [CLK_DRAM_TVD] = &dram_tvd_clk.common.hw,
1343*4882a593Smuzhiyun [CLK_DRAM_TVE0] = &dram_tve0_clk.common.hw,
1344*4882a593Smuzhiyun [CLK_DRAM_TVE1] = &dram_tve1_clk.common.hw,
1345*4882a593Smuzhiyun [CLK_DRAM_OUT] = &dram_out_clk.common.hw,
1346*4882a593Smuzhiyun [CLK_DRAM_DE_FE1] = &dram_de_fe1_clk.common.hw,
1347*4882a593Smuzhiyun [CLK_DRAM_DE_FE0] = &dram_de_fe0_clk.common.hw,
1348*4882a593Smuzhiyun [CLK_DRAM_DE_BE0] = &dram_de_be0_clk.common.hw,
1349*4882a593Smuzhiyun [CLK_DRAM_DE_BE1] = &dram_de_be1_clk.common.hw,
1350*4882a593Smuzhiyun [CLK_DRAM_MP] = &dram_mp_clk.common.hw,
1351*4882a593Smuzhiyun [CLK_DRAM_ACE] = &dram_ace_clk.common.hw,
1352*4882a593Smuzhiyun [CLK_DE_BE0] = &de_be0_clk.common.hw,
1353*4882a593Smuzhiyun [CLK_DE_BE1] = &de_be1_clk.common.hw,
1354*4882a593Smuzhiyun [CLK_DE_FE0] = &de_fe0_clk.common.hw,
1355*4882a593Smuzhiyun [CLK_DE_FE1] = &de_fe1_clk.common.hw,
1356*4882a593Smuzhiyun [CLK_DE_MP] = &de_mp_clk.common.hw,
1357*4882a593Smuzhiyun [CLK_TCON0_CH0] = &tcon0_ch0_clk.common.hw,
1358*4882a593Smuzhiyun [CLK_TCON1_CH0] = &tcon1_ch0_clk.common.hw,
1359*4882a593Smuzhiyun [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
1360*4882a593Smuzhiyun [CLK_TVD_SCLK2] = &tvd_sclk2_sun7i_clk.common.hw,
1361*4882a593Smuzhiyun [CLK_TVD] = &tvd_sclk1_sun7i_clk.common.hw,
1362*4882a593Smuzhiyun [CLK_TCON0_CH1_SCLK2] = &tcon0_ch1_sclk2_clk.common.hw,
1363*4882a593Smuzhiyun [CLK_TCON0_CH1] = &tcon0_ch1_clk.common.hw,
1364*4882a593Smuzhiyun [CLK_TCON1_CH1_SCLK2] = &tcon1_ch1_sclk2_clk.common.hw,
1365*4882a593Smuzhiyun [CLK_TCON1_CH1] = &tcon1_ch1_clk.common.hw,
1366*4882a593Smuzhiyun [CLK_CSI0] = &csi0_clk.common.hw,
1367*4882a593Smuzhiyun [CLK_CSI1] = &csi1_clk.common.hw,
1368*4882a593Smuzhiyun [CLK_VE] = &ve_clk.common.hw,
1369*4882a593Smuzhiyun [CLK_CODEC] = &codec_clk.common.hw,
1370*4882a593Smuzhiyun [CLK_AVS] = &avs_clk.common.hw,
1371*4882a593Smuzhiyun [CLK_ACE] = &ace_clk.common.hw,
1372*4882a593Smuzhiyun [CLK_HDMI] = &hdmi_clk.common.hw,
1373*4882a593Smuzhiyun [CLK_GPU] = &gpu_sun7i_clk.common.hw,
1374*4882a593Smuzhiyun [CLK_MBUS] = &mbus_sun7i_clk.common.hw,
1375*4882a593Smuzhiyun [CLK_HDMI1_SLOW] = &hdmi1_slow_clk.common.hw,
1376*4882a593Smuzhiyun [CLK_HDMI1] = &hdmi1_clk.common.hw,
1377*4882a593Smuzhiyun [CLK_OUT_A] = &out_a_clk.common.hw,
1378*4882a593Smuzhiyun [CLK_OUT_B] = &out_b_clk.common.hw,
1379*4882a593Smuzhiyun },
1380*4882a593Smuzhiyun .num = CLK_NUMBER_SUN7I,
1381*4882a593Smuzhiyun };
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun static struct ccu_reset_map sunxi_a10_a20_ccu_resets[] = {
1384*4882a593Smuzhiyun [RST_USB_PHY0] = { 0x0cc, BIT(0) },
1385*4882a593Smuzhiyun [RST_USB_PHY1] = { 0x0cc, BIT(1) },
1386*4882a593Smuzhiyun [RST_USB_PHY2] = { 0x0cc, BIT(2) },
1387*4882a593Smuzhiyun [RST_GPS] = { 0x0d0, BIT(0) },
1388*4882a593Smuzhiyun [RST_DE_BE0] = { 0x104, BIT(30) },
1389*4882a593Smuzhiyun [RST_DE_BE1] = { 0x108, BIT(30) },
1390*4882a593Smuzhiyun [RST_DE_FE0] = { 0x10c, BIT(30) },
1391*4882a593Smuzhiyun [RST_DE_FE1] = { 0x110, BIT(30) },
1392*4882a593Smuzhiyun [RST_DE_MP] = { 0x114, BIT(30) },
1393*4882a593Smuzhiyun [RST_TVE0] = { 0x118, BIT(29) },
1394*4882a593Smuzhiyun [RST_TCON0] = { 0x118, BIT(30) },
1395*4882a593Smuzhiyun [RST_TVE1] = { 0x11c, BIT(29) },
1396*4882a593Smuzhiyun [RST_TCON1] = { 0x11c, BIT(30) },
1397*4882a593Smuzhiyun [RST_CSI0] = { 0x134, BIT(30) },
1398*4882a593Smuzhiyun [RST_CSI1] = { 0x138, BIT(30) },
1399*4882a593Smuzhiyun [RST_VE] = { 0x13c, BIT(0) },
1400*4882a593Smuzhiyun [RST_ACE] = { 0x148, BIT(16) },
1401*4882a593Smuzhiyun [RST_LVDS] = { 0x14c, BIT(0) },
1402*4882a593Smuzhiyun [RST_GPU] = { 0x154, BIT(30) },
1403*4882a593Smuzhiyun [RST_HDMI_H] = { 0x170, BIT(0) },
1404*4882a593Smuzhiyun [RST_HDMI_SYS] = { 0x170, BIT(1) },
1405*4882a593Smuzhiyun [RST_HDMI_AUDIO_DMA] = { 0x170, BIT(2) },
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun4i_a10_ccu_desc = {
1409*4882a593Smuzhiyun .ccu_clks = sun4i_sun7i_ccu_clks,
1410*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun4i_sun7i_ccu_clks),
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun .hw_clks = &sun4i_a10_hw_clks,
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun .resets = sunxi_a10_a20_ccu_resets,
1415*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sunxi_a10_a20_ccu_resets),
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun static const struct sunxi_ccu_desc sun7i_a20_ccu_desc = {
1419*4882a593Smuzhiyun .ccu_clks = sun4i_sun7i_ccu_clks,
1420*4882a593Smuzhiyun .num_ccu_clks = ARRAY_SIZE(sun4i_sun7i_ccu_clks),
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun .hw_clks = &sun7i_a20_hw_clks,
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun .resets = sunxi_a10_a20_ccu_resets,
1425*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(sunxi_a10_a20_ccu_resets),
1426*4882a593Smuzhiyun };
1427*4882a593Smuzhiyun
sun4i_ccu_init(struct device_node * node,const struct sunxi_ccu_desc * desc)1428*4882a593Smuzhiyun static void __init sun4i_ccu_init(struct device_node *node,
1429*4882a593Smuzhiyun const struct sunxi_ccu_desc *desc)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun void __iomem *reg;
1432*4882a593Smuzhiyun u32 val;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun reg = of_io_request_and_map(node, 0, of_node_full_name(node));
1435*4882a593Smuzhiyun if (IS_ERR(reg)) {
1436*4882a593Smuzhiyun pr_err("%s: Could not map the clock registers\n",
1437*4882a593Smuzhiyun of_node_full_name(node));
1438*4882a593Smuzhiyun return;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun val = readl(reg + SUN4I_PLL_AUDIO_REG);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /*
1444*4882a593Smuzhiyun * Force VCO and PLL bias current to lowest setting. Higher
1445*4882a593Smuzhiyun * settings interfere with sigma-delta modulation and result
1446*4882a593Smuzhiyun * in audible noise and distortions when using SPDIF or I2S.
1447*4882a593Smuzhiyun */
1448*4882a593Smuzhiyun val &= ~GENMASK(25, 16);
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun /* Force the PLL-Audio-1x divider to 1 */
1451*4882a593Smuzhiyun val &= ~GENMASK(29, 26);
1452*4882a593Smuzhiyun writel(val | (1 << 26), reg + SUN4I_PLL_AUDIO_REG);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /*
1455*4882a593Smuzhiyun * Use the peripheral PLL6 as the AHB parent, instead of CPU /
1456*4882a593Smuzhiyun * AXI which have rate changes due to cpufreq.
1457*4882a593Smuzhiyun *
1458*4882a593Smuzhiyun * This is especially a big deal for the HS timer whose parent
1459*4882a593Smuzhiyun * clock is AHB.
1460*4882a593Smuzhiyun *
1461*4882a593Smuzhiyun * NB! These bits are undocumented in A10 manual.
1462*4882a593Smuzhiyun */
1463*4882a593Smuzhiyun val = readl(reg + SUN4I_AHB_REG);
1464*4882a593Smuzhiyun val &= ~GENMASK(7, 6);
1465*4882a593Smuzhiyun writel(val | (2 << 6), reg + SUN4I_AHB_REG);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun sunxi_ccu_probe(node, reg, desc);
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
sun4i_a10_ccu_setup(struct device_node * node)1470*4882a593Smuzhiyun static void __init sun4i_a10_ccu_setup(struct device_node *node)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun sun4i_ccu_init(node, &sun4i_a10_ccu_desc);
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun CLK_OF_DECLARE(sun4i_a10_ccu, "allwinner,sun4i-a10-ccu",
1475*4882a593Smuzhiyun sun4i_a10_ccu_setup);
1476*4882a593Smuzhiyun
sun7i_a20_ccu_setup(struct device_node * node)1477*4882a593Smuzhiyun static void __init sun7i_a20_ccu_setup(struct device_node *node)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun sun4i_ccu_init(node, &sun7i_a20_ccu_desc);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun CLK_OF_DECLARE(sun7i_a20_ccu, "allwinner,sun7i-a20-ccu",
1482*4882a593Smuzhiyun sun7i_a20_ccu_setup);
1483