1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 STMicroelectronics (R&D) Limited
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /*
7*4882a593Smuzhiyun * Authors:
8*4882a593Smuzhiyun * Stephen Gallimore <stephen.gallimore@st.com>,
9*4882a593Smuzhiyun * Pankaj Dev <pankaj.dev@st.com>.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/clk-provider.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "clkgen.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static DEFINE_SPINLOCK(clkgena_c32_odf_lock);
21*4882a593Smuzhiyun DEFINE_SPINLOCK(clkgen_a9_lock);
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * PLL configuration register bits for PLL3200 C32
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #define C32_NDIV_MASK (0xff)
27*4882a593Smuzhiyun #define C32_IDF_MASK (0x7)
28*4882a593Smuzhiyun #define C32_ODF_MASK (0x3f)
29*4882a593Smuzhiyun #define C32_LDF_MASK (0x7f)
30*4882a593Smuzhiyun #define C32_CP_MASK (0x1f)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define C32_MAX_ODFS (4)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * PLL configuration register bits for PLL4600 C28
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define C28_NDIV_MASK (0xff)
38*4882a593Smuzhiyun #define C28_IDF_MASK (0x7)
39*4882a593Smuzhiyun #define C28_ODF_MASK (0x3f)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct clkgen_pll_data {
42*4882a593Smuzhiyun struct clkgen_field pdn_status;
43*4882a593Smuzhiyun struct clkgen_field pdn_ctrl;
44*4882a593Smuzhiyun struct clkgen_field locked_status;
45*4882a593Smuzhiyun struct clkgen_field mdiv;
46*4882a593Smuzhiyun struct clkgen_field ndiv;
47*4882a593Smuzhiyun struct clkgen_field pdiv;
48*4882a593Smuzhiyun struct clkgen_field idf;
49*4882a593Smuzhiyun struct clkgen_field ldf;
50*4882a593Smuzhiyun struct clkgen_field cp;
51*4882a593Smuzhiyun unsigned int num_odfs;
52*4882a593Smuzhiyun struct clkgen_field odf[C32_MAX_ODFS];
53*4882a593Smuzhiyun struct clkgen_field odf_gate[C32_MAX_ODFS];
54*4882a593Smuzhiyun bool switch2pll_en;
55*4882a593Smuzhiyun struct clkgen_field switch2pll;
56*4882a593Smuzhiyun spinlock_t *lock;
57*4882a593Smuzhiyun const struct clk_ops *ops;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static const struct clk_ops stm_pll3200c32_ops;
61*4882a593Smuzhiyun static const struct clk_ops stm_pll3200c32_a9_ops;
62*4882a593Smuzhiyun static const struct clk_ops stm_pll4600c28_ops;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const struct clkgen_pll_data st_pll3200c32_cx_0 = {
65*4882a593Smuzhiyun /* 407 C0 PLL0 */
66*4882a593Smuzhiyun .pdn_status = CLKGEN_FIELD(0x2a0, 0x1, 8),
67*4882a593Smuzhiyun .pdn_ctrl = CLKGEN_FIELD(0x2a0, 0x1, 8),
68*4882a593Smuzhiyun .locked_status = CLKGEN_FIELD(0x2a0, 0x1, 24),
69*4882a593Smuzhiyun .ndiv = CLKGEN_FIELD(0x2a4, C32_NDIV_MASK, 16),
70*4882a593Smuzhiyun .idf = CLKGEN_FIELD(0x2a4, C32_IDF_MASK, 0x0),
71*4882a593Smuzhiyun .num_odfs = 1,
72*4882a593Smuzhiyun .odf = { CLKGEN_FIELD(0x2b4, C32_ODF_MASK, 0) },
73*4882a593Smuzhiyun .odf_gate = { CLKGEN_FIELD(0x2b4, 0x1, 6) },
74*4882a593Smuzhiyun .ops = &stm_pll3200c32_ops,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct clkgen_pll_data st_pll3200c32_cx_1 = {
78*4882a593Smuzhiyun /* 407 C0 PLL1 */
79*4882a593Smuzhiyun .pdn_status = CLKGEN_FIELD(0x2c8, 0x1, 8),
80*4882a593Smuzhiyun .pdn_ctrl = CLKGEN_FIELD(0x2c8, 0x1, 8),
81*4882a593Smuzhiyun .locked_status = CLKGEN_FIELD(0x2c8, 0x1, 24),
82*4882a593Smuzhiyun .ndiv = CLKGEN_FIELD(0x2cc, C32_NDIV_MASK, 16),
83*4882a593Smuzhiyun .idf = CLKGEN_FIELD(0x2cc, C32_IDF_MASK, 0x0),
84*4882a593Smuzhiyun .num_odfs = 1,
85*4882a593Smuzhiyun .odf = { CLKGEN_FIELD(0x2dc, C32_ODF_MASK, 0) },
86*4882a593Smuzhiyun .odf_gate = { CLKGEN_FIELD(0x2dc, 0x1, 6) },
87*4882a593Smuzhiyun .ops = &stm_pll3200c32_ops,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct clkgen_pll_data st_pll3200c32_407_a9 = {
91*4882a593Smuzhiyun /* 407 A9 */
92*4882a593Smuzhiyun .pdn_status = CLKGEN_FIELD(0x1a8, 0x1, 0),
93*4882a593Smuzhiyun .pdn_ctrl = CLKGEN_FIELD(0x1a8, 0x1, 0),
94*4882a593Smuzhiyun .locked_status = CLKGEN_FIELD(0x87c, 0x1, 0),
95*4882a593Smuzhiyun .ndiv = CLKGEN_FIELD(0x1b0, C32_NDIV_MASK, 0),
96*4882a593Smuzhiyun .idf = CLKGEN_FIELD(0x1a8, C32_IDF_MASK, 25),
97*4882a593Smuzhiyun .num_odfs = 1,
98*4882a593Smuzhiyun .odf = { CLKGEN_FIELD(0x1b0, C32_ODF_MASK, 8) },
99*4882a593Smuzhiyun .odf_gate = { CLKGEN_FIELD(0x1ac, 0x1, 28) },
100*4882a593Smuzhiyun .switch2pll_en = true,
101*4882a593Smuzhiyun .cp = CLKGEN_FIELD(0x1a8, C32_CP_MASK, 1),
102*4882a593Smuzhiyun .switch2pll = CLKGEN_FIELD(0x1a4, 0x1, 1),
103*4882a593Smuzhiyun .lock = &clkgen_a9_lock,
104*4882a593Smuzhiyun .ops = &stm_pll3200c32_a9_ops,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static struct clkgen_pll_data st_pll4600c28_418_a9 = {
108*4882a593Smuzhiyun /* 418 A9 */
109*4882a593Smuzhiyun .pdn_status = CLKGEN_FIELD(0x1a8, 0x1, 0),
110*4882a593Smuzhiyun .pdn_ctrl = CLKGEN_FIELD(0x1a8, 0x1, 0),
111*4882a593Smuzhiyun .locked_status = CLKGEN_FIELD(0x87c, 0x1, 0),
112*4882a593Smuzhiyun .ndiv = CLKGEN_FIELD(0x1b0, C28_NDIV_MASK, 0),
113*4882a593Smuzhiyun .idf = CLKGEN_FIELD(0x1a8, C28_IDF_MASK, 25),
114*4882a593Smuzhiyun .num_odfs = 1,
115*4882a593Smuzhiyun .odf = { CLKGEN_FIELD(0x1b0, C28_ODF_MASK, 8) },
116*4882a593Smuzhiyun .odf_gate = { CLKGEN_FIELD(0x1ac, 0x1, 28) },
117*4882a593Smuzhiyun .switch2pll_en = true,
118*4882a593Smuzhiyun .switch2pll = CLKGEN_FIELD(0x1a4, 0x1, 1),
119*4882a593Smuzhiyun .lock = &clkgen_a9_lock,
120*4882a593Smuzhiyun .ops = &stm_pll4600c28_ops,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /**
124*4882a593Smuzhiyun * DOC: Clock Generated by PLL, rate set and enabled by bootloader
125*4882a593Smuzhiyun *
126*4882a593Smuzhiyun * Traits of this clock:
127*4882a593Smuzhiyun * prepare - clk_(un)prepare only ensures parent is (un)prepared
128*4882a593Smuzhiyun * enable - clk_enable/disable only ensures parent is enabled
129*4882a593Smuzhiyun * rate - rate is fixed. No clk_set_rate support
130*4882a593Smuzhiyun * parent - fixed parent. No clk_set_parent support
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /**
134*4882a593Smuzhiyun * PLL clock that is integrated in the ClockGenA instances on the STiH415
135*4882a593Smuzhiyun * and STiH416.
136*4882a593Smuzhiyun *
137*4882a593Smuzhiyun * @hw: handle between common and hardware-specific interfaces.
138*4882a593Smuzhiyun * @type: PLL instance type.
139*4882a593Smuzhiyun * @regs_base: base of the PLL configuration register(s).
140*4882a593Smuzhiyun *
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun struct clkgen_pll {
143*4882a593Smuzhiyun struct clk_hw hw;
144*4882a593Smuzhiyun struct clkgen_pll_data *data;
145*4882a593Smuzhiyun void __iomem *regs_base;
146*4882a593Smuzhiyun spinlock_t *lock;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun u32 ndiv;
149*4882a593Smuzhiyun u32 idf;
150*4882a593Smuzhiyun u32 odf;
151*4882a593Smuzhiyun u32 cp;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define to_clkgen_pll(_hw) container_of(_hw, struct clkgen_pll, hw)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct stm_pll {
157*4882a593Smuzhiyun unsigned long mdiv;
158*4882a593Smuzhiyun unsigned long ndiv;
159*4882a593Smuzhiyun unsigned long pdiv;
160*4882a593Smuzhiyun unsigned long odf;
161*4882a593Smuzhiyun unsigned long idf;
162*4882a593Smuzhiyun unsigned long ldf;
163*4882a593Smuzhiyun unsigned long cp;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
clkgen_pll_is_locked(struct clk_hw * hw)166*4882a593Smuzhiyun static int clkgen_pll_is_locked(struct clk_hw *hw)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
169*4882a593Smuzhiyun u32 locked = CLKGEN_READ(pll, locked_status);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return !!locked;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
clkgen_pll_is_enabled(struct clk_hw * hw)174*4882a593Smuzhiyun static int clkgen_pll_is_enabled(struct clk_hw *hw)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
177*4882a593Smuzhiyun u32 poweroff = CLKGEN_READ(pll, pdn_status);
178*4882a593Smuzhiyun return !poweroff;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
__clkgen_pll_enable(struct clk_hw * hw)181*4882a593Smuzhiyun static int __clkgen_pll_enable(struct clk_hw *hw)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
184*4882a593Smuzhiyun void __iomem *base = pll->regs_base;
185*4882a593Smuzhiyun struct clkgen_field *field = &pll->data->locked_status;
186*4882a593Smuzhiyun int ret = 0;
187*4882a593Smuzhiyun u32 reg;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (clkgen_pll_is_enabled(hw))
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun CLKGEN_WRITE(pll, pdn_ctrl, 0);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(base + field->offset, reg,
195*4882a593Smuzhiyun !!((reg >> field->shift) & field->mask), 0, 10000);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (!ret) {
198*4882a593Smuzhiyun if (pll->data->switch2pll_en)
199*4882a593Smuzhiyun CLKGEN_WRITE(pll, switch2pll, 0);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun pr_debug("%s:%s enabled\n", __clk_get_name(hw->clk), __func__);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
clkgen_pll_enable(struct clk_hw * hw)207*4882a593Smuzhiyun static int clkgen_pll_enable(struct clk_hw *hw)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
210*4882a593Smuzhiyun unsigned long flags = 0;
211*4882a593Smuzhiyun int ret = 0;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (pll->lock)
214*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ret = __clkgen_pll_enable(hw);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (pll->lock)
219*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
__clkgen_pll_disable(struct clk_hw * hw)224*4882a593Smuzhiyun static void __clkgen_pll_disable(struct clk_hw *hw)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (!clkgen_pll_is_enabled(hw))
229*4882a593Smuzhiyun return;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (pll->data->switch2pll_en)
232*4882a593Smuzhiyun CLKGEN_WRITE(pll, switch2pll, 1);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun CLKGEN_WRITE(pll, pdn_ctrl, 1);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun pr_debug("%s:%s disabled\n", __clk_get_name(hw->clk), __func__);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
clkgen_pll_disable(struct clk_hw * hw)239*4882a593Smuzhiyun static void clkgen_pll_disable(struct clk_hw *hw)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
242*4882a593Smuzhiyun unsigned long flags = 0;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (pll->lock)
245*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun __clkgen_pll_disable(hw);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (pll->lock)
250*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
clk_pll3200c32_get_params(unsigned long input,unsigned long output,struct stm_pll * pll)253*4882a593Smuzhiyun static int clk_pll3200c32_get_params(unsigned long input, unsigned long output,
254*4882a593Smuzhiyun struct stm_pll *pll)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun unsigned long i, n;
257*4882a593Smuzhiyun unsigned long deviation = ~0;
258*4882a593Smuzhiyun unsigned long new_freq;
259*4882a593Smuzhiyun long new_deviation;
260*4882a593Smuzhiyun /* Charge pump table: highest ndiv value for cp=6 to 25 */
261*4882a593Smuzhiyun static const unsigned char cp_table[] = {
262*4882a593Smuzhiyun 48, 56, 64, 72, 80, 88, 96, 104, 112, 120,
263*4882a593Smuzhiyun 128, 136, 144, 152, 160, 168, 176, 184, 192
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Output clock range: 800Mhz to 1600Mhz */
267*4882a593Smuzhiyun if (output < 800000000 || output > 1600000000)
268*4882a593Smuzhiyun return -EINVAL;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun input /= 1000;
271*4882a593Smuzhiyun output /= 1000;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun for (i = 1; i <= 7 && deviation; i++) {
274*4882a593Smuzhiyun n = i * output / (2 * input);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Checks */
277*4882a593Smuzhiyun if (n < 8)
278*4882a593Smuzhiyun continue;
279*4882a593Smuzhiyun if (n > 200)
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun new_freq = (input * 2 * n) / i;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun new_deviation = abs(new_freq - output);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (!new_deviation || new_deviation < deviation) {
287*4882a593Smuzhiyun pll->idf = i;
288*4882a593Smuzhiyun pll->ndiv = n;
289*4882a593Smuzhiyun deviation = new_deviation;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (deviation == ~0) /* No solution found */
294*4882a593Smuzhiyun return -EINVAL;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Computing recommended charge pump value */
297*4882a593Smuzhiyun for (pll->cp = 6; pll->ndiv > cp_table[pll->cp-6]; (pll->cp)++)
298*4882a593Smuzhiyun ;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
clk_pll3200c32_get_rate(unsigned long input,struct stm_pll * pll,unsigned long * rate)303*4882a593Smuzhiyun static int clk_pll3200c32_get_rate(unsigned long input, struct stm_pll *pll,
304*4882a593Smuzhiyun unsigned long *rate)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun if (!pll->idf)
307*4882a593Smuzhiyun pll->idf = 1;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun *rate = ((2 * (input / 1000) * pll->ndiv) / pll->idf) * 1000;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
recalc_stm_pll3200c32(struct clk_hw * hw,unsigned long parent_rate)314*4882a593Smuzhiyun static unsigned long recalc_stm_pll3200c32(struct clk_hw *hw,
315*4882a593Smuzhiyun unsigned long parent_rate)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
318*4882a593Smuzhiyun unsigned long ndiv, idf;
319*4882a593Smuzhiyun unsigned long rate = 0;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (!clkgen_pll_is_enabled(hw) || !clkgen_pll_is_locked(hw))
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ndiv = CLKGEN_READ(pll, ndiv);
325*4882a593Smuzhiyun idf = CLKGEN_READ(pll, idf);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (idf)
328*4882a593Smuzhiyun /* Note: input is divided to avoid overflow */
329*4882a593Smuzhiyun rate = ((2 * (parent_rate/1000) * ndiv) / idf) * 1000;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun pr_debug("%s:%s rate %lu\n", clk_hw_get_name(hw), __func__, rate);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return rate;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
round_rate_stm_pll3200c32(struct clk_hw * hw,unsigned long rate,unsigned long * prate)336*4882a593Smuzhiyun static long round_rate_stm_pll3200c32(struct clk_hw *hw, unsigned long rate,
337*4882a593Smuzhiyun unsigned long *prate)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct stm_pll params;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (!clk_pll3200c32_get_params(*prate, rate, ¶ms))
342*4882a593Smuzhiyun clk_pll3200c32_get_rate(*prate, ¶ms, &rate);
343*4882a593Smuzhiyun else {
344*4882a593Smuzhiyun pr_debug("%s: %s rate %ld Invalid\n", __func__,
345*4882a593Smuzhiyun __clk_get_name(hw->clk), rate);
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun pr_debug("%s: %s new rate %ld [ndiv=%u] [idf=%u]\n",
350*4882a593Smuzhiyun __func__, __clk_get_name(hw->clk),
351*4882a593Smuzhiyun rate, (unsigned int)params.ndiv,
352*4882a593Smuzhiyun (unsigned int)params.idf);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return rate;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
set_rate_stm_pll3200c32(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)357*4882a593Smuzhiyun static int set_rate_stm_pll3200c32(struct clk_hw *hw, unsigned long rate,
358*4882a593Smuzhiyun unsigned long parent_rate)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
361*4882a593Smuzhiyun struct stm_pll params;
362*4882a593Smuzhiyun long hwrate = 0;
363*4882a593Smuzhiyun unsigned long flags = 0;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (!rate || !parent_rate)
366*4882a593Smuzhiyun return -EINVAL;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!clk_pll3200c32_get_params(parent_rate, rate, ¶ms))
369*4882a593Smuzhiyun clk_pll3200c32_get_rate(parent_rate, ¶ms, &hwrate);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun pr_debug("%s: %s new rate %ld [ndiv=0x%x] [idf=0x%x]\n",
372*4882a593Smuzhiyun __func__, __clk_get_name(hw->clk),
373*4882a593Smuzhiyun hwrate, (unsigned int)params.ndiv,
374*4882a593Smuzhiyun (unsigned int)params.idf);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (!hwrate)
377*4882a593Smuzhiyun return -EINVAL;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun pll->ndiv = params.ndiv;
380*4882a593Smuzhiyun pll->idf = params.idf;
381*4882a593Smuzhiyun pll->cp = params.cp;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun __clkgen_pll_disable(hw);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (pll->lock)
386*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun CLKGEN_WRITE(pll, ndiv, pll->ndiv);
389*4882a593Smuzhiyun CLKGEN_WRITE(pll, idf, pll->idf);
390*4882a593Smuzhiyun CLKGEN_WRITE(pll, cp, pll->cp);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (pll->lock)
393*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun __clkgen_pll_enable(hw);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* PLL output structure
401*4882a593Smuzhiyun * FVCO >> /2 >> FVCOBY2 (no output)
402*4882a593Smuzhiyun * |> Divider (ODF) >> PHI
403*4882a593Smuzhiyun *
404*4882a593Smuzhiyun * FVCOby2 output = (input * 2 * NDIV) / IDF (assuming FRAC_CONTROL==L)
405*4882a593Smuzhiyun *
406*4882a593Smuzhiyun * Rules:
407*4882a593Smuzhiyun * 4Mhz <= INFF input <= 350Mhz
408*4882a593Smuzhiyun * 4Mhz <= INFIN (INFF / IDF) <= 50Mhz
409*4882a593Smuzhiyun * 19.05Mhz <= FVCOby2 output (PHI w ODF=1) <= 3000Mhz
410*4882a593Smuzhiyun * 1 <= i (register/dec value for IDF) <= 7
411*4882a593Smuzhiyun * 8 <= n (register/dec value for NDIV) <= 246
412*4882a593Smuzhiyun */
413*4882a593Smuzhiyun
clk_pll4600c28_get_params(unsigned long input,unsigned long output,struct stm_pll * pll)414*4882a593Smuzhiyun static int clk_pll4600c28_get_params(unsigned long input, unsigned long output,
415*4882a593Smuzhiyun struct stm_pll *pll)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun unsigned long i, infin, n;
419*4882a593Smuzhiyun unsigned long deviation = ~0;
420*4882a593Smuzhiyun unsigned long new_freq, new_deviation;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* Output clock range: 19Mhz to 3000Mhz */
423*4882a593Smuzhiyun if (output < 19000000 || output > 3000000000u)
424*4882a593Smuzhiyun return -EINVAL;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* For better jitter, IDF should be smallest and NDIV must be maximum */
427*4882a593Smuzhiyun for (i = 1; i <= 7 && deviation; i++) {
428*4882a593Smuzhiyun /* INFIN checks */
429*4882a593Smuzhiyun infin = input / i;
430*4882a593Smuzhiyun if (infin < 4000000 || infin > 50000000)
431*4882a593Smuzhiyun continue; /* Invalid case */
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun n = output / (infin * 2);
434*4882a593Smuzhiyun if (n < 8 || n > 246)
435*4882a593Smuzhiyun continue; /* Invalid case */
436*4882a593Smuzhiyun if (n < 246)
437*4882a593Smuzhiyun n++; /* To work around 'y' when n=x.y */
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun for (; n >= 8 && deviation; n--) {
440*4882a593Smuzhiyun new_freq = infin * 2 * n;
441*4882a593Smuzhiyun if (new_freq < output)
442*4882a593Smuzhiyun break; /* Optimization: shorting loop */
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun new_deviation = new_freq - output;
445*4882a593Smuzhiyun if (!new_deviation || new_deviation < deviation) {
446*4882a593Smuzhiyun pll->idf = i;
447*4882a593Smuzhiyun pll->ndiv = n;
448*4882a593Smuzhiyun deviation = new_deviation;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (deviation == ~0) /* No solution found */
454*4882a593Smuzhiyun return -EINVAL;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
clk_pll4600c28_get_rate(unsigned long input,struct stm_pll * pll,unsigned long * rate)459*4882a593Smuzhiyun static int clk_pll4600c28_get_rate(unsigned long input, struct stm_pll *pll,
460*4882a593Smuzhiyun unsigned long *rate)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun if (!pll->idf)
463*4882a593Smuzhiyun pll->idf = 1;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun *rate = (input / pll->idf) * 2 * pll->ndiv;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
recalc_stm_pll4600c28(struct clk_hw * hw,unsigned long parent_rate)470*4882a593Smuzhiyun static unsigned long recalc_stm_pll4600c28(struct clk_hw *hw,
471*4882a593Smuzhiyun unsigned long parent_rate)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
474*4882a593Smuzhiyun struct stm_pll params;
475*4882a593Smuzhiyun unsigned long rate;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (!clkgen_pll_is_enabled(hw) || !clkgen_pll_is_locked(hw))
478*4882a593Smuzhiyun return 0;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun params.ndiv = CLKGEN_READ(pll, ndiv);
481*4882a593Smuzhiyun params.idf = CLKGEN_READ(pll, idf);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun clk_pll4600c28_get_rate(parent_rate, ¶ms, &rate);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun pr_debug("%s:%s rate %lu\n", __clk_get_name(hw->clk), __func__, rate);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return rate;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
round_rate_stm_pll4600c28(struct clk_hw * hw,unsigned long rate,unsigned long * prate)490*4882a593Smuzhiyun static long round_rate_stm_pll4600c28(struct clk_hw *hw, unsigned long rate,
491*4882a593Smuzhiyun unsigned long *prate)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct stm_pll params;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (!clk_pll4600c28_get_params(*prate, rate, ¶ms)) {
496*4882a593Smuzhiyun clk_pll4600c28_get_rate(*prate, ¶ms, &rate);
497*4882a593Smuzhiyun } else {
498*4882a593Smuzhiyun pr_debug("%s: %s rate %ld Invalid\n", __func__,
499*4882a593Smuzhiyun __clk_get_name(hw->clk), rate);
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun pr_debug("%s: %s new rate %ld [ndiv=%u] [idf=%u]\n",
504*4882a593Smuzhiyun __func__, __clk_get_name(hw->clk),
505*4882a593Smuzhiyun rate, (unsigned int)params.ndiv,
506*4882a593Smuzhiyun (unsigned int)params.idf);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return rate;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
set_rate_stm_pll4600c28(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)511*4882a593Smuzhiyun static int set_rate_stm_pll4600c28(struct clk_hw *hw, unsigned long rate,
512*4882a593Smuzhiyun unsigned long parent_rate)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct clkgen_pll *pll = to_clkgen_pll(hw);
515*4882a593Smuzhiyun struct stm_pll params;
516*4882a593Smuzhiyun long hwrate;
517*4882a593Smuzhiyun unsigned long flags = 0;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (!rate || !parent_rate)
520*4882a593Smuzhiyun return -EINVAL;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (!clk_pll4600c28_get_params(parent_rate, rate, ¶ms)) {
523*4882a593Smuzhiyun clk_pll4600c28_get_rate(parent_rate, ¶ms, &hwrate);
524*4882a593Smuzhiyun } else {
525*4882a593Smuzhiyun pr_debug("%s: %s rate %ld Invalid\n", __func__,
526*4882a593Smuzhiyun __clk_get_name(hw->clk), rate);
527*4882a593Smuzhiyun return -EINVAL;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun pr_debug("%s: %s new rate %ld [ndiv=0x%x] [idf=0x%x]\n",
531*4882a593Smuzhiyun __func__, __clk_get_name(hw->clk),
532*4882a593Smuzhiyun hwrate, (unsigned int)params.ndiv,
533*4882a593Smuzhiyun (unsigned int)params.idf);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (!hwrate)
536*4882a593Smuzhiyun return -EINVAL;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun pll->ndiv = params.ndiv;
539*4882a593Smuzhiyun pll->idf = params.idf;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun __clkgen_pll_disable(hw);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (pll->lock)
544*4882a593Smuzhiyun spin_lock_irqsave(pll->lock, flags);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun CLKGEN_WRITE(pll, ndiv, pll->ndiv);
547*4882a593Smuzhiyun CLKGEN_WRITE(pll, idf, pll->idf);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (pll->lock)
550*4882a593Smuzhiyun spin_unlock_irqrestore(pll->lock, flags);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun __clkgen_pll_enable(hw);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static const struct clk_ops stm_pll3200c32_ops = {
558*4882a593Smuzhiyun .enable = clkgen_pll_enable,
559*4882a593Smuzhiyun .disable = clkgen_pll_disable,
560*4882a593Smuzhiyun .is_enabled = clkgen_pll_is_enabled,
561*4882a593Smuzhiyun .recalc_rate = recalc_stm_pll3200c32,
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static const struct clk_ops stm_pll3200c32_a9_ops = {
565*4882a593Smuzhiyun .enable = clkgen_pll_enable,
566*4882a593Smuzhiyun .disable = clkgen_pll_disable,
567*4882a593Smuzhiyun .is_enabled = clkgen_pll_is_enabled,
568*4882a593Smuzhiyun .recalc_rate = recalc_stm_pll3200c32,
569*4882a593Smuzhiyun .round_rate = round_rate_stm_pll3200c32,
570*4882a593Smuzhiyun .set_rate = set_rate_stm_pll3200c32,
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static const struct clk_ops stm_pll4600c28_ops = {
574*4882a593Smuzhiyun .enable = clkgen_pll_enable,
575*4882a593Smuzhiyun .disable = clkgen_pll_disable,
576*4882a593Smuzhiyun .is_enabled = clkgen_pll_is_enabled,
577*4882a593Smuzhiyun .recalc_rate = recalc_stm_pll4600c28,
578*4882a593Smuzhiyun .round_rate = round_rate_stm_pll4600c28,
579*4882a593Smuzhiyun .set_rate = set_rate_stm_pll4600c28,
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun
clkgen_pll_register(const char * parent_name,struct clkgen_pll_data * pll_data,void __iomem * reg,unsigned long pll_flags,const char * clk_name,spinlock_t * lock)582*4882a593Smuzhiyun static struct clk * __init clkgen_pll_register(const char *parent_name,
583*4882a593Smuzhiyun struct clkgen_pll_data *pll_data,
584*4882a593Smuzhiyun void __iomem *reg, unsigned long pll_flags,
585*4882a593Smuzhiyun const char *clk_name, spinlock_t *lock)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct clkgen_pll *pll;
588*4882a593Smuzhiyun struct clk *clk;
589*4882a593Smuzhiyun struct clk_init_data init;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun pll = kzalloc(sizeof(*pll), GFP_KERNEL);
592*4882a593Smuzhiyun if (!pll)
593*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun init.name = clk_name;
596*4882a593Smuzhiyun init.ops = pll_data->ops;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun init.flags = pll_flags | CLK_GET_RATE_NOCACHE;
599*4882a593Smuzhiyun init.parent_names = &parent_name;
600*4882a593Smuzhiyun init.num_parents = 1;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun pll->data = pll_data;
603*4882a593Smuzhiyun pll->regs_base = reg;
604*4882a593Smuzhiyun pll->hw.init = &init;
605*4882a593Smuzhiyun pll->lock = lock;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun clk = clk_register(NULL, &pll->hw);
608*4882a593Smuzhiyun if (IS_ERR(clk)) {
609*4882a593Smuzhiyun kfree(pll);
610*4882a593Smuzhiyun return clk;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun pr_debug("%s: parent %s rate %lu\n",
614*4882a593Smuzhiyun __clk_get_name(clk),
615*4882a593Smuzhiyun __clk_get_name(clk_get_parent(clk)),
616*4882a593Smuzhiyun clk_get_rate(clk));
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return clk;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
clkgen_get_register_base(struct device_node * np)621*4882a593Smuzhiyun static void __iomem * __init clkgen_get_register_base(
622*4882a593Smuzhiyun struct device_node *np)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct device_node *pnode;
625*4882a593Smuzhiyun void __iomem *reg = NULL;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun pnode = of_get_parent(np);
628*4882a593Smuzhiyun if (!pnode)
629*4882a593Smuzhiyun return NULL;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun reg = of_iomap(pnode, 0);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun of_node_put(pnode);
634*4882a593Smuzhiyun return reg;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
clkgen_odf_register(const char * parent_name,void __iomem * reg,struct clkgen_pll_data * pll_data,unsigned long pll_flags,int odf,spinlock_t * odf_lock,const char * odf_name)637*4882a593Smuzhiyun static struct clk * __init clkgen_odf_register(const char *parent_name,
638*4882a593Smuzhiyun void __iomem *reg,
639*4882a593Smuzhiyun struct clkgen_pll_data *pll_data,
640*4882a593Smuzhiyun unsigned long pll_flags, int odf,
641*4882a593Smuzhiyun spinlock_t *odf_lock,
642*4882a593Smuzhiyun const char *odf_name)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct clk *clk;
645*4882a593Smuzhiyun unsigned long flags;
646*4882a593Smuzhiyun struct clk_gate *gate;
647*4882a593Smuzhiyun struct clk_divider *div;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun flags = pll_flags | CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun gate = kzalloc(sizeof(*gate), GFP_KERNEL);
652*4882a593Smuzhiyun if (!gate)
653*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun gate->flags = CLK_GATE_SET_TO_DISABLE;
656*4882a593Smuzhiyun gate->reg = reg + pll_data->odf_gate[odf].offset;
657*4882a593Smuzhiyun gate->bit_idx = pll_data->odf_gate[odf].shift;
658*4882a593Smuzhiyun gate->lock = odf_lock;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun div = kzalloc(sizeof(*div), GFP_KERNEL);
661*4882a593Smuzhiyun if (!div) {
662*4882a593Smuzhiyun kfree(gate);
663*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun div->flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO;
667*4882a593Smuzhiyun div->reg = reg + pll_data->odf[odf].offset;
668*4882a593Smuzhiyun div->shift = pll_data->odf[odf].shift;
669*4882a593Smuzhiyun div->width = fls(pll_data->odf[odf].mask);
670*4882a593Smuzhiyun div->lock = odf_lock;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun clk = clk_register_composite(NULL, odf_name, &parent_name, 1,
673*4882a593Smuzhiyun NULL, NULL,
674*4882a593Smuzhiyun &div->hw, &clk_divider_ops,
675*4882a593Smuzhiyun &gate->hw, &clk_gate_ops,
676*4882a593Smuzhiyun flags);
677*4882a593Smuzhiyun if (IS_ERR(clk))
678*4882a593Smuzhiyun return clk;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun pr_debug("%s: parent %s rate %lu\n",
681*4882a593Smuzhiyun __clk_get_name(clk),
682*4882a593Smuzhiyun __clk_get_name(clk_get_parent(clk)),
683*4882a593Smuzhiyun clk_get_rate(clk));
684*4882a593Smuzhiyun return clk;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun
clkgen_c32_pll_setup(struct device_node * np,struct clkgen_pll_data * data)688*4882a593Smuzhiyun static void __init clkgen_c32_pll_setup(struct device_node *np,
689*4882a593Smuzhiyun struct clkgen_pll_data *data)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct clk *clk;
692*4882a593Smuzhiyun const char *parent_name, *pll_name;
693*4882a593Smuzhiyun void __iomem *pll_base;
694*4882a593Smuzhiyun int num_odfs, odf;
695*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
696*4882a593Smuzhiyun unsigned long pll_flags = 0;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
700*4882a593Smuzhiyun if (!parent_name)
701*4882a593Smuzhiyun return;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun pll_base = clkgen_get_register_base(np);
704*4882a593Smuzhiyun if (!pll_base)
705*4882a593Smuzhiyun return;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun of_clk_detect_critical(np, 0, &pll_flags);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun clk = clkgen_pll_register(parent_name, data, pll_base, pll_flags,
710*4882a593Smuzhiyun np->name, data->lock);
711*4882a593Smuzhiyun if (IS_ERR(clk))
712*4882a593Smuzhiyun return;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun pll_name = __clk_get_name(clk);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun num_odfs = data->num_odfs;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
719*4882a593Smuzhiyun if (!clk_data)
720*4882a593Smuzhiyun return;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun clk_data->clk_num = num_odfs;
723*4882a593Smuzhiyun clk_data->clks = kcalloc(clk_data->clk_num, sizeof(struct clk *),
724*4882a593Smuzhiyun GFP_KERNEL);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (!clk_data->clks)
727*4882a593Smuzhiyun goto err;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun for (odf = 0; odf < num_odfs; odf++) {
730*4882a593Smuzhiyun struct clk *clk;
731*4882a593Smuzhiyun const char *clk_name;
732*4882a593Smuzhiyun unsigned long odf_flags = 0;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (of_property_read_string_index(np, "clock-output-names",
735*4882a593Smuzhiyun odf, &clk_name))
736*4882a593Smuzhiyun return;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun of_clk_detect_critical(np, odf, &odf_flags);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun clk = clkgen_odf_register(pll_name, pll_base, data, odf_flags,
741*4882a593Smuzhiyun odf, &clkgena_c32_odf_lock, clk_name);
742*4882a593Smuzhiyun if (IS_ERR(clk))
743*4882a593Smuzhiyun goto err;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun clk_data->clks[odf] = clk;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, clk_data);
749*4882a593Smuzhiyun return;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun err:
752*4882a593Smuzhiyun kfree(pll_name);
753*4882a593Smuzhiyun kfree(clk_data->clks);
754*4882a593Smuzhiyun kfree(clk_data);
755*4882a593Smuzhiyun }
clkgen_c32_pll0_setup(struct device_node * np)756*4882a593Smuzhiyun static void __init clkgen_c32_pll0_setup(struct device_node *np)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun clkgen_c32_pll_setup(np,
759*4882a593Smuzhiyun (struct clkgen_pll_data *) &st_pll3200c32_cx_0);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun CLK_OF_DECLARE(c32_pll0, "st,clkgen-pll0", clkgen_c32_pll0_setup);
762*4882a593Smuzhiyun
clkgen_c32_pll1_setup(struct device_node * np)763*4882a593Smuzhiyun static void __init clkgen_c32_pll1_setup(struct device_node *np)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun clkgen_c32_pll_setup(np,
766*4882a593Smuzhiyun (struct clkgen_pll_data *) &st_pll3200c32_cx_1);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun CLK_OF_DECLARE(c32_pll1, "st,clkgen-pll1", clkgen_c32_pll1_setup);
769*4882a593Smuzhiyun
clkgen_c32_plla9_setup(struct device_node * np)770*4882a593Smuzhiyun static void __init clkgen_c32_plla9_setup(struct device_node *np)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun clkgen_c32_pll_setup(np,
773*4882a593Smuzhiyun (struct clkgen_pll_data *) &st_pll3200c32_407_a9);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun CLK_OF_DECLARE(c32_plla9, "st,stih407-clkgen-plla9", clkgen_c32_plla9_setup);
776*4882a593Smuzhiyun
clkgen_c28_plla9_setup(struct device_node * np)777*4882a593Smuzhiyun static void __init clkgen_c28_plla9_setup(struct device_node *np)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun clkgen_c32_pll_setup(np,
780*4882a593Smuzhiyun (struct clkgen_pll_data *) &st_pll4600c28_418_a9);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun CLK_OF_DECLARE(c28_plla9, "st,stih418-clkgen-plla9", clkgen_c28_plla9_setup);
783