1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Unisoc SC9863A clock driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2019 Unisoc, Inc.
6*4882a593Smuzhiyun * Author: Chunyan Zhang <chunyan.zhang@unisoc.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <dt-bindings/clock/sprd,sc9863a-clk.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun #include "composite.h"
20*4882a593Smuzhiyun #include "div.h"
21*4882a593Smuzhiyun #include "gate.h"
22*4882a593Smuzhiyun #include "mux.h"
23*4882a593Smuzhiyun #include "pll.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* mpll*_gate clocks control cpu cores, they were enabled by default */
26*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(mpll0_gate, "mpll0-gate", "ext-26m", 0x94,
27*4882a593Smuzhiyun 0x1000, BIT(0), CLK_IGNORE_UNUSED, 0, 240);
28*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(dpll0_gate, "dpll0-gate", "ext-26m", 0x98,
29*4882a593Smuzhiyun 0x1000, BIT(0), 0, 0, 240);
30*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(lpll_gate, "lpll-gate", "ext-26m", 0x9c,
31*4882a593Smuzhiyun 0x1000, BIT(0), 0, 0, 240);
32*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(gpll_gate, "gpll-gate", "ext-26m", 0xa8,
33*4882a593Smuzhiyun 0x1000, BIT(0), 0, 0, 240);
34*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(dpll1_gate, "dpll1-gate", "ext-26m", 0x1dc,
35*4882a593Smuzhiyun 0x1000, BIT(0), 0, 0, 240);
36*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(mpll1_gate, "mpll1-gate", "ext-26m", 0x1e0,
37*4882a593Smuzhiyun 0x1000, BIT(0), CLK_IGNORE_UNUSED, 0, 240);
38*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(mpll2_gate, "mpll2-gate", "ext-26m", 0x1e4,
39*4882a593Smuzhiyun 0x1000, BIT(0), CLK_IGNORE_UNUSED, 0, 240);
40*4882a593Smuzhiyun static SPRD_PLL_SC_GATE_CLK_FW_NAME(isppll_gate, "isppll-gate", "ext-26m",
41*4882a593Smuzhiyun 0x1e8, 0x1000, BIT(0), 0, 0, 240);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_pmu_gate_clks[] = {
44*4882a593Smuzhiyun /* address base is 0x402b0000 */
45*4882a593Smuzhiyun &mpll0_gate.common,
46*4882a593Smuzhiyun &dpll0_gate.common,
47*4882a593Smuzhiyun &lpll_gate.common,
48*4882a593Smuzhiyun &gpll_gate.common,
49*4882a593Smuzhiyun &dpll1_gate.common,
50*4882a593Smuzhiyun &mpll1_gate.common,
51*4882a593Smuzhiyun &mpll2_gate.common,
52*4882a593Smuzhiyun &isppll_gate.common,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_pmu_gate_hws = {
56*4882a593Smuzhiyun .hws = {
57*4882a593Smuzhiyun [CLK_MPLL0_GATE] = &mpll0_gate.common.hw,
58*4882a593Smuzhiyun [CLK_DPLL0_GATE] = &dpll0_gate.common.hw,
59*4882a593Smuzhiyun [CLK_LPLL_GATE] = &lpll_gate.common.hw,
60*4882a593Smuzhiyun [CLK_GPLL_GATE] = &gpll_gate.common.hw,
61*4882a593Smuzhiyun [CLK_DPLL1_GATE] = &dpll1_gate.common.hw,
62*4882a593Smuzhiyun [CLK_MPLL1_GATE] = &mpll1_gate.common.hw,
63*4882a593Smuzhiyun [CLK_MPLL2_GATE] = &mpll2_gate.common.hw,
64*4882a593Smuzhiyun [CLK_ISPPLL_GATE] = &isppll_gate.common.hw,
65*4882a593Smuzhiyun },
66*4882a593Smuzhiyun .num = CLK_PMU_APB_NUM,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_pmu_gate_desc = {
70*4882a593Smuzhiyun .clk_clks = sc9863a_pmu_gate_clks,
71*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_pmu_gate_clks),
72*4882a593Smuzhiyun .hw_clks = &sc9863a_pmu_gate_hws,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const u64 itable[5] = {4, 1000000000, 1200000000,
76*4882a593Smuzhiyun 1400000000, 1600000000};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static const struct clk_bit_field f_twpll[PLL_FACT_MAX] = {
79*4882a593Smuzhiyun { .shift = 95, .width = 1 }, /* lock_done */
80*4882a593Smuzhiyun { .shift = 0, .width = 1 }, /* div_s */
81*4882a593Smuzhiyun { .shift = 1, .width = 1 }, /* mod_en */
82*4882a593Smuzhiyun { .shift = 2, .width = 1 }, /* sdm_en */
83*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* refin */
84*4882a593Smuzhiyun { .shift = 3, .width = 3 }, /* ibias */
85*4882a593Smuzhiyun { .shift = 8, .width = 11 }, /* n */
86*4882a593Smuzhiyun { .shift = 55, .width = 7 }, /* nint */
87*4882a593Smuzhiyun { .shift = 32, .width = 23}, /* kint */
88*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* prediv */
89*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* postdiv */
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun static SPRD_PLL_FW_NAME(twpll, "twpll", "ext-26m", 0x4, 3, itable,
92*4882a593Smuzhiyun f_twpll, 240, 1000, 1000, 0, 0);
93*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_768m, "twpll-768m", &twpll.common.hw, 2, 1, 0);
94*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_384m, "twpll-384m", &twpll.common.hw, 4, 1, 0);
95*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_192m, "twpll-192m", &twpll.common.hw, 8, 1, 0);
96*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_96m, "twpll-96m", &twpll.common.hw, 16, 1, 0);
97*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_48m, "twpll-48m", &twpll.common.hw, 32, 1, 0);
98*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_24m, "twpll-24m", &twpll.common.hw, 64, 1, 0);
99*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_12m, "twpll-12m", &twpll.common.hw, 128, 1, 0);
100*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_512m, "twpll-512m", &twpll.common.hw, 3, 1, 0);
101*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_256m, "twpll-256m", &twpll.common.hw, 6, 1, 0);
102*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_128m, "twpll-128m", &twpll.common.hw, 12, 1, 0);
103*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_64m, "twpll-64m", &twpll.common.hw, 24, 1, 0);
104*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_307m2, "twpll-307m2", &twpll.common.hw, 5, 1, 0);
105*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_219m4, "twpll-219m4", &twpll.common.hw, 7, 1, 0);
106*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_170m6, "twpll-170m6", &twpll.common.hw, 9, 1, 0);
107*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_153m6, "twpll-153m6", &twpll.common.hw, 10, 1, 0);
108*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_76m8, "twpll-76m8", &twpll.common.hw, 20, 1, 0);
109*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_51m2, "twpll-51m2", &twpll.common.hw, 30, 1, 0);
110*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_38m4, "twpll-38m4", &twpll.common.hw, 40, 1, 0);
111*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(twpll_19m2, "twpll-19m2", &twpll.common.hw, 80, 1, 0);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct clk_bit_field f_lpll[PLL_FACT_MAX] = {
114*4882a593Smuzhiyun { .shift = 95, .width = 1 }, /* lock_done */
115*4882a593Smuzhiyun { .shift = 0, .width = 1 }, /* div_s */
116*4882a593Smuzhiyun { .shift = 1, .width = 1 }, /* mod_en */
117*4882a593Smuzhiyun { .shift = 2, .width = 1 }, /* sdm_en */
118*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* refin */
119*4882a593Smuzhiyun { .shift = 6, .width = 2 }, /* ibias */
120*4882a593Smuzhiyun { .shift = 8, .width = 11 }, /* n */
121*4882a593Smuzhiyun { .shift = 55, .width = 7 }, /* nint */
122*4882a593Smuzhiyun { .shift = 32, .width = 23}, /* kint */
123*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* prediv */
124*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* postdiv */
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun static SPRD_PLL_HW(lpll, "lpll", &lpll_gate.common.hw, 0x20, 3, itable,
127*4882a593Smuzhiyun f_lpll, 240, 1000, 1000, 0, 0);
128*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(lpll_409m6, "lpll-409m6", &lpll.common.hw, 3, 1, 0);
129*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(lpll_245m76, "lpll-245m76", &lpll.common.hw, 5, 1, 0);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const struct clk_bit_field f_gpll[PLL_FACT_MAX] = {
132*4882a593Smuzhiyun { .shift = 95, .width = 1 }, /* lock_done */
133*4882a593Smuzhiyun { .shift = 0, .width = 1 }, /* div_s */
134*4882a593Smuzhiyun { .shift = 1, .width = 1 }, /* mod_en */
135*4882a593Smuzhiyun { .shift = 2, .width = 1 }, /* sdm_en */
136*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* refin */
137*4882a593Smuzhiyun { .shift = 6, .width = 2 }, /* ibias */
138*4882a593Smuzhiyun { .shift = 8, .width = 11 }, /* n */
139*4882a593Smuzhiyun { .shift = 55, .width = 7 }, /* nint */
140*4882a593Smuzhiyun { .shift = 32, .width = 23}, /* kint */
141*4882a593Smuzhiyun { .shift = 0, .width = 0 }, /* prediv */
142*4882a593Smuzhiyun { .shift = 80, .width = 1 }, /* postdiv */
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun static SPRD_PLL_HW(gpll, "gpll", &gpll_gate.common.hw, 0x38, 3, itable,
145*4882a593Smuzhiyun f_gpll, 240, 1000, 1000, 1, 400000000);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static SPRD_PLL_HW(isppll, "isppll", &isppll_gate.common.hw, 0x50, 3, itable,
148*4882a593Smuzhiyun f_gpll, 240, 1000, 1000, 0, 0);
149*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(isppll_468m, "isppll-468m", &isppll.common.hw, 2, 1, 0);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_pll_clks[] = {
152*4882a593Smuzhiyun /* address base is 0x40353000 */
153*4882a593Smuzhiyun &twpll.common,
154*4882a593Smuzhiyun &lpll.common,
155*4882a593Smuzhiyun &gpll.common,
156*4882a593Smuzhiyun &isppll.common,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_pll_hws = {
160*4882a593Smuzhiyun .hws = {
161*4882a593Smuzhiyun [CLK_TWPLL] = &twpll.common.hw,
162*4882a593Smuzhiyun [CLK_TWPLL_768M] = &twpll_768m.hw,
163*4882a593Smuzhiyun [CLK_TWPLL_384M] = &twpll_384m.hw,
164*4882a593Smuzhiyun [CLK_TWPLL_192M] = &twpll_192m.hw,
165*4882a593Smuzhiyun [CLK_TWPLL_96M] = &twpll_96m.hw,
166*4882a593Smuzhiyun [CLK_TWPLL_48M] = &twpll_48m.hw,
167*4882a593Smuzhiyun [CLK_TWPLL_24M] = &twpll_24m.hw,
168*4882a593Smuzhiyun [CLK_TWPLL_12M] = &twpll_12m.hw,
169*4882a593Smuzhiyun [CLK_TWPLL_512M] = &twpll_512m.hw,
170*4882a593Smuzhiyun [CLK_TWPLL_256M] = &twpll_256m.hw,
171*4882a593Smuzhiyun [CLK_TWPLL_128M] = &twpll_128m.hw,
172*4882a593Smuzhiyun [CLK_TWPLL_64M] = &twpll_64m.hw,
173*4882a593Smuzhiyun [CLK_TWPLL_307M2] = &twpll_307m2.hw,
174*4882a593Smuzhiyun [CLK_TWPLL_219M4] = &twpll_219m4.hw,
175*4882a593Smuzhiyun [CLK_TWPLL_170M6] = &twpll_170m6.hw,
176*4882a593Smuzhiyun [CLK_TWPLL_153M6] = &twpll_153m6.hw,
177*4882a593Smuzhiyun [CLK_TWPLL_76M8] = &twpll_76m8.hw,
178*4882a593Smuzhiyun [CLK_TWPLL_51M2] = &twpll_51m2.hw,
179*4882a593Smuzhiyun [CLK_TWPLL_38M4] = &twpll_38m4.hw,
180*4882a593Smuzhiyun [CLK_TWPLL_19M2] = &twpll_19m2.hw,
181*4882a593Smuzhiyun [CLK_LPLL] = &lpll.common.hw,
182*4882a593Smuzhiyun [CLK_LPLL_409M6] = &lpll_409m6.hw,
183*4882a593Smuzhiyun [CLK_LPLL_245M76] = &lpll_245m76.hw,
184*4882a593Smuzhiyun [CLK_GPLL] = &gpll.common.hw,
185*4882a593Smuzhiyun [CLK_ISPPLL] = &isppll.common.hw,
186*4882a593Smuzhiyun [CLK_ISPPLL_468M] = &isppll_468m.hw,
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun },
189*4882a593Smuzhiyun .num = CLK_ANLG_PHY_G1_NUM,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_pll_desc = {
193*4882a593Smuzhiyun .clk_clks = sc9863a_pll_clks,
194*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_pll_clks),
195*4882a593Smuzhiyun .hw_clks = &sc9863a_pll_hws,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const u64 itable_mpll[6] = {5, 1000000000, 1200000000, 1400000000,
199*4882a593Smuzhiyun 1600000000, 1800000000};
200*4882a593Smuzhiyun static SPRD_PLL_HW(mpll0, "mpll0", &mpll0_gate.common.hw, 0x0, 3, itable_mpll,
201*4882a593Smuzhiyun f_gpll, 240, 1000, 1000, 1, 1000000000);
202*4882a593Smuzhiyun static SPRD_PLL_HW(mpll1, "mpll1", &mpll1_gate.common.hw, 0x18, 3, itable_mpll,
203*4882a593Smuzhiyun f_gpll, 240, 1000, 1000, 1, 1000000000);
204*4882a593Smuzhiyun static SPRD_PLL_HW(mpll2, "mpll2", &mpll2_gate.common.hw, 0x30, 3, itable_mpll,
205*4882a593Smuzhiyun f_gpll, 240, 1000, 1000, 1, 1000000000);
206*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(mpll2_675m, "mpll2-675m", &mpll2.common.hw, 2, 1, 0);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_mpll_clks[] = {
209*4882a593Smuzhiyun /* address base is 0x40359000 */
210*4882a593Smuzhiyun &mpll0.common,
211*4882a593Smuzhiyun &mpll1.common,
212*4882a593Smuzhiyun &mpll2.common,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_mpll_hws = {
216*4882a593Smuzhiyun .hws = {
217*4882a593Smuzhiyun [CLK_MPLL0] = &mpll0.common.hw,
218*4882a593Smuzhiyun [CLK_MPLL1] = &mpll1.common.hw,
219*4882a593Smuzhiyun [CLK_MPLL2] = &mpll2.common.hw,
220*4882a593Smuzhiyun [CLK_MPLL2_675M] = &mpll2_675m.hw,
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun },
223*4882a593Smuzhiyun .num = CLK_ANLG_PHY_G4_NUM,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_mpll_desc = {
227*4882a593Smuzhiyun .clk_clks = sc9863a_mpll_clks,
228*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_mpll_clks),
229*4882a593Smuzhiyun .hw_clks = &sc9863a_mpll_hws,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(audio_gate, "audio-gate", "ext-26m",
233*4882a593Smuzhiyun 0x4, 0x1000, BIT(8), 0, 0);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static SPRD_PLL_FW_NAME(rpll, "rpll", "ext-26m", 0x10,
236*4882a593Smuzhiyun 3, itable, f_lpll, 240, 1000, 1000, 0, 0);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(rpll_390m, "rpll-390m", &rpll.common.hw, 2, 1, 0);
239*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(rpll_260m, "rpll-260m", &rpll.common.hw, 3, 1, 0);
240*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(rpll_195m, "rpll-195m", &rpll.common.hw, 4, 1, 0);
241*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(rpll_26m, "rpll-26m", &rpll.common.hw, 30, 1, 0);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_rpll_clks[] = {
244*4882a593Smuzhiyun /* address base is 0x4035c000 */
245*4882a593Smuzhiyun &audio_gate.common,
246*4882a593Smuzhiyun &rpll.common,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_rpll_hws = {
250*4882a593Smuzhiyun .hws = {
251*4882a593Smuzhiyun [CLK_AUDIO_GATE] = &audio_gate.common.hw,
252*4882a593Smuzhiyun [CLK_RPLL] = &rpll.common.hw,
253*4882a593Smuzhiyun [CLK_RPLL_390M] = &rpll_390m.hw,
254*4882a593Smuzhiyun [CLK_RPLL_260M] = &rpll_260m.hw,
255*4882a593Smuzhiyun [CLK_RPLL_195M] = &rpll_195m.hw,
256*4882a593Smuzhiyun [CLK_RPLL_26M] = &rpll_26m.hw,
257*4882a593Smuzhiyun },
258*4882a593Smuzhiyun .num = CLK_ANLG_PHY_G5_NUM,
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_rpll_desc = {
262*4882a593Smuzhiyun .clk_clks = sc9863a_rpll_clks,
263*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_rpll_clks),
264*4882a593Smuzhiyun .hw_clks = &sc9863a_rpll_hws,
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static const u64 itable_dpll[5] = {4, 1211000000, 1320000000, 1570000000,
268*4882a593Smuzhiyun 1866000000};
269*4882a593Smuzhiyun static SPRD_PLL_HW(dpll0, "dpll0", &dpll0_gate.common.hw, 0x0, 3, itable_dpll,
270*4882a593Smuzhiyun f_lpll, 240, 1000, 1000, 0, 0);
271*4882a593Smuzhiyun static SPRD_PLL_HW(dpll1, "dpll1", &dpll1_gate.common.hw, 0x18, 3, itable_dpll,
272*4882a593Smuzhiyun f_lpll, 240, 1000, 1000, 0, 0);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(dpll0_933m, "dpll0-933m", &dpll0.common.hw, 2, 1, 0);
275*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(dpll0_622m3, "dpll0-622m3", &dpll0.common.hw, 3, 1, 0);
276*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(dpll1_400m, "dpll1-400m", &dpll0.common.hw, 4, 1, 0);
277*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(dpll1_266m7, "dpll1-266m7", &dpll0.common.hw, 6, 1, 0);
278*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(dpll1_123m1, "dpll1-123m1", &dpll0.common.hw, 13, 1, 0);
279*4882a593Smuzhiyun static CLK_FIXED_FACTOR_HW(dpll1_50m, "dpll1-50m", &dpll0.common.hw, 32, 1, 0);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_dpll_clks[] = {
282*4882a593Smuzhiyun /* address base is 0x40363000 */
283*4882a593Smuzhiyun &dpll0.common,
284*4882a593Smuzhiyun &dpll1.common,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_dpll_hws = {
288*4882a593Smuzhiyun .hws = {
289*4882a593Smuzhiyun [CLK_DPLL0] = &dpll0.common.hw,
290*4882a593Smuzhiyun [CLK_DPLL1] = &dpll1.common.hw,
291*4882a593Smuzhiyun [CLK_DPLL0_933M] = &dpll0_933m.hw,
292*4882a593Smuzhiyun [CLK_DPLL0_622M3] = &dpll0_622m3.hw,
293*4882a593Smuzhiyun [CLK_DPLL0_400M] = &dpll1_400m.hw,
294*4882a593Smuzhiyun [CLK_DPLL0_266M7] = &dpll1_266m7.hw,
295*4882a593Smuzhiyun [CLK_DPLL0_123M1] = &dpll1_123m1.hw,
296*4882a593Smuzhiyun [CLK_DPLL0_50M] = &dpll1_50m.hw,
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun },
299*4882a593Smuzhiyun .num = CLK_ANLG_PHY_G7_NUM,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_dpll_desc = {
303*4882a593Smuzhiyun .clk_clks = sc9863a_dpll_clks,
304*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_dpll_clks),
305*4882a593Smuzhiyun .hw_clks = &sc9863a_dpll_hws,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(clk_6m5, "clk-6m5", "ext-26m", 4, 1, 0);
309*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(clk_4m3, "clk-4m3", "ext-26m", 6, 1, 0);
310*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(clk_2m, "clk-2m", "ext-26m", 13, 1, 0);
311*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(clk_250k, "clk-250k", "ext-26m", 104, 1, 0);
312*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(rco_25m, "rco-25m", "rco-100m", 4, 1, 0);
313*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(rco_4m, "rco-4m", "rco-100m", 25, 1, 0);
314*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(rco_2m, "rco-2m", "rco-100m", 50, 1, 0);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define SC9863A_MUX_FLAG \
317*4882a593Smuzhiyun (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_NO_REPARENT)
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static CLK_FIXED_FACTOR_FW_NAME(clk_13m, "clk-13m", "ext-26m", 2, 1, 0);
320*4882a593Smuzhiyun static const struct clk_parent_data emc_clk_parents[] = {
321*4882a593Smuzhiyun { .fw_name = "ext-26m" },
322*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
323*4882a593Smuzhiyun { .hw = &twpll_512m.hw },
324*4882a593Smuzhiyun { .hw = &twpll_768m.hw },
325*4882a593Smuzhiyun { .hw = &twpll.common.hw },
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(emc_clk, "emc-clk", emc_clk_parents, 0x220,
328*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static const struct clk_parent_data aon_apb_parents[] = {
331*4882a593Smuzhiyun { .hw = &rco_4m.hw },
332*4882a593Smuzhiyun { .hw = &rco_25m.hw },
333*4882a593Smuzhiyun { .fw_name = "ext-26m" },
334*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
335*4882a593Smuzhiyun { .fw_name = "rco-100m" },
336*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(aon_apb, "aon-apb", aon_apb_parents, 0x224,
339*4882a593Smuzhiyun 0, 3, 8, 2, 0);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static const struct clk_parent_data adi_parents[] = {
342*4882a593Smuzhiyun { .hw = &rco_4m.hw },
343*4882a593Smuzhiyun { .hw = &rco_25m.hw },
344*4882a593Smuzhiyun { .fw_name = "ext-26m" },
345*4882a593Smuzhiyun { .hw = &twpll_38m4.hw },
346*4882a593Smuzhiyun { .hw = &twpll_51m2.hw },
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(adi_clk, "adi-clk", adi_parents, 0x228,
349*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const struct clk_parent_data aux_parents[] = {
352*4882a593Smuzhiyun { .fw_name = "ext-32k" },
353*4882a593Smuzhiyun { .hw = &rpll_26m.hw },
354*4882a593Smuzhiyun { .fw_name = "ext-26m" },
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(aux0_clk, "aux0-clk", aux_parents, 0x22c,
357*4882a593Smuzhiyun 0, 5, 8, 4, 0);
358*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(aux1_clk, "aux1-clk", aux_parents, 0x230,
359*4882a593Smuzhiyun 0, 5, 8, 4, 0);
360*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(aux2_clk, "aux2-clk", aux_parents, 0x234,
361*4882a593Smuzhiyun 0, 5, 8, 4, 0);
362*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(probe_clk, "probe-clk", aux_parents, 0x238,
363*4882a593Smuzhiyun 0, 5, 8, 4, 0);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static const struct clk_parent_data pwm_parents[] = {
366*4882a593Smuzhiyun { .fw_name = "ext-32k" },
367*4882a593Smuzhiyun { .hw = &rpll_26m.hw },
368*4882a593Smuzhiyun { .fw_name = "ext-26m" },
369*4882a593Smuzhiyun { .hw = &twpll_48m.hw },
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(pwm0_clk, "pwm0-clk", pwm_parents, 0x23c,
372*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
373*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(pwm1_clk, "pwm1-clk", pwm_parents, 0x240,
374*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
375*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(pwm2_clk, "pwm2-clk", pwm_parents, 0x244,
376*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const struct clk_parent_data aon_thm_parents[] = {
379*4882a593Smuzhiyun { .fw_name = "ext-32k" },
380*4882a593Smuzhiyun { .hw = &clk_250k.hw },
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(aon_thm_clk, "aon-thm-clk", aon_thm_parents, 0x25c,
383*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static const struct clk_parent_data audif_parents[] = {
386*4882a593Smuzhiyun { .fw_name = "ext-26m" },
387*4882a593Smuzhiyun { .hw = &twpll_38m4.hw },
388*4882a593Smuzhiyun { .hw = &twpll_51m2.hw },
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(audif_clk, "audif-clk", audif_parents, 0x264,
391*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static const struct clk_parent_data cpu_dap_parents[] = {
394*4882a593Smuzhiyun { .hw = &rco_4m.hw },
395*4882a593Smuzhiyun { .hw = &rco_25m.hw },
396*4882a593Smuzhiyun { .fw_name = "ext-26m" },
397*4882a593Smuzhiyun { .hw = &twpll_76m8.hw },
398*4882a593Smuzhiyun { .fw_name = "rco-100m" },
399*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
400*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(cpu_dap_clk, "cpu-dap-clk", cpu_dap_parents, 0x26c,
403*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static const struct clk_parent_data cpu_ts_parents[] = {
406*4882a593Smuzhiyun { .fw_name = "ext-32k" },
407*4882a593Smuzhiyun { .fw_name = "ext-26m" },
408*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
409*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(cpu_ts_clk, "cpu-ts-clk", cpu_ts_parents, 0x274,
412*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static const struct clk_parent_data djtag_tck_parents[] = {
415*4882a593Smuzhiyun { .hw = &rco_4m.hw },
416*4882a593Smuzhiyun { .fw_name = "ext-26m" },
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(djtag_tck_clk, "djtag-tck-clk", djtag_tck_parents, 0x28c,
419*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const struct clk_parent_data emc_ref_parents[] = {
422*4882a593Smuzhiyun { .hw = &clk_6m5.hw },
423*4882a593Smuzhiyun { .hw = &clk_13m.hw },
424*4882a593Smuzhiyun { .fw_name = "ext-26m" },
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(emc_ref_clk, "emc-ref-clk", emc_ref_parents, 0x29c,
427*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun static const struct clk_parent_data cssys_parents[] = {
430*4882a593Smuzhiyun { .hw = &rco_4m.hw },
431*4882a593Smuzhiyun { .fw_name = "ext-26m" },
432*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
433*4882a593Smuzhiyun { .fw_name = "rco-100m" },
434*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
435*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
436*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
437*4882a593Smuzhiyun { .hw = &twpll_512m.hw },
438*4882a593Smuzhiyun { .hw = &mpll2_675m.hw },
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(cssys_clk, "cssys-clk", cssys_parents, 0x2a0,
441*4882a593Smuzhiyun 0, 4, 8, 2, 0);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static const struct clk_parent_data aon_pmu_parents[] = {
444*4882a593Smuzhiyun { .fw_name = "ext-32k" },
445*4882a593Smuzhiyun { .hw = &rco_4m.hw },
446*4882a593Smuzhiyun { .fw_name = "ext-4m" },
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(aon_pmu_clk, "aon-pmu-clk", aon_pmu_parents, 0x2a8,
449*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static const struct clk_parent_data pmu_26m_parents[] = {
452*4882a593Smuzhiyun { .hw = &rco_4m.hw },
453*4882a593Smuzhiyun { .hw = &rco_25m.hw },
454*4882a593Smuzhiyun { .fw_name = "ext-26m" },
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(pmu_26m_clk, "26m-pmu-clk", pmu_26m_parents, 0x2ac,
457*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static const struct clk_parent_data aon_tmr_parents[] = {
460*4882a593Smuzhiyun { .hw = &rco_4m.hw },
461*4882a593Smuzhiyun { .fw_name = "ext-26m" },
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(aon_tmr_clk, "aon-tmr-clk", aon_tmr_parents, 0x2b0,
464*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const struct clk_parent_data power_cpu_parents[] = {
467*4882a593Smuzhiyun { .fw_name = "ext-26m" },
468*4882a593Smuzhiyun { .hw = &rco_25m.hw },
469*4882a593Smuzhiyun { .fw_name = "rco-100m" },
470*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(power_cpu_clk, "power-cpu-clk", power_cpu_parents, 0x2c4,
473*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct clk_parent_data ap_axi_parents[] = {
476*4882a593Smuzhiyun { .fw_name = "ext-26m" },
477*4882a593Smuzhiyun { .hw = &twpll_76m8.hw },
478*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
479*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(ap_axi, "ap-axi", ap_axi_parents, 0x2c8,
482*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static const struct clk_parent_data sdio_parents[] = {
485*4882a593Smuzhiyun { .fw_name = "ext-26m" },
486*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
487*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
488*4882a593Smuzhiyun { .hw = &rpll_390m.hw },
489*4882a593Smuzhiyun { .hw = &dpll1_400m.hw },
490*4882a593Smuzhiyun { .hw = &lpll_409m6.hw },
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sdio0_2x, "sdio0-2x", sdio_parents, 0x2cc,
493*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
494*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sdio1_2x, "sdio1-2x", sdio_parents, 0x2d4,
495*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
496*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sdio2_2x, "sdio2-2x", sdio_parents, 0x2dc,
497*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
498*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(emmc_2x, "emmc-2x", sdio_parents, 0x2e4,
499*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const struct clk_parent_data dpu_parents[] = {
502*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
503*4882a593Smuzhiyun { .hw = &twpll_192m.hw },
504*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
505*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(dpu_clk, "dpu", dpu_parents, 0x2f4,
508*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const struct clk_parent_data dpu_dpi_parents[] = {
511*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
512*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
513*4882a593Smuzhiyun { .hw = &twpll_192m.hw },
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(dpu_dpi, "dpu-dpi", dpu_dpi_parents, 0x2f8,
516*4882a593Smuzhiyun 0, 2, 8, 4, 0);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static const struct clk_parent_data otg_ref_parents[] = {
519*4882a593Smuzhiyun { .hw = &twpll_12m.hw },
520*4882a593Smuzhiyun { .fw_name = "ext-26m" },
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(otg_ref_clk, "otg-ref-clk", otg_ref_parents, 0x308,
523*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static const struct clk_parent_data sdphy_apb_parents[] = {
526*4882a593Smuzhiyun { .fw_name = "ext-26m" },
527*4882a593Smuzhiyun { .hw = &twpll_48m.hw },
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sdphy_apb_clk, "sdphy-apb-clk", sdphy_apb_parents, 0x330,
530*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static const struct clk_parent_data alg_io_apb_parents[] = {
533*4882a593Smuzhiyun { .hw = &rco_4m.hw },
534*4882a593Smuzhiyun { .fw_name = "ext-26m" },
535*4882a593Smuzhiyun { .hw = &twpll_48m.hw },
536*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(alg_io_apb_clk, "alg-io-apb-clk", alg_io_apb_parents, 0x33c,
539*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const struct clk_parent_data gpu_parents[] = {
542*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
543*4882a593Smuzhiyun { .hw = &twpll_192m.hw },
544*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
545*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
546*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
547*4882a593Smuzhiyun { .hw = &twpll_512m.hw },
548*4882a593Smuzhiyun { .hw = &gpll.common.hw },
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(gpu_core, "gpu-core", gpu_parents, 0x344,
551*4882a593Smuzhiyun 0, 3, 8, 2, 0);
552*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(gpu_soc, "gpu-soc", gpu_parents, 0x348,
553*4882a593Smuzhiyun 0, 3, 8, 2, 0);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static const struct clk_parent_data mm_emc_parents[] = {
556*4882a593Smuzhiyun { .fw_name = "ext-26m" },
557*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
558*4882a593Smuzhiyun { .hw = &isppll_468m.hw },
559*4882a593Smuzhiyun { .hw = &twpll_512m.hw },
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(mm_emc, "mm-emc", mm_emc_parents, 0x350,
562*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static const struct clk_parent_data mm_ahb_parents[] = {
565*4882a593Smuzhiyun { .fw_name = "ext-26m" },
566*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
567*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
568*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(mm_ahb, "mm-ahb", mm_ahb_parents, 0x354,
571*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static const struct clk_parent_data bpc_clk_parents[] = {
574*4882a593Smuzhiyun { .hw = &twpll_192m.hw },
575*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
576*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
577*4882a593Smuzhiyun { .hw = &isppll_468m.hw },
578*4882a593Smuzhiyun { .hw = &dpll0_622m3.hw },
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(bpc_clk, "bpc-clk", bpc_clk_parents, 0x358,
581*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static const struct clk_parent_data dcam_if_parents[] = {
584*4882a593Smuzhiyun { .hw = &twpll_192m.hw },
585*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
586*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
587*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(dcam_if_clk, "dcam-if-clk", dcam_if_parents, 0x35c,
590*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static const struct clk_parent_data isp_parents[] = {
593*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
594*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
595*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
596*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
597*4882a593Smuzhiyun { .hw = &isppll_468m.hw },
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(isp_clk, "isp-clk", isp_parents, 0x360,
600*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun static const struct clk_parent_data jpg_parents[] = {
603*4882a593Smuzhiyun { .hw = &twpll_76m8.hw },
604*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
605*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
606*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(jpg_clk, "jpg-clk", jpg_parents, 0x364,
609*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
610*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(cpp_clk, "cpp-clk", jpg_parents, 0x368,
611*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const struct clk_parent_data sensor_parents[] = {
614*4882a593Smuzhiyun { .fw_name = "ext-26m" },
615*4882a593Smuzhiyun { .hw = &twpll_48m.hw },
616*4882a593Smuzhiyun { .hw = &twpll_76m8.hw },
617*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(sensor0_clk, "sensor0-clk", sensor_parents, 0x36c,
620*4882a593Smuzhiyun 0, 2, 8, 3, 0);
621*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(sensor1_clk, "sensor1-clk", sensor_parents, 0x370,
622*4882a593Smuzhiyun 0, 2, 8, 3, 0);
623*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(sensor2_clk, "sensor2-clk", sensor_parents, 0x374,
624*4882a593Smuzhiyun 0, 2, 8, 3, 0);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const struct clk_parent_data mm_vemc_parents[] = {
627*4882a593Smuzhiyun { .fw_name = "ext-26m" },
628*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
629*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
630*4882a593Smuzhiyun { .hw = &isppll_468m.hw },
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(mm_vemc, "mm-vemc", mm_vemc_parents, 0x378,
633*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(mm_vahb, "mm-vahb", mm_ahb_parents, 0x37c,
636*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static const struct clk_parent_data vsp_parents[] = {
639*4882a593Smuzhiyun { .hw = &twpll_76m8.hw },
640*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
641*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
642*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
643*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(clk_vsp, "vsp-clk", vsp_parents, 0x380,
646*4882a593Smuzhiyun 0, 3, SC9863A_MUX_FLAG);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun static const struct clk_parent_data core_parents[] = {
649*4882a593Smuzhiyun { .fw_name = "ext-26m" },
650*4882a593Smuzhiyun { .hw = &twpll_512m.hw },
651*4882a593Smuzhiyun { .hw = &twpll_768m.hw },
652*4882a593Smuzhiyun { .hw = &lpll.common.hw },
653*4882a593Smuzhiyun { .hw = &dpll0.common.hw },
654*4882a593Smuzhiyun { .hw = &mpll2.common.hw },
655*4882a593Smuzhiyun { .hw = &mpll0.common.hw },
656*4882a593Smuzhiyun { .hw = &mpll1.common.hw },
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core0_clk, "core0-clk", core_parents, 0xa20,
659*4882a593Smuzhiyun 0, 3, 8, 3, 0);
660*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core1_clk, "core1-clk", core_parents, 0xa24,
661*4882a593Smuzhiyun 0, 3, 8, 3, 0);
662*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core2_clk, "core2-clk", core_parents, 0xa28,
663*4882a593Smuzhiyun 0, 3, 8, 3, 0);
664*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core3_clk, "core3-clk", core_parents, 0xa2c,
665*4882a593Smuzhiyun 0, 3, 8, 3, 0);
666*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core4_clk, "core4-clk", core_parents, 0xa30,
667*4882a593Smuzhiyun 0, 3, 8, 3, 0);
668*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core5_clk, "core5-clk", core_parents, 0xa34,
669*4882a593Smuzhiyun 0, 3, 8, 3, 0);
670*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core6_clk, "core6-clk", core_parents, 0xa38,
671*4882a593Smuzhiyun 0, 3, 8, 3, 0);
672*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(core7_clk, "core7-clk", core_parents, 0xa3c,
673*4882a593Smuzhiyun 0, 3, 8, 3, 0);
674*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(scu_clk, "scu-clk", core_parents, 0xa40,
675*4882a593Smuzhiyun 0, 3, 8, 3, 0);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static SPRD_DIV_CLK_HW(ace_clk, "ace-clk", &scu_clk.common.hw, 0xa44,
678*4882a593Smuzhiyun 8, 3, 0);
679*4882a593Smuzhiyun static SPRD_DIV_CLK_HW(axi_periph_clk, "axi-periph-clk", &scu_clk.common.hw, 0xa48,
680*4882a593Smuzhiyun 8, 3, 0);
681*4882a593Smuzhiyun static SPRD_DIV_CLK_HW(axi_acp_clk, "axi-acp-clk", &scu_clk.common.hw, 0xa4c,
682*4882a593Smuzhiyun 8, 3, 0);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static const struct clk_parent_data atb_parents[] = {
685*4882a593Smuzhiyun { .fw_name = "ext-26m" },
686*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
687*4882a593Smuzhiyun { .hw = &twpll_512m.hw },
688*4882a593Smuzhiyun { .hw = &mpll2.common.hw },
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(atb_clk, "atb-clk", atb_parents, 0xa50,
691*4882a593Smuzhiyun 0, 2, 8, 3, 0);
692*4882a593Smuzhiyun static SPRD_DIV_CLK_HW(debug_apb_clk, "debug-apb-clk", &atb_clk.common.hw, 0xa54,
693*4882a593Smuzhiyun 8, 3, 0);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static const struct clk_parent_data gic_parents[] = {
696*4882a593Smuzhiyun { .fw_name = "ext-26m" },
697*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
698*4882a593Smuzhiyun { .hw = &twpll_384m.hw },
699*4882a593Smuzhiyun { .hw = &twpll_512m.hw },
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(gic_clk, "gic-clk", gic_parents, 0xa58,
702*4882a593Smuzhiyun 0, 2, 8, 3, 0);
703*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(periph_clk, "periph-clk", gic_parents, 0xa5c,
704*4882a593Smuzhiyun 0, 2, 8, 3, 0);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_aon_clks[] = {
707*4882a593Smuzhiyun /* address base is 0x402d0000 */
708*4882a593Smuzhiyun &emc_clk.common,
709*4882a593Smuzhiyun &aon_apb.common,
710*4882a593Smuzhiyun &adi_clk.common,
711*4882a593Smuzhiyun &aux0_clk.common,
712*4882a593Smuzhiyun &aux1_clk.common,
713*4882a593Smuzhiyun &aux2_clk.common,
714*4882a593Smuzhiyun &probe_clk.common,
715*4882a593Smuzhiyun &pwm0_clk.common,
716*4882a593Smuzhiyun &pwm1_clk.common,
717*4882a593Smuzhiyun &pwm2_clk.common,
718*4882a593Smuzhiyun &aon_thm_clk.common,
719*4882a593Smuzhiyun &audif_clk.common,
720*4882a593Smuzhiyun &cpu_dap_clk.common,
721*4882a593Smuzhiyun &cpu_ts_clk.common,
722*4882a593Smuzhiyun &djtag_tck_clk.common,
723*4882a593Smuzhiyun &emc_ref_clk.common,
724*4882a593Smuzhiyun &cssys_clk.common,
725*4882a593Smuzhiyun &aon_pmu_clk.common,
726*4882a593Smuzhiyun &pmu_26m_clk.common,
727*4882a593Smuzhiyun &aon_tmr_clk.common,
728*4882a593Smuzhiyun &power_cpu_clk.common,
729*4882a593Smuzhiyun &ap_axi.common,
730*4882a593Smuzhiyun &sdio0_2x.common,
731*4882a593Smuzhiyun &sdio1_2x.common,
732*4882a593Smuzhiyun &sdio2_2x.common,
733*4882a593Smuzhiyun &emmc_2x.common,
734*4882a593Smuzhiyun &dpu_clk.common,
735*4882a593Smuzhiyun &dpu_dpi.common,
736*4882a593Smuzhiyun &otg_ref_clk.common,
737*4882a593Smuzhiyun &sdphy_apb_clk.common,
738*4882a593Smuzhiyun &alg_io_apb_clk.common,
739*4882a593Smuzhiyun &gpu_core.common,
740*4882a593Smuzhiyun &gpu_soc.common,
741*4882a593Smuzhiyun &mm_emc.common,
742*4882a593Smuzhiyun &mm_ahb.common,
743*4882a593Smuzhiyun &bpc_clk.common,
744*4882a593Smuzhiyun &dcam_if_clk.common,
745*4882a593Smuzhiyun &isp_clk.common,
746*4882a593Smuzhiyun &jpg_clk.common,
747*4882a593Smuzhiyun &cpp_clk.common,
748*4882a593Smuzhiyun &sensor0_clk.common,
749*4882a593Smuzhiyun &sensor1_clk.common,
750*4882a593Smuzhiyun &sensor2_clk.common,
751*4882a593Smuzhiyun &mm_vemc.common,
752*4882a593Smuzhiyun &mm_vahb.common,
753*4882a593Smuzhiyun &clk_vsp.common,
754*4882a593Smuzhiyun &core0_clk.common,
755*4882a593Smuzhiyun &core1_clk.common,
756*4882a593Smuzhiyun &core2_clk.common,
757*4882a593Smuzhiyun &core3_clk.common,
758*4882a593Smuzhiyun &core4_clk.common,
759*4882a593Smuzhiyun &core5_clk.common,
760*4882a593Smuzhiyun &core6_clk.common,
761*4882a593Smuzhiyun &core7_clk.common,
762*4882a593Smuzhiyun &scu_clk.common,
763*4882a593Smuzhiyun &ace_clk.common,
764*4882a593Smuzhiyun &axi_periph_clk.common,
765*4882a593Smuzhiyun &axi_acp_clk.common,
766*4882a593Smuzhiyun &atb_clk.common,
767*4882a593Smuzhiyun &debug_apb_clk.common,
768*4882a593Smuzhiyun &gic_clk.common,
769*4882a593Smuzhiyun &periph_clk.common,
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_aon_clk_hws = {
773*4882a593Smuzhiyun .hws = {
774*4882a593Smuzhiyun [CLK_13M] = &clk_13m.hw,
775*4882a593Smuzhiyun [CLK_6M5] = &clk_6m5.hw,
776*4882a593Smuzhiyun [CLK_4M3] = &clk_4m3.hw,
777*4882a593Smuzhiyun [CLK_2M] = &clk_2m.hw,
778*4882a593Smuzhiyun [CLK_250K] = &clk_250k.hw,
779*4882a593Smuzhiyun [CLK_RCO_25M] = &rco_25m.hw,
780*4882a593Smuzhiyun [CLK_RCO_4M] = &rco_4m.hw,
781*4882a593Smuzhiyun [CLK_RCO_2M] = &rco_2m.hw,
782*4882a593Smuzhiyun [CLK_EMC] = &emc_clk.common.hw,
783*4882a593Smuzhiyun [CLK_AON_APB] = &aon_apb.common.hw,
784*4882a593Smuzhiyun [CLK_ADI] = &adi_clk.common.hw,
785*4882a593Smuzhiyun [CLK_AUX0] = &aux0_clk.common.hw,
786*4882a593Smuzhiyun [CLK_AUX1] = &aux1_clk.common.hw,
787*4882a593Smuzhiyun [CLK_AUX2] = &aux2_clk.common.hw,
788*4882a593Smuzhiyun [CLK_PROBE] = &probe_clk.common.hw,
789*4882a593Smuzhiyun [CLK_PWM0] = &pwm0_clk.common.hw,
790*4882a593Smuzhiyun [CLK_PWM1] = &pwm1_clk.common.hw,
791*4882a593Smuzhiyun [CLK_PWM2] = &pwm2_clk.common.hw,
792*4882a593Smuzhiyun [CLK_AON_THM] = &aon_thm_clk.common.hw,
793*4882a593Smuzhiyun [CLK_AUDIF] = &audif_clk.common.hw,
794*4882a593Smuzhiyun [CLK_CPU_DAP] = &cpu_dap_clk.common.hw,
795*4882a593Smuzhiyun [CLK_CPU_TS] = &cpu_ts_clk.common.hw,
796*4882a593Smuzhiyun [CLK_DJTAG_TCK] = &djtag_tck_clk.common.hw,
797*4882a593Smuzhiyun [CLK_EMC_REF] = &emc_ref_clk.common.hw,
798*4882a593Smuzhiyun [CLK_CSSYS] = &cssys_clk.common.hw,
799*4882a593Smuzhiyun [CLK_AON_PMU] = &aon_pmu_clk.common.hw,
800*4882a593Smuzhiyun [CLK_PMU_26M] = &pmu_26m_clk.common.hw,
801*4882a593Smuzhiyun [CLK_AON_TMR] = &aon_tmr_clk.common.hw,
802*4882a593Smuzhiyun [CLK_POWER_CPU] = &power_cpu_clk.common.hw,
803*4882a593Smuzhiyun [CLK_AP_AXI] = &ap_axi.common.hw,
804*4882a593Smuzhiyun [CLK_SDIO0_2X] = &sdio0_2x.common.hw,
805*4882a593Smuzhiyun [CLK_SDIO1_2X] = &sdio1_2x.common.hw,
806*4882a593Smuzhiyun [CLK_SDIO2_2X] = &sdio2_2x.common.hw,
807*4882a593Smuzhiyun [CLK_EMMC_2X] = &emmc_2x.common.hw,
808*4882a593Smuzhiyun [CLK_DPU] = &dpu_clk.common.hw,
809*4882a593Smuzhiyun [CLK_DPU_DPI] = &dpu_dpi.common.hw,
810*4882a593Smuzhiyun [CLK_OTG_REF] = &otg_ref_clk.common.hw,
811*4882a593Smuzhiyun [CLK_SDPHY_APB] = &sdphy_apb_clk.common.hw,
812*4882a593Smuzhiyun [CLK_ALG_IO_APB] = &alg_io_apb_clk.common.hw,
813*4882a593Smuzhiyun [CLK_GPU_CORE] = &gpu_core.common.hw,
814*4882a593Smuzhiyun [CLK_GPU_SOC] = &gpu_soc.common.hw,
815*4882a593Smuzhiyun [CLK_MM_EMC] = &mm_emc.common.hw,
816*4882a593Smuzhiyun [CLK_MM_AHB] = &mm_ahb.common.hw,
817*4882a593Smuzhiyun [CLK_BPC] = &bpc_clk.common.hw,
818*4882a593Smuzhiyun [CLK_DCAM_IF] = &dcam_if_clk.common.hw,
819*4882a593Smuzhiyun [CLK_ISP] = &isp_clk.common.hw,
820*4882a593Smuzhiyun [CLK_JPG] = &jpg_clk.common.hw,
821*4882a593Smuzhiyun [CLK_CPP] = &cpp_clk.common.hw,
822*4882a593Smuzhiyun [CLK_SENSOR0] = &sensor0_clk.common.hw,
823*4882a593Smuzhiyun [CLK_SENSOR1] = &sensor1_clk.common.hw,
824*4882a593Smuzhiyun [CLK_SENSOR2] = &sensor2_clk.common.hw,
825*4882a593Smuzhiyun [CLK_MM_VEMC] = &mm_vemc.common.hw,
826*4882a593Smuzhiyun [CLK_MM_VAHB] = &mm_vahb.common.hw,
827*4882a593Smuzhiyun [CLK_VSP] = &clk_vsp.common.hw,
828*4882a593Smuzhiyun [CLK_CORE0] = &core0_clk.common.hw,
829*4882a593Smuzhiyun [CLK_CORE1] = &core1_clk.common.hw,
830*4882a593Smuzhiyun [CLK_CORE2] = &core2_clk.common.hw,
831*4882a593Smuzhiyun [CLK_CORE3] = &core3_clk.common.hw,
832*4882a593Smuzhiyun [CLK_CORE4] = &core4_clk.common.hw,
833*4882a593Smuzhiyun [CLK_CORE5] = &core5_clk.common.hw,
834*4882a593Smuzhiyun [CLK_CORE6] = &core6_clk.common.hw,
835*4882a593Smuzhiyun [CLK_CORE7] = &core7_clk.common.hw,
836*4882a593Smuzhiyun [CLK_SCU] = &scu_clk.common.hw,
837*4882a593Smuzhiyun [CLK_ACE] = &ace_clk.common.hw,
838*4882a593Smuzhiyun [CLK_AXI_PERIPH] = &axi_periph_clk.common.hw,
839*4882a593Smuzhiyun [CLK_AXI_ACP] = &axi_acp_clk.common.hw,
840*4882a593Smuzhiyun [CLK_ATB] = &atb_clk.common.hw,
841*4882a593Smuzhiyun [CLK_DEBUG_APB] = &debug_apb_clk.common.hw,
842*4882a593Smuzhiyun [CLK_GIC] = &gic_clk.common.hw,
843*4882a593Smuzhiyun [CLK_PERIPH] = &periph_clk.common.hw,
844*4882a593Smuzhiyun },
845*4882a593Smuzhiyun .num = CLK_AON_CLK_NUM,
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_aon_clk_desc = {
849*4882a593Smuzhiyun .clk_clks = sc9863a_aon_clks,
850*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_aon_clks),
851*4882a593Smuzhiyun .hw_clks = &sc9863a_aon_clk_hws,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun static const struct clk_parent_data ap_apb_parents[] = {
855*4882a593Smuzhiyun { .fw_name = "ext-26m" },
856*4882a593Smuzhiyun { .hw = &twpll_64m.hw },
857*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
858*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(ap_apb, "ap-apb", ap_apb_parents, 0x20,
861*4882a593Smuzhiyun 0, 2, SC9863A_MUX_FLAG);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun static const struct clk_parent_data ap_ce_parents[] = {
864*4882a593Smuzhiyun { .fw_name = "ext-26m" },
865*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_ce, "ap-ce", ap_ce_parents, 0x24,
868*4882a593Smuzhiyun 0, 1, 8, 3, 0);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun static const struct clk_parent_data nandc_ecc_parents[] = {
871*4882a593Smuzhiyun { .fw_name = "ext-26m" },
872*4882a593Smuzhiyun { .hw = &twpll_256m.hw },
873*4882a593Smuzhiyun { .hw = &twpll_307m2.hw },
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(nandc_ecc, "nandc-ecc", nandc_ecc_parents, 0x28,
876*4882a593Smuzhiyun 0, 2, 8, 3, 0);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static const struct clk_parent_data nandc_26m_parents[] = {
879*4882a593Smuzhiyun { .fw_name = "ext-32k" },
880*4882a593Smuzhiyun { .fw_name = "ext-26m" },
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(nandc_26m, "nandc-26m", nandc_26m_parents, 0x2c,
883*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
884*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(emmc_32k, "emmc-32k", nandc_26m_parents, 0x30,
885*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
886*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sdio0_32k, "sdio0-32k", nandc_26m_parents, 0x34,
887*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
888*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sdio1_32k, "sdio1-32k", nandc_26m_parents, 0x38,
889*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
890*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sdio2_32k, "sdio2-32k", nandc_26m_parents, 0x3c,
891*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(otg_utmi, "otg-utmi", &aon_apb.common.hw, 0x40,
894*4882a593Smuzhiyun BIT(16), 0, 0);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun static const struct clk_parent_data ap_uart_parents[] = {
897*4882a593Smuzhiyun { .fw_name = "ext-26m" },
898*4882a593Smuzhiyun { .hw = &twpll_48m.hw },
899*4882a593Smuzhiyun { .hw = &twpll_51m2.hw },
900*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_uart0, "ap-uart0", ap_uart_parents, 0x44,
903*4882a593Smuzhiyun 0, 2, 8, 3, 0);
904*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_uart1, "ap-uart1", ap_uart_parents, 0x48,
905*4882a593Smuzhiyun 0, 2, 8, 3, 0);
906*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_uart2, "ap-uart2", ap_uart_parents, 0x4c,
907*4882a593Smuzhiyun 0, 2, 8, 3, 0);
908*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_uart3, "ap-uart3", ap_uart_parents, 0x50,
909*4882a593Smuzhiyun 0, 2, 8, 3, 0);
910*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_uart4, "ap-uart4", ap_uart_parents, 0x54,
911*4882a593Smuzhiyun 0, 2, 8, 3, 0);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun static const struct clk_parent_data i2c_parents[] = {
914*4882a593Smuzhiyun { .fw_name = "ext-26m" },
915*4882a593Smuzhiyun { .hw = &twpll_48m.hw },
916*4882a593Smuzhiyun { .hw = &twpll_51m2.hw },
917*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_i2c0, "ap-i2c0", i2c_parents, 0x58,
920*4882a593Smuzhiyun 0, 2, 8, 3, 0);
921*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_i2c1, "ap-i2c1", i2c_parents, 0x5c,
922*4882a593Smuzhiyun 0, 2, 8, 3, 0);
923*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_i2c2, "ap-i2c2", i2c_parents, 0x60,
924*4882a593Smuzhiyun 0, 2, 8, 3, 0);
925*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_i2c3, "ap-i2c3", i2c_parents, 0x64,
926*4882a593Smuzhiyun 0, 2, 8, 3, 0);
927*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_i2c4, "ap-i2c4", i2c_parents, 0x68,
928*4882a593Smuzhiyun 0, 2, 8, 3, 0);
929*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_i2c5, "ap-i2c5", i2c_parents, 0x6c,
930*4882a593Smuzhiyun 0, 2, 8, 3, 0);
931*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_i2c6, "ap-i2c6", i2c_parents, 0x70,
932*4882a593Smuzhiyun 0, 2, 8, 3, 0);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun static const struct clk_parent_data spi_parents[] = {
935*4882a593Smuzhiyun { .fw_name = "ext-26m" },
936*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
937*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
938*4882a593Smuzhiyun { .hw = &twpll_192m.hw },
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_spi0, "ap-spi0", spi_parents, 0x74,
941*4882a593Smuzhiyun 0, 2, 8, 3, 0);
942*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_spi1, "ap-spi1", spi_parents, 0x78,
943*4882a593Smuzhiyun 0, 2, 8, 3, 0);
944*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_spi2, "ap-spi2", spi_parents, 0x7c,
945*4882a593Smuzhiyun 0, 2, 8, 3, 0);
946*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_spi3, "ap-spi3", spi_parents, 0x80,
947*4882a593Smuzhiyun 0, 2, 8, 3, 0);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun static const struct clk_parent_data iis_parents[] = {
950*4882a593Smuzhiyun { .fw_name = "ext-26m" },
951*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
952*4882a593Smuzhiyun { .hw = &twpll_153m6.hw },
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_iis0, "ap-iis0", iis_parents, 0x84,
955*4882a593Smuzhiyun 0, 2, 8, 3, 0);
956*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_iis1, "ap-iis1", iis_parents, 0x88,
957*4882a593Smuzhiyun 0, 2, 8, 3, 0);
958*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(ap_iis2, "ap-iis2", iis_parents, 0x8c,
959*4882a593Smuzhiyun 0, 2, 8, 3, 0);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun static const struct clk_parent_data sim0_parents[] = {
962*4882a593Smuzhiyun { .fw_name = "ext-26m" },
963*4882a593Smuzhiyun { .hw = &twpll_51m2.hw },
964*4882a593Smuzhiyun { .hw = &twpll_64m.hw },
965*4882a593Smuzhiyun { .hw = &twpll_96m.hw },
966*4882a593Smuzhiyun { .hw = &twpll_128m.hw },
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun static SPRD_COMP_CLK_DATA(sim0, "sim0", sim0_parents, 0x90,
969*4882a593Smuzhiyun 0, 3, 8, 3, 0);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun static const struct clk_parent_data sim0_32k_parents[] = {
972*4882a593Smuzhiyun { .fw_name = "ext-32k" },
973*4882a593Smuzhiyun { .fw_name = "ext-26m" },
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun static SPRD_MUX_CLK_DATA(sim0_32k, "sim0-32k", sim0_32k_parents, 0x94,
976*4882a593Smuzhiyun 0, 1, SC9863A_MUX_FLAG);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_ap_clks[] = {
979*4882a593Smuzhiyun /* address base is 0x21500000 */
980*4882a593Smuzhiyun &ap_apb.common,
981*4882a593Smuzhiyun &ap_ce.common,
982*4882a593Smuzhiyun &nandc_ecc.common,
983*4882a593Smuzhiyun &nandc_26m.common,
984*4882a593Smuzhiyun &emmc_32k.common,
985*4882a593Smuzhiyun &sdio0_32k.common,
986*4882a593Smuzhiyun &sdio1_32k.common,
987*4882a593Smuzhiyun &sdio2_32k.common,
988*4882a593Smuzhiyun &otg_utmi.common,
989*4882a593Smuzhiyun &ap_uart0.common,
990*4882a593Smuzhiyun &ap_uart1.common,
991*4882a593Smuzhiyun &ap_uart2.common,
992*4882a593Smuzhiyun &ap_uart3.common,
993*4882a593Smuzhiyun &ap_uart4.common,
994*4882a593Smuzhiyun &ap_i2c0.common,
995*4882a593Smuzhiyun &ap_i2c1.common,
996*4882a593Smuzhiyun &ap_i2c2.common,
997*4882a593Smuzhiyun &ap_i2c3.common,
998*4882a593Smuzhiyun &ap_i2c4.common,
999*4882a593Smuzhiyun &ap_i2c5.common,
1000*4882a593Smuzhiyun &ap_i2c6.common,
1001*4882a593Smuzhiyun &ap_spi0.common,
1002*4882a593Smuzhiyun &ap_spi1.common,
1003*4882a593Smuzhiyun &ap_spi2.common,
1004*4882a593Smuzhiyun &ap_spi3.common,
1005*4882a593Smuzhiyun &ap_iis0.common,
1006*4882a593Smuzhiyun &ap_iis1.common,
1007*4882a593Smuzhiyun &ap_iis2.common,
1008*4882a593Smuzhiyun &sim0.common,
1009*4882a593Smuzhiyun &sim0_32k.common,
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_ap_clk_hws = {
1013*4882a593Smuzhiyun .hws = {
1014*4882a593Smuzhiyun [CLK_AP_APB] = &ap_apb.common.hw,
1015*4882a593Smuzhiyun [CLK_AP_CE] = &ap_ce.common.hw,
1016*4882a593Smuzhiyun [CLK_NANDC_ECC] = &nandc_ecc.common.hw,
1017*4882a593Smuzhiyun [CLK_NANDC_26M] = &nandc_26m.common.hw,
1018*4882a593Smuzhiyun [CLK_EMMC_32K] = &emmc_32k.common.hw,
1019*4882a593Smuzhiyun [CLK_SDIO0_32K] = &sdio0_32k.common.hw,
1020*4882a593Smuzhiyun [CLK_SDIO1_32K] = &sdio1_32k.common.hw,
1021*4882a593Smuzhiyun [CLK_SDIO2_32K] = &sdio2_32k.common.hw,
1022*4882a593Smuzhiyun [CLK_OTG_UTMI] = &otg_utmi.common.hw,
1023*4882a593Smuzhiyun [CLK_AP_UART0] = &ap_uart0.common.hw,
1024*4882a593Smuzhiyun [CLK_AP_UART1] = &ap_uart1.common.hw,
1025*4882a593Smuzhiyun [CLK_AP_UART2] = &ap_uart2.common.hw,
1026*4882a593Smuzhiyun [CLK_AP_UART3] = &ap_uart3.common.hw,
1027*4882a593Smuzhiyun [CLK_AP_UART4] = &ap_uart4.common.hw,
1028*4882a593Smuzhiyun [CLK_AP_I2C0] = &ap_i2c0.common.hw,
1029*4882a593Smuzhiyun [CLK_AP_I2C1] = &ap_i2c1.common.hw,
1030*4882a593Smuzhiyun [CLK_AP_I2C2] = &ap_i2c2.common.hw,
1031*4882a593Smuzhiyun [CLK_AP_I2C3] = &ap_i2c3.common.hw,
1032*4882a593Smuzhiyun [CLK_AP_I2C4] = &ap_i2c4.common.hw,
1033*4882a593Smuzhiyun [CLK_AP_I2C5] = &ap_i2c5.common.hw,
1034*4882a593Smuzhiyun [CLK_AP_I2C6] = &ap_i2c6.common.hw,
1035*4882a593Smuzhiyun [CLK_AP_SPI0] = &ap_spi0.common.hw,
1036*4882a593Smuzhiyun [CLK_AP_SPI1] = &ap_spi1.common.hw,
1037*4882a593Smuzhiyun [CLK_AP_SPI2] = &ap_spi2.common.hw,
1038*4882a593Smuzhiyun [CLK_AP_SPI3] = &ap_spi3.common.hw,
1039*4882a593Smuzhiyun [CLK_AP_IIS0] = &ap_iis0.common.hw,
1040*4882a593Smuzhiyun [CLK_AP_IIS1] = &ap_iis1.common.hw,
1041*4882a593Smuzhiyun [CLK_AP_IIS2] = &ap_iis2.common.hw,
1042*4882a593Smuzhiyun [CLK_SIM0] = &sim0.common.hw,
1043*4882a593Smuzhiyun [CLK_SIM0_32K] = &sim0_32k.common.hw,
1044*4882a593Smuzhiyun },
1045*4882a593Smuzhiyun .num = CLK_AP_CLK_NUM,
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_ap_clk_desc = {
1049*4882a593Smuzhiyun .clk_clks = sc9863a_ap_clks,
1050*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_ap_clks),
1051*4882a593Smuzhiyun .hw_clks = &sc9863a_ap_clk_hws,
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(otg_eb, "otg-eb", &ap_axi.common.hw, 0x0, 0x1000,
1055*4882a593Smuzhiyun BIT(4), 0, 0);
1056*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dma_eb, "dma-eb", &ap_axi.common.hw, 0x0, 0x1000,
1057*4882a593Smuzhiyun BIT(5), 0, 0);
1058*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ce_eb, "ce-eb", &ap_axi.common.hw, 0x0, 0x1000,
1059*4882a593Smuzhiyun BIT(6), 0, 0);
1060*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(nandc_eb, "nandc-eb", &ap_axi.common.hw, 0x0, 0x1000,
1061*4882a593Smuzhiyun BIT(7), 0, 0);
1062*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(sdio0_eb, "sdio0-eb", &ap_axi.common.hw, 0x0, 0x1000,
1063*4882a593Smuzhiyun BIT(8), 0, 0);
1064*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(sdio1_eb, "sdio1-eb", &ap_axi.common.hw, 0x0, 0x1000,
1065*4882a593Smuzhiyun BIT(9), 0, 0);
1066*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(sdio2_eb, "sdio2-eb", &ap_axi.common.hw, 0x0, 0x1000,
1067*4882a593Smuzhiyun BIT(10), 0, 0);
1068*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(emmc_eb, "emmc-eb", &ap_axi.common.hw, 0x0, 0x1000,
1069*4882a593Smuzhiyun BIT(11), 0, 0);
1070*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(emmc_32k_eb, "emmc-32k-eb", &ap_axi.common.hw, 0x0,
1071*4882a593Smuzhiyun 0x1000, BIT(27), 0, 0);
1072*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(sdio0_32k_eb, "sdio0-32k-eb", &ap_axi.common.hw, 0x0,
1073*4882a593Smuzhiyun 0x1000, BIT(28), 0, 0);
1074*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(sdio1_32k_eb, "sdio1-32k-eb", &ap_axi.common.hw, 0x0,
1075*4882a593Smuzhiyun 0x1000, BIT(29), 0, 0);
1076*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(sdio2_32k_eb, "sdio2-32k-eb", &ap_axi.common.hw, 0x0,
1077*4882a593Smuzhiyun 0x1000, BIT(30), 0, 0);
1078*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(nandc_26m_eb, "nandc-26m-eb", &ap_axi.common.hw, 0x0,
1079*4882a593Smuzhiyun 0x1000, BIT(31), 0, 0);
1080*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dma_eb2, "dma-eb2", &ap_axi.common.hw, 0x18,
1081*4882a593Smuzhiyun 0x1000, BIT(0), 0, 0);
1082*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ce_eb2, "ce-eb2", &ap_axi.common.hw, 0x18,
1083*4882a593Smuzhiyun 0x1000, BIT(1), 0, 0);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_apahb_gate_clks[] = {
1086*4882a593Smuzhiyun /* address base is 0x20e00000 */
1087*4882a593Smuzhiyun &otg_eb.common,
1088*4882a593Smuzhiyun &dma_eb.common,
1089*4882a593Smuzhiyun &ce_eb.common,
1090*4882a593Smuzhiyun &nandc_eb.common,
1091*4882a593Smuzhiyun &sdio0_eb.common,
1092*4882a593Smuzhiyun &sdio1_eb.common,
1093*4882a593Smuzhiyun &sdio2_eb.common,
1094*4882a593Smuzhiyun &emmc_eb.common,
1095*4882a593Smuzhiyun &emmc_32k_eb.common,
1096*4882a593Smuzhiyun &sdio0_32k_eb.common,
1097*4882a593Smuzhiyun &sdio1_32k_eb.common,
1098*4882a593Smuzhiyun &sdio2_32k_eb.common,
1099*4882a593Smuzhiyun &nandc_26m_eb.common,
1100*4882a593Smuzhiyun &dma_eb2.common,
1101*4882a593Smuzhiyun &ce_eb2.common,
1102*4882a593Smuzhiyun };
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_apahb_gate_hws = {
1105*4882a593Smuzhiyun .hws = {
1106*4882a593Smuzhiyun [CLK_OTG_EB] = &otg_eb.common.hw,
1107*4882a593Smuzhiyun [CLK_DMA_EB] = &dma_eb.common.hw,
1108*4882a593Smuzhiyun [CLK_CE_EB] = &ce_eb.common.hw,
1109*4882a593Smuzhiyun [CLK_NANDC_EB] = &nandc_eb.common.hw,
1110*4882a593Smuzhiyun [CLK_SDIO0_EB] = &sdio0_eb.common.hw,
1111*4882a593Smuzhiyun [CLK_SDIO1_EB] = &sdio1_eb.common.hw,
1112*4882a593Smuzhiyun [CLK_SDIO2_EB] = &sdio2_eb.common.hw,
1113*4882a593Smuzhiyun [CLK_EMMC_EB] = &emmc_eb.common.hw,
1114*4882a593Smuzhiyun [CLK_EMMC_32K_EB] = &emmc_32k_eb.common.hw,
1115*4882a593Smuzhiyun [CLK_SDIO0_32K_EB] = &sdio0_32k_eb.common.hw,
1116*4882a593Smuzhiyun [CLK_SDIO1_32K_EB] = &sdio1_32k_eb.common.hw,
1117*4882a593Smuzhiyun [CLK_SDIO2_32K_EB] = &sdio2_32k_eb.common.hw,
1118*4882a593Smuzhiyun [CLK_NANDC_26M_EB] = &nandc_26m_eb.common.hw,
1119*4882a593Smuzhiyun [CLK_DMA_EB2] = &dma_eb2.common.hw,
1120*4882a593Smuzhiyun [CLK_CE_EB2] = &ce_eb2.common.hw,
1121*4882a593Smuzhiyun },
1122*4882a593Smuzhiyun .num = CLK_AP_AHB_GATE_NUM,
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_apahb_gate_desc = {
1126*4882a593Smuzhiyun .clk_clks = sc9863a_apahb_gate_clks,
1127*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_apahb_gate_clks),
1128*4882a593Smuzhiyun .hw_clks = &sc9863a_apahb_gate_hws,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* aon gate clocks */
1132*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(gpio_eb, "gpio-eb", &aon_apb.common.hw,
1133*4882a593Smuzhiyun 0x0, 0x1000, BIT(3), 0, 0);
1134*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(pwm0_eb, "pwm0-eb", &aon_apb.common.hw,
1135*4882a593Smuzhiyun 0x0, 0x1000, BIT(4), 0, 0);
1136*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(pwm1_eb, "pwm1-eb", &aon_apb.common.hw,
1137*4882a593Smuzhiyun 0x0, 0x1000, BIT(5), CLK_IGNORE_UNUSED, 0);
1138*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(pwm2_eb, "pwm2-eb", &aon_apb.common.hw, 0x0,
1139*4882a593Smuzhiyun 0x1000, BIT(6), 0, 0);
1140*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(pwm3_eb, "pwm3-eb", &aon_apb.common.hw, 0x0,
1141*4882a593Smuzhiyun 0x1000, BIT(7), 0, 0);
1142*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(kpd_eb, "kpd-eb", &aon_apb.common.hw, 0x0,
1143*4882a593Smuzhiyun 0x1000, BIT(8), 0, 0);
1144*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_syst_eb, "aon-syst-eb", &aon_apb.common.hw, 0x0,
1145*4882a593Smuzhiyun 0x1000, BIT(9), CLK_IGNORE_UNUSED, 0);
1146*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_syst_eb, "ap-syst-eb", &aon_apb.common.hw, 0x0,
1147*4882a593Smuzhiyun 0x1000, BIT(10), CLK_IGNORE_UNUSED, 0);
1148*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_tmr_eb, "aon-tmr-eb", &aon_apb.common.hw, 0x0,
1149*4882a593Smuzhiyun 0x1000, BIT(11), CLK_IGNORE_UNUSED, 0);
1150*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(efuse_eb, "efuse-eb", &aon_apb.common.hw, 0x0,
1151*4882a593Smuzhiyun 0x1000, BIT(13), CLK_IGNORE_UNUSED, 0);
1152*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(eic_eb, "eic-eb", &aon_apb.common.hw, 0x0,
1153*4882a593Smuzhiyun 0x1000, BIT(14), CLK_IGNORE_UNUSED, 0);
1154*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(intc_eb, "intc-eb", &aon_apb.common.hw, 0x0,
1155*4882a593Smuzhiyun 0x1000, BIT(15), CLK_IGNORE_UNUSED, 0);
1156*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(adi_eb, "adi-eb", &aon_apb.common.hw, 0x0,
1157*4882a593Smuzhiyun 0x1000, BIT(16), CLK_IGNORE_UNUSED, 0);
1158*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(audif_eb, "audif-eb", &aon_apb.common.hw, 0x0,
1159*4882a593Smuzhiyun 0x1000, BIT(17), 0, 0);
1160*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aud_eb, "aud-eb", &aon_apb.common.hw, 0x0,
1161*4882a593Smuzhiyun 0x1000, BIT(18), 0, 0);
1162*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(vbc_eb, "vbc-eb", &aon_apb.common.hw, 0x0,
1163*4882a593Smuzhiyun 0x1000, BIT(19), 0, 0);
1164*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(pin_eb, "pin-eb", &aon_apb.common.hw, 0x0,
1165*4882a593Smuzhiyun 0x1000, BIT(20), CLK_IGNORE_UNUSED, 0);
1166*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_wdg_eb, "ap-wdg-eb", &aon_apb.common.hw, 0x0,
1167*4882a593Smuzhiyun 0x1000, BIT(24), 0, 0);
1168*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mm_eb, "mm-eb", &aon_apb.common.hw, 0x0,
1169*4882a593Smuzhiyun 0x1000, BIT(25), CLK_IGNORE_UNUSED, 0);
1170*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_apb_ckg_eb, "aon-apb-ckg-eb", &aon_apb.common.hw,
1171*4882a593Smuzhiyun 0x0, 0x1000, BIT(26), CLK_IGNORE_UNUSED, 0);
1172*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ca53_ts0_eb, "ca53-ts0-eb", &aon_apb.common.hw,
1173*4882a593Smuzhiyun 0x0, 0x1000, BIT(28), CLK_IGNORE_UNUSED, 0);
1174*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ca53_ts1_eb, "ca53-ts1-eb", &aon_apb.common.hw,
1175*4882a593Smuzhiyun 0x0, 0x1000, BIT(29), CLK_IGNORE_UNUSED, 0);
1176*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ca53_dap_eb, "ca53-dap-eb", &aon_apb.common.hw,
1177*4882a593Smuzhiyun 0x0, 0x1000, BIT(30), CLK_IGNORE_UNUSED, 0);
1178*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(pmu_eb, "pmu-eb", &aon_apb.common.hw,
1179*4882a593Smuzhiyun 0x4, 0x1000, BIT(0), CLK_IGNORE_UNUSED, 0);
1180*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(thm_eb, "thm-eb", &aon_apb.common.hw,
1181*4882a593Smuzhiyun 0x4, 0x1000, BIT(1), CLK_IGNORE_UNUSED, 0);
1182*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aux0_eb, "aux0-eb", &aon_apb.common.hw,
1183*4882a593Smuzhiyun 0x4, 0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
1184*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aux1_eb, "aux1-eb", &aon_apb.common.hw,
1185*4882a593Smuzhiyun 0x4, 0x1000, BIT(3), 0, 0);
1186*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aux2_eb, "aux2-eb", &aon_apb.common.hw,
1187*4882a593Smuzhiyun 0x4, 0x1000, BIT(4), CLK_IGNORE_UNUSED, 0);
1188*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(probe_eb, "probe-eb", &aon_apb.common.hw,
1189*4882a593Smuzhiyun 0x4, 0x1000, BIT(5), 0, 0);
1190*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(emc_ref_eb, "emc-ref-eb", &aon_apb.common.hw,
1191*4882a593Smuzhiyun 0x4, 0x1000, BIT(7), CLK_IGNORE_UNUSED, 0);
1192*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ca53_wdg_eb, "ca53-wdg-eb", &aon_apb.common.hw,
1193*4882a593Smuzhiyun 0x4, 0x1000, BIT(8), CLK_IGNORE_UNUSED, 0);
1194*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_tmr1_eb, "ap-tmr1-eb", &aon_apb.common.hw,
1195*4882a593Smuzhiyun 0x4, 0x1000, BIT(9), 0, 0);
1196*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_tmr2_eb, "ap-tmr2-eb", &aon_apb.common.hw,
1197*4882a593Smuzhiyun 0x4, 0x1000, BIT(10), 0, 0);
1198*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(disp_emc_eb, "disp-emc-eb", &aon_apb.common.hw,
1199*4882a593Smuzhiyun 0x4, 0x1000, BIT(11), 0, 0);
1200*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(zip_emc_eb, "zip-emc-eb", &aon_apb.common.hw,
1201*4882a593Smuzhiyun 0x4, 0x1000, BIT(12), 0, 0);
1202*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(gsp_emc_eb, "gsp-emc-eb", &aon_apb.common.hw,
1203*4882a593Smuzhiyun 0x4, 0x1000, BIT(13), 0, 0);
1204*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mm_vsp_eb, "mm-vsp-eb", &aon_apb.common.hw,
1205*4882a593Smuzhiyun 0x4, 0x1000, BIT(14), 0, 0);
1206*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mdar_eb, "mdar-eb", &aon_apb.common.hw,
1207*4882a593Smuzhiyun 0x4, 0x1000, BIT(17), 0, 0);
1208*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(rtc4m0_cal_eb, "rtc4m0-cal-eb", &aon_apb.common.hw,
1209*4882a593Smuzhiyun 0x4, 0x1000, BIT(18), 0, 0);
1210*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(rtc4m1_cal_eb, "rtc4m1-cal-eb", &aon_apb.common.hw,
1211*4882a593Smuzhiyun 0x4, 0x1000, BIT(19), 0, 0);
1212*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(djtag_eb, "djtag-eb", &aon_apb.common.hw,
1213*4882a593Smuzhiyun 0x4, 0x1000, BIT(20), 0, 0);
1214*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mbox_eb, "mbox-eb", &aon_apb.common.hw,
1215*4882a593Smuzhiyun 0x4, 0x1000, BIT(21), 0, 0);
1216*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_dma_eb, "aon-dma-eb", &aon_apb.common.hw,
1217*4882a593Smuzhiyun 0x4, 0x1000, BIT(22), 0, 0);
1218*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_apb_def_eb, "aon-apb-def-eb", &aon_apb.common.hw,
1219*4882a593Smuzhiyun 0x4, 0x1000, BIT(25), 0, 0);
1220*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ca5_ts0_eb, "ca5-ts0-eb", &aon_apb.common.hw,
1221*4882a593Smuzhiyun 0x4, 0x1000, BIT(26), 0, 0);
1222*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dbg_eb, "dbg-eb", &aon_apb.common.hw,
1223*4882a593Smuzhiyun 0x4, 0x1000, BIT(28), 0, 0);
1224*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dbg_emc_eb, "dbg-emc-eb", &aon_apb.common.hw,
1225*4882a593Smuzhiyun 0x4, 0x1000, BIT(29), 0, 0);
1226*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(cross_trig_eb, "cross-trig-eb", &aon_apb.common.hw,
1227*4882a593Smuzhiyun 0x4, 0x1000, BIT(30), 0, 0);
1228*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(serdes_dphy_eb, "serdes-dphy-eb", &aon_apb.common.hw,
1229*4882a593Smuzhiyun 0x4, 0x1000, BIT(31), 0, 0);
1230*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(arch_rtc_eb, "arch-rtc-eb", &aon_apb.common.hw,
1231*4882a593Smuzhiyun 0x10, 0x1000, BIT(0), CLK_IGNORE_UNUSED, 0);
1232*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(kpd_rtc_eb, "kpd-rtc-eb", &aon_apb.common.hw,
1233*4882a593Smuzhiyun 0x10, 0x1000, BIT(1), 0, 0);
1234*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_syst_rtc_eb, "aon-syst-rtc-eb", &aon_apb.common.hw,
1235*4882a593Smuzhiyun 0x10, 0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
1236*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_syst_rtc_eb, "ap-syst-rtc-eb", &aon_apb.common.hw,
1237*4882a593Smuzhiyun 0x10, 0x1000, BIT(3), CLK_IGNORE_UNUSED, 0);
1238*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_tmr_rtc_eb, "aon-tmr-rtc-eb", &aon_apb.common.hw,
1239*4882a593Smuzhiyun 0x10, 0x1000, BIT(4), CLK_IGNORE_UNUSED, 0);
1240*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_tmr0_rtc_eb, "ap-tmr0-rtc-eb", &aon_apb.common.hw,
1241*4882a593Smuzhiyun 0x10, 0x1000, BIT(5), 0, 0);
1242*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(eic_rtc_eb, "eic-rtc-eb", &aon_apb.common.hw,
1243*4882a593Smuzhiyun 0x10, 0x1000, BIT(6), CLK_IGNORE_UNUSED, 0);
1244*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(eic_rtcdv5_eb, "eic-rtcdv5-eb", &aon_apb.common.hw,
1245*4882a593Smuzhiyun 0x10, 0x1000, BIT(7), CLK_IGNORE_UNUSED, 0);
1246*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_wdg_rtc_eb, "ap-wdg-rtc-eb", &aon_apb.common.hw,
1247*4882a593Smuzhiyun 0x10, 0x1000, BIT(8), CLK_IGNORE_UNUSED, 0);
1248*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ca53_wdg_rtc_eb, "ca53-wdg-rtc-eb", &aon_apb.common.hw,
1249*4882a593Smuzhiyun 0x10, 0x1000, BIT(9), CLK_IGNORE_UNUSED, 0);
1250*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(thm_rtc_eb, "thm-rtc-eb", &aon_apb.common.hw,
1251*4882a593Smuzhiyun 0x10, 0x1000, BIT(10), 0, 0);
1252*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(athma_rtc_eb, "athma-rtc-eb", &aon_apb.common.hw,
1253*4882a593Smuzhiyun 0x10, 0x1000, BIT(11), 0, 0);
1254*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(gthma_rtc_eb, "gthma-rtc-eb", &aon_apb.common.hw,
1255*4882a593Smuzhiyun 0x10, 0x1000, BIT(12), 0, 0);
1256*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(athma_rtc_a_eb, "athma-rtc-a-eb", &aon_apb.common.hw,
1257*4882a593Smuzhiyun 0x10, 0x1000, BIT(13), 0, 0);
1258*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(gthma_rtc_a_eb, "gthma-rtc-a-eb", &aon_apb.common.hw,
1259*4882a593Smuzhiyun 0x10, 0x1000, BIT(14), 0, 0);
1260*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_tmr1_rtc_eb, "ap-tmr1-rtc-eb", &aon_apb.common.hw,
1261*4882a593Smuzhiyun 0x10, 0x1000, BIT(15), 0, 0);
1262*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_tmr2_rtc_eb, "ap-tmr2-rtc-eb", &aon_apb.common.hw,
1263*4882a593Smuzhiyun 0x10, 0x1000, BIT(16), 0, 0);
1264*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dxco_lc_rtc_eb, "dxco-lc-rtc-eb", &aon_apb.common.hw,
1265*4882a593Smuzhiyun 0x10, 0x1000, BIT(17), 0, 0);
1266*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(bb_cal_rtc_eb, "bb-cal-rtc-eb", &aon_apb.common.hw,
1267*4882a593Smuzhiyun 0x10, 0x1000, BIT(18), 0, 0);
1268*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(gpu_eb, "gpu-eb", &aon_apb.common.hw, 0x50,
1269*4882a593Smuzhiyun 0x1000, BIT(0), 0, 0);
1270*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(disp_eb, "disp-eb", &aon_apb.common.hw, 0x50,
1271*4882a593Smuzhiyun 0x1000, BIT(2), 0, 0);
1272*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mm_emc_eb, "mm-emc-eb", &aon_apb.common.hw, 0x50,
1273*4882a593Smuzhiyun 0x1000, BIT(3), 0, 0);
1274*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(power_cpu_eb, "power-cpu-eb", &aon_apb.common.hw, 0x50,
1275*4882a593Smuzhiyun 0x1000, BIT(10), CLK_IGNORE_UNUSED, 0);
1276*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(hw_i2c_eb, "hw-i2c-eb", &aon_apb.common.hw, 0x50,
1277*4882a593Smuzhiyun 0x1000, BIT(11), 0, 0);
1278*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mm_vsp_emc_eb, "mm-vsp-emc-eb", &aon_apb.common.hw, 0x50,
1279*4882a593Smuzhiyun 0x1000, BIT(14), 0, 0);
1280*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(vsp_eb, "vsp-eb", &aon_apb.common.hw, 0x50,
1281*4882a593Smuzhiyun 0x1000, BIT(16), 0, 0);
1282*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(cssys_eb, "cssys-eb", &aon_apb.common.hw, 0xb0,
1283*4882a593Smuzhiyun 0x1000, BIT(4), 0, 0);
1284*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dmc_eb, "dmc-eb", &aon_apb.common.hw, 0xb0,
1285*4882a593Smuzhiyun 0x1000, BIT(5), CLK_IGNORE_UNUSED, 0);
1286*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(rosc_eb, "rosc-eb", &aon_apb.common.hw, 0xb0,
1287*4882a593Smuzhiyun 0x1000, BIT(7), 0, 0);
1288*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(s_d_cfg_eb, "s-d-cfg-eb", &aon_apb.common.hw, 0xb0,
1289*4882a593Smuzhiyun 0x1000, BIT(8), 0, 0);
1290*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(s_d_ref_eb, "s-d-ref-eb", &aon_apb.common.hw, 0xb0,
1291*4882a593Smuzhiyun 0x1000, BIT(9), 0, 0);
1292*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(b_dma_eb, "b-dma-eb", &aon_apb.common.hw, 0xb0,
1293*4882a593Smuzhiyun 0x1000, BIT(10), 0, 0);
1294*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(anlg_eb, "anlg-eb", &aon_apb.common.hw, 0xb0,
1295*4882a593Smuzhiyun 0x1000, BIT(11), CLK_IGNORE_UNUSED, 0);
1296*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(anlg_apb_eb, "anlg-apb-eb", &aon_apb.common.hw, 0xb0,
1297*4882a593Smuzhiyun 0x1000, BIT(13), 0, 0);
1298*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(bsmtmr_eb, "bsmtmr-eb", &aon_apb.common.hw, 0xb0,
1299*4882a593Smuzhiyun 0x1000, BIT(14), 0, 0);
1300*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_axi_eb, "ap-axi-eb", &aon_apb.common.hw, 0xb0,
1301*4882a593Smuzhiyun 0x1000, BIT(15), CLK_IGNORE_UNUSED, 0);
1302*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_intc0_eb, "ap-intc0-eb", &aon_apb.common.hw, 0xb0,
1303*4882a593Smuzhiyun 0x1000, BIT(16), CLK_IGNORE_UNUSED, 0);
1304*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_intc1_eb, "ap-intc1-eb", &aon_apb.common.hw, 0xb0,
1305*4882a593Smuzhiyun 0x1000, BIT(17), CLK_IGNORE_UNUSED, 0);
1306*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_intc2_eb, "ap-intc2-eb", &aon_apb.common.hw, 0xb0,
1307*4882a593Smuzhiyun 0x1000, BIT(18), CLK_IGNORE_UNUSED, 0);
1308*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_intc3_eb, "ap-intc3-eb", &aon_apb.common.hw, 0xb0,
1309*4882a593Smuzhiyun 0x1000, BIT(19), CLK_IGNORE_UNUSED, 0);
1310*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_intc4_eb, "ap-intc4-eb", &aon_apb.common.hw, 0xb0,
1311*4882a593Smuzhiyun 0x1000, BIT(20), CLK_IGNORE_UNUSED, 0);
1312*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(ap_intc5_eb, "ap-intc5-eb", &aon_apb.common.hw, 0xb0,
1313*4882a593Smuzhiyun 0x1000, BIT(21), CLK_IGNORE_UNUSED, 0);
1314*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(scc_eb, "scc-eb", &aon_apb.common.hw, 0xb0,
1315*4882a593Smuzhiyun 0x1000, BIT(22), 0, 0);
1316*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dphy_cfg_eb, "dphy-cfg-eb", &aon_apb.common.hw, 0xb0,
1317*4882a593Smuzhiyun 0x1000, BIT(23), 0, 0);
1318*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(dphy_ref_eb, "dphy-ref-eb", &aon_apb.common.hw, 0xb0,
1319*4882a593Smuzhiyun 0x1000, BIT(24), 0, 0);
1320*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(cphy_cfg_eb, "cphy-cfg-eb", &aon_apb.common.hw, 0xb0,
1321*4882a593Smuzhiyun 0x1000, BIT(25), 0, 0);
1322*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(otg_ref_eb, "otg-ref-eb", &aon_apb.common.hw, 0xb0,
1323*4882a593Smuzhiyun 0x1000, BIT(26), 0, 0);
1324*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(serdes_eb, "serdes-eb", &aon_apb.common.hw, 0xb0,
1325*4882a593Smuzhiyun 0x1000, BIT(27), 0, 0);
1326*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(aon_ap_emc_eb, "aon-ap-emc-eb", &aon_apb.common.hw, 0xb0,
1327*4882a593Smuzhiyun 0x1000, BIT(28), 0, 0);
1328*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_aonapb_gate_clks[] = {
1329*4882a593Smuzhiyun /* address base is 0x402e0000 */
1330*4882a593Smuzhiyun &gpio_eb.common,
1331*4882a593Smuzhiyun &pwm0_eb.common,
1332*4882a593Smuzhiyun &pwm1_eb.common,
1333*4882a593Smuzhiyun &pwm2_eb.common,
1334*4882a593Smuzhiyun &pwm3_eb.common,
1335*4882a593Smuzhiyun &kpd_eb.common,
1336*4882a593Smuzhiyun &aon_syst_eb.common,
1337*4882a593Smuzhiyun &ap_syst_eb.common,
1338*4882a593Smuzhiyun &aon_tmr_eb.common,
1339*4882a593Smuzhiyun &efuse_eb.common,
1340*4882a593Smuzhiyun &eic_eb.common,
1341*4882a593Smuzhiyun &intc_eb.common,
1342*4882a593Smuzhiyun &adi_eb.common,
1343*4882a593Smuzhiyun &audif_eb.common,
1344*4882a593Smuzhiyun &aud_eb.common,
1345*4882a593Smuzhiyun &vbc_eb.common,
1346*4882a593Smuzhiyun &pin_eb.common,
1347*4882a593Smuzhiyun &ap_wdg_eb.common,
1348*4882a593Smuzhiyun &mm_eb.common,
1349*4882a593Smuzhiyun &aon_apb_ckg_eb.common,
1350*4882a593Smuzhiyun &ca53_ts0_eb.common,
1351*4882a593Smuzhiyun &ca53_ts1_eb.common,
1352*4882a593Smuzhiyun &ca53_dap_eb.common,
1353*4882a593Smuzhiyun &pmu_eb.common,
1354*4882a593Smuzhiyun &thm_eb.common,
1355*4882a593Smuzhiyun &aux0_eb.common,
1356*4882a593Smuzhiyun &aux1_eb.common,
1357*4882a593Smuzhiyun &aux2_eb.common,
1358*4882a593Smuzhiyun &probe_eb.common,
1359*4882a593Smuzhiyun &emc_ref_eb.common,
1360*4882a593Smuzhiyun &ca53_wdg_eb.common,
1361*4882a593Smuzhiyun &ap_tmr1_eb.common,
1362*4882a593Smuzhiyun &ap_tmr2_eb.common,
1363*4882a593Smuzhiyun &disp_emc_eb.common,
1364*4882a593Smuzhiyun &zip_emc_eb.common,
1365*4882a593Smuzhiyun &gsp_emc_eb.common,
1366*4882a593Smuzhiyun &mm_vsp_eb.common,
1367*4882a593Smuzhiyun &mdar_eb.common,
1368*4882a593Smuzhiyun &rtc4m0_cal_eb.common,
1369*4882a593Smuzhiyun &rtc4m1_cal_eb.common,
1370*4882a593Smuzhiyun &djtag_eb.common,
1371*4882a593Smuzhiyun &mbox_eb.common,
1372*4882a593Smuzhiyun &aon_dma_eb.common,
1373*4882a593Smuzhiyun &aon_apb_def_eb.common,
1374*4882a593Smuzhiyun &ca5_ts0_eb.common,
1375*4882a593Smuzhiyun &dbg_eb.common,
1376*4882a593Smuzhiyun &dbg_emc_eb.common,
1377*4882a593Smuzhiyun &cross_trig_eb.common,
1378*4882a593Smuzhiyun &serdes_dphy_eb.common,
1379*4882a593Smuzhiyun &arch_rtc_eb.common,
1380*4882a593Smuzhiyun &kpd_rtc_eb.common,
1381*4882a593Smuzhiyun &aon_syst_rtc_eb.common,
1382*4882a593Smuzhiyun &ap_syst_rtc_eb.common,
1383*4882a593Smuzhiyun &aon_tmr_rtc_eb.common,
1384*4882a593Smuzhiyun &ap_tmr0_rtc_eb.common,
1385*4882a593Smuzhiyun &eic_rtc_eb.common,
1386*4882a593Smuzhiyun &eic_rtcdv5_eb.common,
1387*4882a593Smuzhiyun &ap_wdg_rtc_eb.common,
1388*4882a593Smuzhiyun &ca53_wdg_rtc_eb.common,
1389*4882a593Smuzhiyun &thm_rtc_eb.common,
1390*4882a593Smuzhiyun &athma_rtc_eb.common,
1391*4882a593Smuzhiyun >hma_rtc_eb.common,
1392*4882a593Smuzhiyun &athma_rtc_a_eb.common,
1393*4882a593Smuzhiyun >hma_rtc_a_eb.common,
1394*4882a593Smuzhiyun &ap_tmr1_rtc_eb.common,
1395*4882a593Smuzhiyun &ap_tmr2_rtc_eb.common,
1396*4882a593Smuzhiyun &dxco_lc_rtc_eb.common,
1397*4882a593Smuzhiyun &bb_cal_rtc_eb.common,
1398*4882a593Smuzhiyun &gpu_eb.common,
1399*4882a593Smuzhiyun &disp_eb.common,
1400*4882a593Smuzhiyun &mm_emc_eb.common,
1401*4882a593Smuzhiyun &power_cpu_eb.common,
1402*4882a593Smuzhiyun &hw_i2c_eb.common,
1403*4882a593Smuzhiyun &mm_vsp_emc_eb.common,
1404*4882a593Smuzhiyun &vsp_eb.common,
1405*4882a593Smuzhiyun &cssys_eb.common,
1406*4882a593Smuzhiyun &dmc_eb.common,
1407*4882a593Smuzhiyun &rosc_eb.common,
1408*4882a593Smuzhiyun &s_d_cfg_eb.common,
1409*4882a593Smuzhiyun &s_d_ref_eb.common,
1410*4882a593Smuzhiyun &b_dma_eb.common,
1411*4882a593Smuzhiyun &anlg_eb.common,
1412*4882a593Smuzhiyun &anlg_apb_eb.common,
1413*4882a593Smuzhiyun &bsmtmr_eb.common,
1414*4882a593Smuzhiyun &ap_axi_eb.common,
1415*4882a593Smuzhiyun &ap_intc0_eb.common,
1416*4882a593Smuzhiyun &ap_intc1_eb.common,
1417*4882a593Smuzhiyun &ap_intc2_eb.common,
1418*4882a593Smuzhiyun &ap_intc3_eb.common,
1419*4882a593Smuzhiyun &ap_intc4_eb.common,
1420*4882a593Smuzhiyun &ap_intc5_eb.common,
1421*4882a593Smuzhiyun &scc_eb.common,
1422*4882a593Smuzhiyun &dphy_cfg_eb.common,
1423*4882a593Smuzhiyun &dphy_ref_eb.common,
1424*4882a593Smuzhiyun &cphy_cfg_eb.common,
1425*4882a593Smuzhiyun &otg_ref_eb.common,
1426*4882a593Smuzhiyun &serdes_eb.common,
1427*4882a593Smuzhiyun &aon_ap_emc_eb.common,
1428*4882a593Smuzhiyun };
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_aonapb_gate_hws = {
1431*4882a593Smuzhiyun .hws = {
1432*4882a593Smuzhiyun [CLK_GPIO_EB] = &gpio_eb.common.hw,
1433*4882a593Smuzhiyun [CLK_PWM0_EB] = &pwm0_eb.common.hw,
1434*4882a593Smuzhiyun [CLK_PWM1_EB] = &pwm1_eb.common.hw,
1435*4882a593Smuzhiyun [CLK_PWM2_EB] = &pwm2_eb.common.hw,
1436*4882a593Smuzhiyun [CLK_PWM3_EB] = &pwm3_eb.common.hw,
1437*4882a593Smuzhiyun [CLK_KPD_EB] = &kpd_eb.common.hw,
1438*4882a593Smuzhiyun [CLK_AON_SYST_EB] = &aon_syst_eb.common.hw,
1439*4882a593Smuzhiyun [CLK_AP_SYST_EB] = &ap_syst_eb.common.hw,
1440*4882a593Smuzhiyun [CLK_AON_TMR_EB] = &aon_tmr_eb.common.hw,
1441*4882a593Smuzhiyun [CLK_EFUSE_EB] = &efuse_eb.common.hw,
1442*4882a593Smuzhiyun [CLK_EIC_EB] = &eic_eb.common.hw,
1443*4882a593Smuzhiyun [CLK_INTC_EB] = &intc_eb.common.hw,
1444*4882a593Smuzhiyun [CLK_ADI_EB] = &adi_eb.common.hw,
1445*4882a593Smuzhiyun [CLK_AUDIF_EB] = &audif_eb.common.hw,
1446*4882a593Smuzhiyun [CLK_AUD_EB] = &aud_eb.common.hw,
1447*4882a593Smuzhiyun [CLK_VBC_EB] = &vbc_eb.common.hw,
1448*4882a593Smuzhiyun [CLK_PIN_EB] = &pin_eb.common.hw,
1449*4882a593Smuzhiyun [CLK_AP_WDG_EB] = &ap_wdg_eb.common.hw,
1450*4882a593Smuzhiyun [CLK_MM_EB] = &mm_eb.common.hw,
1451*4882a593Smuzhiyun [CLK_AON_APB_CKG_EB] = &aon_apb_ckg_eb.common.hw,
1452*4882a593Smuzhiyun [CLK_CA53_TS0_EB] = &ca53_ts0_eb.common.hw,
1453*4882a593Smuzhiyun [CLK_CA53_TS1_EB] = &ca53_ts1_eb.common.hw,
1454*4882a593Smuzhiyun [CLK_CS53_DAP_EB] = &ca53_dap_eb.common.hw,
1455*4882a593Smuzhiyun [CLK_PMU_EB] = &pmu_eb.common.hw,
1456*4882a593Smuzhiyun [CLK_THM_EB] = &thm_eb.common.hw,
1457*4882a593Smuzhiyun [CLK_AUX0_EB] = &aux0_eb.common.hw,
1458*4882a593Smuzhiyun [CLK_AUX1_EB] = &aux1_eb.common.hw,
1459*4882a593Smuzhiyun [CLK_AUX2_EB] = &aux2_eb.common.hw,
1460*4882a593Smuzhiyun [CLK_PROBE_EB] = &probe_eb.common.hw,
1461*4882a593Smuzhiyun [CLK_EMC_REF_EB] = &emc_ref_eb.common.hw,
1462*4882a593Smuzhiyun [CLK_CA53_WDG_EB] = &ca53_wdg_eb.common.hw,
1463*4882a593Smuzhiyun [CLK_AP_TMR1_EB] = &ap_tmr1_eb.common.hw,
1464*4882a593Smuzhiyun [CLK_AP_TMR2_EB] = &ap_tmr2_eb.common.hw,
1465*4882a593Smuzhiyun [CLK_DISP_EMC_EB] = &disp_emc_eb.common.hw,
1466*4882a593Smuzhiyun [CLK_ZIP_EMC_EB] = &zip_emc_eb.common.hw,
1467*4882a593Smuzhiyun [CLK_GSP_EMC_EB] = &gsp_emc_eb.common.hw,
1468*4882a593Smuzhiyun [CLK_MM_VSP_EB] = &mm_vsp_eb.common.hw,
1469*4882a593Smuzhiyun [CLK_MDAR_EB] = &mdar_eb.common.hw,
1470*4882a593Smuzhiyun [CLK_RTC4M0_CAL_EB] = &rtc4m0_cal_eb.common.hw,
1471*4882a593Smuzhiyun [CLK_RTC4M1_CAL_EB] = &rtc4m1_cal_eb.common.hw,
1472*4882a593Smuzhiyun [CLK_DJTAG_EB] = &djtag_eb.common.hw,
1473*4882a593Smuzhiyun [CLK_MBOX_EB] = &mbox_eb.common.hw,
1474*4882a593Smuzhiyun [CLK_AON_DMA_EB] = &aon_dma_eb.common.hw,
1475*4882a593Smuzhiyun [CLK_AON_APB_DEF_EB] = &aon_apb_def_eb.common.hw,
1476*4882a593Smuzhiyun [CLK_CA5_TS0_EB] = &ca5_ts0_eb.common.hw,
1477*4882a593Smuzhiyun [CLK_DBG_EB] = &dbg_eb.common.hw,
1478*4882a593Smuzhiyun [CLK_DBG_EMC_EB] = &dbg_emc_eb.common.hw,
1479*4882a593Smuzhiyun [CLK_CROSS_TRIG_EB] = &cross_trig_eb.common.hw,
1480*4882a593Smuzhiyun [CLK_SERDES_DPHY_EB] = &serdes_dphy_eb.common.hw,
1481*4882a593Smuzhiyun [CLK_ARCH_RTC_EB] = &arch_rtc_eb.common.hw,
1482*4882a593Smuzhiyun [CLK_KPD_RTC_EB] = &kpd_rtc_eb.common.hw,
1483*4882a593Smuzhiyun [CLK_AON_SYST_RTC_EB] = &aon_syst_rtc_eb.common.hw,
1484*4882a593Smuzhiyun [CLK_AP_SYST_RTC_EB] = &ap_syst_rtc_eb.common.hw,
1485*4882a593Smuzhiyun [CLK_AON_TMR_RTC_EB] = &aon_tmr_rtc_eb.common.hw,
1486*4882a593Smuzhiyun [CLK_AP_TMR0_RTC_EB] = &ap_tmr0_rtc_eb.common.hw,
1487*4882a593Smuzhiyun [CLK_EIC_RTC_EB] = &eic_rtc_eb.common.hw,
1488*4882a593Smuzhiyun [CLK_EIC_RTCDV5_EB] = &eic_rtcdv5_eb.common.hw,
1489*4882a593Smuzhiyun [CLK_AP_WDG_RTC_EB] = &ap_wdg_rtc_eb.common.hw,
1490*4882a593Smuzhiyun [CLK_CA53_WDG_RTC_EB] = &ca53_wdg_rtc_eb.common.hw,
1491*4882a593Smuzhiyun [CLK_THM_RTC_EB] = &thm_rtc_eb.common.hw,
1492*4882a593Smuzhiyun [CLK_ATHMA_RTC_EB] = &athma_rtc_eb.common.hw,
1493*4882a593Smuzhiyun [CLK_GTHMA_RTC_EB] = >hma_rtc_eb.common.hw,
1494*4882a593Smuzhiyun [CLK_ATHMA_RTC_A_EB] = &athma_rtc_a_eb.common.hw,
1495*4882a593Smuzhiyun [CLK_GTHMA_RTC_A_EB] = >hma_rtc_a_eb.common.hw,
1496*4882a593Smuzhiyun [CLK_AP_TMR1_RTC_EB] = &ap_tmr1_rtc_eb.common.hw,
1497*4882a593Smuzhiyun [CLK_AP_TMR2_RTC_EB] = &ap_tmr2_rtc_eb.common.hw,
1498*4882a593Smuzhiyun [CLK_DXCO_LC_RTC_EB] = &dxco_lc_rtc_eb.common.hw,
1499*4882a593Smuzhiyun [CLK_BB_CAL_RTC_EB] = &bb_cal_rtc_eb.common.hw,
1500*4882a593Smuzhiyun [CLK_GNU_EB] = &gpu_eb.common.hw,
1501*4882a593Smuzhiyun [CLK_DISP_EB] = &disp_eb.common.hw,
1502*4882a593Smuzhiyun [CLK_MM_EMC_EB] = &mm_emc_eb.common.hw,
1503*4882a593Smuzhiyun [CLK_POWER_CPU_EB] = &power_cpu_eb.common.hw,
1504*4882a593Smuzhiyun [CLK_HW_I2C_EB] = &hw_i2c_eb.common.hw,
1505*4882a593Smuzhiyun [CLK_MM_VSP_EMC_EB] = &mm_vsp_emc_eb.common.hw,
1506*4882a593Smuzhiyun [CLK_VSP_EB] = &vsp_eb.common.hw,
1507*4882a593Smuzhiyun [CLK_CSSYS_EB] = &cssys_eb.common.hw,
1508*4882a593Smuzhiyun [CLK_DMC_EB] = &dmc_eb.common.hw,
1509*4882a593Smuzhiyun [CLK_ROSC_EB] = &rosc_eb.common.hw,
1510*4882a593Smuzhiyun [CLK_S_D_CFG_EB] = &s_d_cfg_eb.common.hw,
1511*4882a593Smuzhiyun [CLK_S_D_REF_EB] = &s_d_ref_eb.common.hw,
1512*4882a593Smuzhiyun [CLK_B_DMA_EB] = &b_dma_eb.common.hw,
1513*4882a593Smuzhiyun [CLK_ANLG_EB] = &anlg_eb.common.hw,
1514*4882a593Smuzhiyun [CLK_ANLG_APB_EB] = &anlg_apb_eb.common.hw,
1515*4882a593Smuzhiyun [CLK_BSMTMR_EB] = &bsmtmr_eb.common.hw,
1516*4882a593Smuzhiyun [CLK_AP_AXI_EB] = &ap_axi_eb.common.hw,
1517*4882a593Smuzhiyun [CLK_AP_INTC0_EB] = &ap_intc0_eb.common.hw,
1518*4882a593Smuzhiyun [CLK_AP_INTC1_EB] = &ap_intc1_eb.common.hw,
1519*4882a593Smuzhiyun [CLK_AP_INTC2_EB] = &ap_intc2_eb.common.hw,
1520*4882a593Smuzhiyun [CLK_AP_INTC3_EB] = &ap_intc3_eb.common.hw,
1521*4882a593Smuzhiyun [CLK_AP_INTC4_EB] = &ap_intc4_eb.common.hw,
1522*4882a593Smuzhiyun [CLK_AP_INTC5_EB] = &ap_intc5_eb.common.hw,
1523*4882a593Smuzhiyun [CLK_SCC_EB] = &scc_eb.common.hw,
1524*4882a593Smuzhiyun [CLK_DPHY_CFG_EB] = &dphy_cfg_eb.common.hw,
1525*4882a593Smuzhiyun [CLK_DPHY_REF_EB] = &dphy_ref_eb.common.hw,
1526*4882a593Smuzhiyun [CLK_CPHY_CFG_EB] = &cphy_cfg_eb.common.hw,
1527*4882a593Smuzhiyun [CLK_OTG_REF_EB] = &otg_ref_eb.common.hw,
1528*4882a593Smuzhiyun [CLK_SERDES_EB] = &serdes_eb.common.hw,
1529*4882a593Smuzhiyun [CLK_AON_AP_EMC_EB] = &aon_ap_emc_eb.common.hw,
1530*4882a593Smuzhiyun },
1531*4882a593Smuzhiyun .num = CLK_AON_APB_GATE_NUM,
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_aonapb_gate_desc = {
1535*4882a593Smuzhiyun .clk_clks = sc9863a_aonapb_gate_clks,
1536*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_aonapb_gate_clks),
1537*4882a593Smuzhiyun .hw_clks = &sc9863a_aonapb_gate_hws,
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun /* mm gate clocks */
1541*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mahb_ckg_eb, "mahb-ckg-eb", &mm_ahb.common.hw, 0x0, 0x1000,
1542*4882a593Smuzhiyun BIT(0), 0, 0);
1543*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mdcam_eb, "mdcam-eb", &mm_ahb.common.hw, 0x0, 0x1000,
1544*4882a593Smuzhiyun BIT(1), 0, 0);
1545*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(misp_eb, "misp-eb", &mm_ahb.common.hw, 0x0, 0x1000,
1546*4882a593Smuzhiyun BIT(2), 0, 0);
1547*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mahbcsi_eb, "mahbcsi-eb", &mm_ahb.common.hw, 0x0, 0x1000,
1548*4882a593Smuzhiyun BIT(3), 0, 0);
1549*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mcsi_s_eb, "mcsi-s-eb", &mm_ahb.common.hw, 0x0, 0x1000,
1550*4882a593Smuzhiyun BIT(4), 0, 0);
1551*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_HW(mcsi_t_eb, "mcsi-t-eb", &mm_ahb.common.hw, 0x0, 0x1000,
1552*4882a593Smuzhiyun BIT(5), 0, 0);
1553*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(dcam_axi_eb, "dcam-axi-eb", &mm_ahb.common.hw, 0x8,
1554*4882a593Smuzhiyun BIT(0), 0, 0);
1555*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(isp_axi_eb, "isp-axi-eb", &mm_ahb.common.hw, 0x8,
1556*4882a593Smuzhiyun BIT(1), 0, 0);
1557*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(mcsi_eb, "mcsi-eb", &mm_ahb.common.hw, 0x8,
1558*4882a593Smuzhiyun BIT(2), 0, 0);
1559*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(mcsi_s_ckg_eb, "mcsi-s-ckg-eb", &mm_ahb.common.hw, 0x8,
1560*4882a593Smuzhiyun BIT(3), 0, 0);
1561*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(mcsi_t_ckg_eb, "mcsi-t-ckg-eb", &mm_ahb.common.hw, 0x8,
1562*4882a593Smuzhiyun BIT(4), 0, 0);
1563*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(sensor0_eb, "sensor0-eb", &mm_ahb.common.hw, 0x8,
1564*4882a593Smuzhiyun BIT(5), 0, 0);
1565*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(sensor1_eb, "sensor1-eb", &mm_ahb.common.hw, 0x8,
1566*4882a593Smuzhiyun BIT(6), 0, 0);
1567*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(sensor2_eb, "sensor2-eb", &mm_ahb.common.hw, 0x8,
1568*4882a593Smuzhiyun BIT(7), 0, 0);
1569*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(mcphy_cfg_eb, "mcphy-cfg-eb", &mm_ahb.common.hw, 0x8,
1570*4882a593Smuzhiyun BIT(8), 0, 0);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_mm_gate_clks[] = {
1573*4882a593Smuzhiyun /* address base is 0x60800000 */
1574*4882a593Smuzhiyun &mahb_ckg_eb.common,
1575*4882a593Smuzhiyun &mdcam_eb.common,
1576*4882a593Smuzhiyun &misp_eb.common,
1577*4882a593Smuzhiyun &mahbcsi_eb.common,
1578*4882a593Smuzhiyun &mcsi_s_eb.common,
1579*4882a593Smuzhiyun &mcsi_t_eb.common,
1580*4882a593Smuzhiyun &dcam_axi_eb.common,
1581*4882a593Smuzhiyun &isp_axi_eb.common,
1582*4882a593Smuzhiyun &mcsi_eb.common,
1583*4882a593Smuzhiyun &mcsi_s_ckg_eb.common,
1584*4882a593Smuzhiyun &mcsi_t_ckg_eb.common,
1585*4882a593Smuzhiyun &sensor0_eb.common,
1586*4882a593Smuzhiyun &sensor1_eb.common,
1587*4882a593Smuzhiyun &sensor2_eb.common,
1588*4882a593Smuzhiyun &mcphy_cfg_eb.common,
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_mm_gate_hws = {
1592*4882a593Smuzhiyun .hws = {
1593*4882a593Smuzhiyun [CLK_MAHB_CKG_EB] = &mahb_ckg_eb.common.hw,
1594*4882a593Smuzhiyun [CLK_MDCAM_EB] = &mdcam_eb.common.hw,
1595*4882a593Smuzhiyun [CLK_MISP_EB] = &misp_eb.common.hw,
1596*4882a593Smuzhiyun [CLK_MAHBCSI_EB] = &mahbcsi_eb.common.hw,
1597*4882a593Smuzhiyun [CLK_MCSI_S_EB] = &mcsi_s_eb.common.hw,
1598*4882a593Smuzhiyun [CLK_MCSI_T_EB] = &mcsi_t_eb.common.hw,
1599*4882a593Smuzhiyun [CLK_DCAM_AXI_EB] = &dcam_axi_eb.common.hw,
1600*4882a593Smuzhiyun [CLK_ISP_AXI_EB] = &isp_axi_eb.common.hw,
1601*4882a593Smuzhiyun [CLK_MCSI_EB] = &mcsi_eb.common.hw,
1602*4882a593Smuzhiyun [CLK_MCSI_S_CKG_EB] = &mcsi_s_ckg_eb.common.hw,
1603*4882a593Smuzhiyun [CLK_MCSI_T_CKG_EB] = &mcsi_t_ckg_eb.common.hw,
1604*4882a593Smuzhiyun [CLK_SENSOR0_EB] = &sensor0_eb.common.hw,
1605*4882a593Smuzhiyun [CLK_SENSOR1_EB] = &sensor1_eb.common.hw,
1606*4882a593Smuzhiyun [CLK_SENSOR2_EB] = &sensor2_eb.common.hw,
1607*4882a593Smuzhiyun [CLK_MCPHY_CFG_EB] = &mcphy_cfg_eb.common.hw,
1608*4882a593Smuzhiyun },
1609*4882a593Smuzhiyun .num = CLK_MM_GATE_NUM,
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_mm_gate_desc = {
1613*4882a593Smuzhiyun .clk_clks = sc9863a_mm_gate_clks,
1614*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_mm_gate_clks),
1615*4882a593Smuzhiyun .hw_clks = &sc9863a_mm_gate_hws,
1616*4882a593Smuzhiyun };
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun /* camera sensor clocks */
1619*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(mipi_csi_clk, "mipi-csi-clk", &mahb_ckg_eb.common.hw,
1620*4882a593Smuzhiyun 0x20, BIT(16), 0, SPRD_GATE_NON_AON);
1621*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(mipi_csi_s_clk, "mipi-csi-s-clk", &mahb_ckg_eb.common.hw,
1622*4882a593Smuzhiyun 0x24, BIT(16), 0, SPRD_GATE_NON_AON);
1623*4882a593Smuzhiyun static SPRD_GATE_CLK_HW(mipi_csi_m_clk, "mipi-csi-m-clk", &mahb_ckg_eb.common.hw,
1624*4882a593Smuzhiyun 0x28, BIT(16), 0, SPRD_GATE_NON_AON);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_mm_clk_clks[] = {
1627*4882a593Smuzhiyun /* address base is 0x60900000 */
1628*4882a593Smuzhiyun &mipi_csi_clk.common,
1629*4882a593Smuzhiyun &mipi_csi_s_clk.common,
1630*4882a593Smuzhiyun &mipi_csi_m_clk.common,
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_mm_clk_hws = {
1634*4882a593Smuzhiyun .hws = {
1635*4882a593Smuzhiyun [CLK_MIPI_CSI] = &mipi_csi_clk.common.hw,
1636*4882a593Smuzhiyun [CLK_MIPI_CSI_S] = &mipi_csi_s_clk.common.hw,
1637*4882a593Smuzhiyun [CLK_MIPI_CSI_M] = &mipi_csi_m_clk.common.hw,
1638*4882a593Smuzhiyun },
1639*4882a593Smuzhiyun .num = CLK_MM_CLK_NUM,
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_mm_clk_desc = {
1643*4882a593Smuzhiyun .clk_clks = sc9863a_mm_clk_clks,
1644*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_mm_clk_clks),
1645*4882a593Smuzhiyun .hw_clks = &sc9863a_mm_clk_hws,
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(sim0_eb, "sim0-eb", "ext-26m", 0x0,
1649*4882a593Smuzhiyun 0x1000, BIT(0), 0, 0);
1650*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(iis0_eb, "iis0-eb", "ext-26m", 0x0,
1651*4882a593Smuzhiyun 0x1000, BIT(1), 0, 0);
1652*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(iis1_eb, "iis1-eb", "ext-26m", 0x0,
1653*4882a593Smuzhiyun 0x1000, BIT(2), 0, 0);
1654*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(iis2_eb, "iis2-eb", "ext-26m", 0x0,
1655*4882a593Smuzhiyun 0x1000, BIT(3), 0, 0);
1656*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(spi0_eb, "spi0-eb", "ext-26m", 0x0,
1657*4882a593Smuzhiyun 0x1000, BIT(5), 0, 0);
1658*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(spi1_eb, "spi1-eb", "ext-26m", 0x0,
1659*4882a593Smuzhiyun 0x1000, BIT(6), 0, 0);
1660*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(spi2_eb, "spi2-eb", "ext-26m", 0x0,
1661*4882a593Smuzhiyun 0x1000, BIT(7), 0, 0);
1662*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(i2c0_eb, "i2c0-eb", "ext-26m", 0x0,
1663*4882a593Smuzhiyun 0x1000, BIT(8), 0, 0);
1664*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(i2c1_eb, "i2c1-eb", "ext-26m", 0x0,
1665*4882a593Smuzhiyun 0x1000, BIT(9), 0, 0);
1666*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(i2c2_eb, "i2c2-eb", "ext-26m", 0x0,
1667*4882a593Smuzhiyun 0x1000, BIT(10), 0, 0);
1668*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(i2c3_eb, "i2c3-eb", "ext-26m", 0x0,
1669*4882a593Smuzhiyun 0x1000, BIT(11), 0, 0);
1670*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(i2c4_eb, "i2c4-eb", "ext-26m", 0x0,
1671*4882a593Smuzhiyun 0x1000, BIT(12), 0, 0);
1672*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(uart0_eb, "uart0-eb", "ext-26m", 0x0,
1673*4882a593Smuzhiyun 0x1000, BIT(13), 0, 0);
1674*4882a593Smuzhiyun /* uart1_eb is for console, don't gate even if unused */
1675*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(uart1_eb, "uart1-eb", "ext-26m", 0x0,
1676*4882a593Smuzhiyun 0x1000, BIT(14), CLK_IGNORE_UNUSED, 0);
1677*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(uart2_eb, "uart2-eb", "ext-26m", 0x0,
1678*4882a593Smuzhiyun 0x1000, BIT(15), 0, 0);
1679*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(uart3_eb, "uart3-eb", "ext-26m", 0x0,
1680*4882a593Smuzhiyun 0x1000, BIT(16), 0, 0);
1681*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(uart4_eb, "uart4-eb", "ext-26m", 0x0,
1682*4882a593Smuzhiyun 0x1000, BIT(17), 0, 0);
1683*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(sim0_32k_eb, "sim0_32k-eb", "ext-26m", 0x0,
1684*4882a593Smuzhiyun 0x1000, BIT(18), 0, 0);
1685*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(spi3_eb, "spi3-eb", "ext-26m", 0x0,
1686*4882a593Smuzhiyun 0x1000, BIT(19), 0, 0);
1687*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(i2c5_eb, "i2c5-eb", "ext-26m", 0x0,
1688*4882a593Smuzhiyun 0x1000, BIT(20), 0, 0);
1689*4882a593Smuzhiyun static SPRD_SC_GATE_CLK_FW_NAME(i2c6_eb, "i2c6-eb", "ext-26m", 0x0,
1690*4882a593Smuzhiyun 0x1000, BIT(21), 0, 0);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun static struct sprd_clk_common *sc9863a_apapb_gate[] = {
1693*4882a593Smuzhiyun /* address base is 0x71300000 */
1694*4882a593Smuzhiyun &sim0_eb.common,
1695*4882a593Smuzhiyun &iis0_eb.common,
1696*4882a593Smuzhiyun &iis1_eb.common,
1697*4882a593Smuzhiyun &iis2_eb.common,
1698*4882a593Smuzhiyun &spi0_eb.common,
1699*4882a593Smuzhiyun &spi1_eb.common,
1700*4882a593Smuzhiyun &spi2_eb.common,
1701*4882a593Smuzhiyun &i2c0_eb.common,
1702*4882a593Smuzhiyun &i2c1_eb.common,
1703*4882a593Smuzhiyun &i2c2_eb.common,
1704*4882a593Smuzhiyun &i2c3_eb.common,
1705*4882a593Smuzhiyun &i2c4_eb.common,
1706*4882a593Smuzhiyun &uart0_eb.common,
1707*4882a593Smuzhiyun &uart1_eb.common,
1708*4882a593Smuzhiyun &uart2_eb.common,
1709*4882a593Smuzhiyun &uart3_eb.common,
1710*4882a593Smuzhiyun &uart4_eb.common,
1711*4882a593Smuzhiyun &sim0_32k_eb.common,
1712*4882a593Smuzhiyun &spi3_eb.common,
1713*4882a593Smuzhiyun &i2c5_eb.common,
1714*4882a593Smuzhiyun &i2c6_eb.common,
1715*4882a593Smuzhiyun };
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9863a_apapb_gate_hws = {
1718*4882a593Smuzhiyun .hws = {
1719*4882a593Smuzhiyun [CLK_SIM0_EB] = &sim0_eb.common.hw,
1720*4882a593Smuzhiyun [CLK_IIS0_EB] = &iis0_eb.common.hw,
1721*4882a593Smuzhiyun [CLK_IIS1_EB] = &iis1_eb.common.hw,
1722*4882a593Smuzhiyun [CLK_IIS2_EB] = &iis2_eb.common.hw,
1723*4882a593Smuzhiyun [CLK_SPI0_EB] = &spi0_eb.common.hw,
1724*4882a593Smuzhiyun [CLK_SPI1_EB] = &spi1_eb.common.hw,
1725*4882a593Smuzhiyun [CLK_SPI2_EB] = &spi2_eb.common.hw,
1726*4882a593Smuzhiyun [CLK_I2C0_EB] = &i2c0_eb.common.hw,
1727*4882a593Smuzhiyun [CLK_I2C1_EB] = &i2c1_eb.common.hw,
1728*4882a593Smuzhiyun [CLK_I2C2_EB] = &i2c2_eb.common.hw,
1729*4882a593Smuzhiyun [CLK_I2C3_EB] = &i2c3_eb.common.hw,
1730*4882a593Smuzhiyun [CLK_I2C4_EB] = &i2c4_eb.common.hw,
1731*4882a593Smuzhiyun [CLK_UART0_EB] = &uart0_eb.common.hw,
1732*4882a593Smuzhiyun [CLK_UART1_EB] = &uart1_eb.common.hw,
1733*4882a593Smuzhiyun [CLK_UART2_EB] = &uart2_eb.common.hw,
1734*4882a593Smuzhiyun [CLK_UART3_EB] = &uart3_eb.common.hw,
1735*4882a593Smuzhiyun [CLK_UART4_EB] = &uart4_eb.common.hw,
1736*4882a593Smuzhiyun [CLK_SIM0_32K_EB] = &sim0_32k_eb.common.hw,
1737*4882a593Smuzhiyun [CLK_SPI3_EB] = &spi3_eb.common.hw,
1738*4882a593Smuzhiyun [CLK_I2C5_EB] = &i2c5_eb.common.hw,
1739*4882a593Smuzhiyun [CLK_I2C6_EB] = &i2c6_eb.common.hw,
1740*4882a593Smuzhiyun },
1741*4882a593Smuzhiyun .num = CLK_AP_APB_GATE_NUM,
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun static const struct sprd_clk_desc sc9863a_apapb_gate_desc = {
1745*4882a593Smuzhiyun .clk_clks = sc9863a_apapb_gate,
1746*4882a593Smuzhiyun .num_clk_clks = ARRAY_SIZE(sc9863a_apapb_gate),
1747*4882a593Smuzhiyun .hw_clks = &sc9863a_apapb_gate_hws,
1748*4882a593Smuzhiyun };
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun static const struct of_device_id sprd_sc9863a_clk_ids[] = {
1751*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-ap-clk", /* 0x21500000 */
1752*4882a593Smuzhiyun .data = &sc9863a_ap_clk_desc },
1753*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-pmu-gate", /* 0x402b0000 */
1754*4882a593Smuzhiyun .data = &sc9863a_pmu_gate_desc },
1755*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-pll", /* 0x40353000 */
1756*4882a593Smuzhiyun .data = &sc9863a_pll_desc },
1757*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-mpll", /* 0x40359000 */
1758*4882a593Smuzhiyun .data = &sc9863a_mpll_desc },
1759*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-rpll", /* 0x4035c000 */
1760*4882a593Smuzhiyun .data = &sc9863a_rpll_desc },
1761*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-dpll", /* 0x40363000 */
1762*4882a593Smuzhiyun .data = &sc9863a_dpll_desc },
1763*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-aon-clk", /* 0x402d0000 */
1764*4882a593Smuzhiyun .data = &sc9863a_aon_clk_desc },
1765*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-apahb-gate", /* 0x20e00000 */
1766*4882a593Smuzhiyun .data = &sc9863a_apahb_gate_desc },
1767*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-aonapb-gate", /* 0x402e0000 */
1768*4882a593Smuzhiyun .data = &sc9863a_aonapb_gate_desc },
1769*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-mm-gate", /* 0x60800000 */
1770*4882a593Smuzhiyun .data = &sc9863a_mm_gate_desc },
1771*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-mm-clk", /* 0x60900000 */
1772*4882a593Smuzhiyun .data = &sc9863a_mm_clk_desc },
1773*4882a593Smuzhiyun { .compatible = "sprd,sc9863a-apapb-gate", /* 0x71300000 */
1774*4882a593Smuzhiyun .data = &sc9863a_apapb_gate_desc },
1775*4882a593Smuzhiyun { }
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_sc9863a_clk_ids);
1778*4882a593Smuzhiyun
sc9863a_clk_probe(struct platform_device * pdev)1779*4882a593Smuzhiyun static int sc9863a_clk_probe(struct platform_device *pdev)
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun const struct sprd_clk_desc *desc;
1782*4882a593Smuzhiyun int ret;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun desc = device_get_match_data(&pdev->dev);
1785*4882a593Smuzhiyun if (!desc)
1786*4882a593Smuzhiyun return -ENODEV;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun ret = sprd_clk_regmap_init(pdev, desc);
1789*4882a593Smuzhiyun if (ret)
1790*4882a593Smuzhiyun return ret;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun return sprd_clk_probe(&pdev->dev, desc->hw_clks);
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun static struct platform_driver sc9863a_clk_driver = {
1796*4882a593Smuzhiyun .probe = sc9863a_clk_probe,
1797*4882a593Smuzhiyun .driver = {
1798*4882a593Smuzhiyun .name = "sc9863a-clk",
1799*4882a593Smuzhiyun .of_match_table = sprd_sc9863a_clk_ids,
1800*4882a593Smuzhiyun },
1801*4882a593Smuzhiyun };
1802*4882a593Smuzhiyun module_platform_driver(sc9863a_clk_driver);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum SC9863A Clock Driver");
1805*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1806