xref: /OK3568_Linux_fs/kernel/drivers/clk/sprd/sc9860-clk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Spreatrum SC9860 clock driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2017 Spreadtrum, Inc.
6*4882a593Smuzhiyun // Author: Chunyan Zhang <chunyan.zhang@spreadtrum.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <dt-bindings/clock/sprd,sc9860-clk.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun #include "composite.h"
20*4882a593Smuzhiyun #include "div.h"
21*4882a593Smuzhiyun #include "gate.h"
22*4882a593Smuzhiyun #include "mux.h"
23*4882a593Smuzhiyun #include "pll.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_4m,		"fac-4m",	"ext-26m",
26*4882a593Smuzhiyun 			6, 1, 0);
27*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_2m,		"fac-2m",	"ext-26m",
28*4882a593Smuzhiyun 			13, 1, 0);
29*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_1m,		"fac-1m",	"ext-26m",
30*4882a593Smuzhiyun 			26, 1, 0);
31*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_250k,	"fac-250k",	"ext-26m",
32*4882a593Smuzhiyun 			104, 1, 0);
33*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_rpll0_26m,	"rpll0-26m",	"ext-26m",
34*4882a593Smuzhiyun 			1, 1, 0);
35*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_rpll1_26m,	"rpll1-26m",	"ext-26m",
36*4882a593Smuzhiyun 			1, 1, 0);
37*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_rco_25m,	"rco-25m",	"ext-rc0-100m",
38*4882a593Smuzhiyun 			4, 1, 0);
39*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_rco_4m,	"rco-4m",	"ext-rc0-100m",
40*4882a593Smuzhiyun 			25, 1, 0);
41*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_rco_2m,	"rco-2m",	"ext-rc0-100m",
42*4882a593Smuzhiyun 			50, 1, 0);
43*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_3k2,	"fac-3k2",	"ext-32k",
44*4882a593Smuzhiyun 			10, 1, 0);
45*4882a593Smuzhiyun static CLK_FIXED_FACTOR(fac_1k,		"fac-1k",	"ext-32k",
46*4882a593Smuzhiyun 			32, 1, 0);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(mpll0_gate,	"mpll0-gate",	"ext-26m", 0xb0,
49*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
50*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(mpll1_gate,	"mpll1-gate",	"ext-26m", 0xb0,
51*4882a593Smuzhiyun 		     0x1000, BIT(18), CLK_IGNORE_UNUSED, 0);
52*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dpll0_gate,	"dpll0-gate",	"ext-26m", 0xb4,
53*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
54*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dpll1_gate,	"dpll1-gate",	"ext-26m", 0xb4,
55*4882a593Smuzhiyun 		     0x1000, BIT(18), CLK_IGNORE_UNUSED, 0);
56*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ltepll0_gate,	"ltepll0-gate",	"ext-26m", 0xb8,
57*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
58*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(twpll_gate,	"twpll-gate",	"ext-26m", 0xbc,
59*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
60*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ltepll1_gate,	"ltepll1-gate",	"ext-26m", 0x10c,
61*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
62*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(rpll0_gate,	"rpll0-gate",	"ext-26m", 0x16c,
63*4882a593Smuzhiyun 		     0x1000, BIT(2), 0, 0);
64*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(rpll1_gate,	"rpll1-gate",	"ext-26m", 0x16c,
65*4882a593Smuzhiyun 		     0x1000, BIT(18), 0, 0);
66*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(cppll_gate,	"cppll-gate",	"ext-26m", 0x2b4,
67*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
68*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gpll_gate,	"gpll-gate",	"ext-26m", 0x32c,
69*4882a593Smuzhiyun 		0x1000, BIT(0), CLK_IGNORE_UNUSED, CLK_GATE_SET_TO_DISABLE);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_pmu_gate_clks[] = {
72*4882a593Smuzhiyun 	/* address base is 0x402b0000 */
73*4882a593Smuzhiyun 	&mpll0_gate.common,
74*4882a593Smuzhiyun 	&mpll1_gate.common,
75*4882a593Smuzhiyun 	&dpll0_gate.common,
76*4882a593Smuzhiyun 	&dpll1_gate.common,
77*4882a593Smuzhiyun 	&ltepll0_gate.common,
78*4882a593Smuzhiyun 	&twpll_gate.common,
79*4882a593Smuzhiyun 	&ltepll1_gate.common,
80*4882a593Smuzhiyun 	&rpll0_gate.common,
81*4882a593Smuzhiyun 	&rpll1_gate.common,
82*4882a593Smuzhiyun 	&cppll_gate.common,
83*4882a593Smuzhiyun 	&gpll_gate.common,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_pmu_gate_hws = {
87*4882a593Smuzhiyun 	.hws	= {
88*4882a593Smuzhiyun 		[CLK_FAC_4M]		= &fac_4m.hw,
89*4882a593Smuzhiyun 		[CLK_FAC_2M]		= &fac_2m.hw,
90*4882a593Smuzhiyun 		[CLK_FAC_1M]		= &fac_1m.hw,
91*4882a593Smuzhiyun 		[CLK_FAC_250K]		= &fac_250k.hw,
92*4882a593Smuzhiyun 		[CLK_FAC_RPLL0_26M]	= &fac_rpll0_26m.hw,
93*4882a593Smuzhiyun 		[CLK_FAC_RPLL1_26M]	= &fac_rpll1_26m.hw,
94*4882a593Smuzhiyun 		[CLK_FAC_RCO25M]	= &fac_rco_25m.hw,
95*4882a593Smuzhiyun 		[CLK_FAC_RCO4M]		= &fac_rco_4m.hw,
96*4882a593Smuzhiyun 		[CLK_FAC_RCO2M]		= &fac_rco_2m.hw,
97*4882a593Smuzhiyun 		[CLK_FAC_3K2]		= &fac_3k2.hw,
98*4882a593Smuzhiyun 		[CLK_FAC_1K]		= &fac_1k.hw,
99*4882a593Smuzhiyun 		[CLK_MPLL0_GATE]	= &mpll0_gate.common.hw,
100*4882a593Smuzhiyun 		[CLK_MPLL1_GATE]	= &mpll1_gate.common.hw,
101*4882a593Smuzhiyun 		[CLK_DPLL0_GATE]	= &dpll0_gate.common.hw,
102*4882a593Smuzhiyun 		[CLK_DPLL1_GATE]	= &dpll1_gate.common.hw,
103*4882a593Smuzhiyun 		[CLK_LTEPLL0_GATE]	= &ltepll0_gate.common.hw,
104*4882a593Smuzhiyun 		[CLK_TWPLL_GATE]	= &twpll_gate.common.hw,
105*4882a593Smuzhiyun 		[CLK_LTEPLL1_GATE]	= &ltepll1_gate.common.hw,
106*4882a593Smuzhiyun 		[CLK_RPLL0_GATE]	= &rpll0_gate.common.hw,
107*4882a593Smuzhiyun 		[CLK_RPLL1_GATE]	= &rpll1_gate.common.hw,
108*4882a593Smuzhiyun 		[CLK_CPPLL_GATE]	= &cppll_gate.common.hw,
109*4882a593Smuzhiyun 		[CLK_GPLL_GATE]		= &gpll_gate.common.hw,
110*4882a593Smuzhiyun 	},
111*4882a593Smuzhiyun 	.num	= CLK_PMU_GATE_NUM,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_pmu_gate_desc = {
115*4882a593Smuzhiyun 	.clk_clks	= sc9860_pmu_gate_clks,
116*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_pmu_gate_clks),
117*4882a593Smuzhiyun 	.hw_clks        = &sc9860_pmu_gate_hws,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* GPLL/LPLL/DPLL/RPLL/CPLL */
121*4882a593Smuzhiyun static const u64 itable1[4] = {3, 780000000, 988000000, 1196000000};
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* TWPLL/MPLL0/MPLL1 */
124*4882a593Smuzhiyun static const u64 itable2[4] = {3, 1638000000, 2080000000, 2600000000UL};
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct clk_bit_field f_mpll0[PLL_FACT_MAX] = {
127*4882a593Smuzhiyun 	{ .shift = 20,	.width = 1 },	/* lock_done	*/
128*4882a593Smuzhiyun 	{ .shift = 19,	.width = 1 },	/* div_s	*/
129*4882a593Smuzhiyun 	{ .shift = 18,	.width = 1 },	/* mod_en	*/
130*4882a593Smuzhiyun 	{ .shift = 17,	.width = 1 },	/* sdm_en	*/
131*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
132*4882a593Smuzhiyun 	{ .shift = 11,	.width = 2 },	/* ibias	*/
133*4882a593Smuzhiyun 	{ .shift = 0,	.width = 7 },	/* n		*/
134*4882a593Smuzhiyun 	{ .shift = 57,	.width = 7 },	/* nint		*/
135*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
136*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* prediv	*/
137*4882a593Smuzhiyun 	{ .shift = 56,	.width = 1 },	/* postdiv	*/
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_K_FVCO(mpll0_clk, "mpll0", "mpll0-gate", 0x24,
140*4882a593Smuzhiyun 				   2, itable2, f_mpll0, 200,
141*4882a593Smuzhiyun 				   1000, 1000, 1, 1300000000);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const struct clk_bit_field f_mpll1[PLL_FACT_MAX] = {
144*4882a593Smuzhiyun 	{ .shift = 20,	.width = 1 },	/* lock_done	*/
145*4882a593Smuzhiyun 	{ .shift = 19,	.width = 1 },	/* div_s	*/
146*4882a593Smuzhiyun 	{ .shift = 18,	.width = 1 },	/* mod_en	*/
147*4882a593Smuzhiyun 	{ .shift = 17,	.width = 1 },	/* sdm_en	*/
148*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
149*4882a593Smuzhiyun 	{ .shift = 11,	.width = 2 },	/* ibias	*/
150*4882a593Smuzhiyun 	{ .shift = 0,	.width = 7 },	/* n		*/
151*4882a593Smuzhiyun 	{ .shift = 57,	.width = 7 },	/* nint		*/
152*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
153*4882a593Smuzhiyun 	{ .shift = 56,	.width = 1 },	/* prediv	*/
154*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* postdiv	*/
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(mpll1_clk, "mpll1", "mpll1-gate", 0x2c,
157*4882a593Smuzhiyun 			       2, itable2, f_mpll1, 200);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static const struct clk_bit_field f_dpll[PLL_FACT_MAX] = {
160*4882a593Smuzhiyun 	{ .shift = 16,	.width = 1 },	/* lock_done	*/
161*4882a593Smuzhiyun 	{ .shift = 15,	.width = 1 },	/* div_s	*/
162*4882a593Smuzhiyun 	{ .shift = 14,	.width = 1 },	/* mod_en	*/
163*4882a593Smuzhiyun 	{ .shift = 13,	.width = 1 },	/* sdm_en	*/
164*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
165*4882a593Smuzhiyun 	{ .shift = 8,	.width = 2 },	/* ibias	*/
166*4882a593Smuzhiyun 	{ .shift = 0,	.width = 7 },	/* n		*/
167*4882a593Smuzhiyun 	{ .shift = 57,	.width = 7 },	/* nint		*/
168*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
169*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* prediv	*/
170*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* postdiv	*/
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(dpll0_clk, "dpll0", "dpll0-gate", 0x34,
173*4882a593Smuzhiyun 			       2, itable1, f_dpll, 200);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(dpll1_clk, "dpll1", "dpll1-gate", 0x3c,
176*4882a593Smuzhiyun 			       2, itable1, f_dpll, 200);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const struct clk_bit_field f_rpll[PLL_FACT_MAX] = {
179*4882a593Smuzhiyun 	{ .shift = 0,	.width = 1 },	/* lock_done	*/
180*4882a593Smuzhiyun 	{ .shift = 3,	.width = 1 },	/* div_s	*/
181*4882a593Smuzhiyun 	{ .shift = 80,	.width = 1 },	/* mod_en	*/
182*4882a593Smuzhiyun 	{ .shift = 81,	.width = 1 },	/* sdm_en	*/
183*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
184*4882a593Smuzhiyun 	{ .shift = 14,	.width = 2 },	/* ibias	*/
185*4882a593Smuzhiyun 	{ .shift = 16,	.width = 7 },	/* n		*/
186*4882a593Smuzhiyun 	{ .shift = 4,	.width = 7 },	/* nint		*/
187*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
188*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* prediv	*/
189*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* postdiv	*/
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(rpll0_clk, "rpll0", "rpll0-gate", 0x44,
192*4882a593Smuzhiyun 			       3, itable1, f_rpll, 200);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(rpll1_clk, "rpll1", "rpll1-gate", 0x50,
195*4882a593Smuzhiyun 			       3, itable1, f_rpll, 200);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const struct clk_bit_field f_twpll[PLL_FACT_MAX] = {
198*4882a593Smuzhiyun 	{ .shift = 21,	.width = 1 },	/* lock_done	*/
199*4882a593Smuzhiyun 	{ .shift = 20,	.width = 1 },	/* div_s	*/
200*4882a593Smuzhiyun 	{ .shift = 19,	.width = 1 },	/* mod_en	*/
201*4882a593Smuzhiyun 	{ .shift = 18,	.width = 1 },	/* sdm_en	*/
202*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
203*4882a593Smuzhiyun 	{ .shift = 13,	.width = 2 },	/* ibias	*/
204*4882a593Smuzhiyun 	{ .shift = 0,	.width = 7 },	/* n		*/
205*4882a593Smuzhiyun 	{ .shift = 57,	.width = 7 },	/* nint		*/
206*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
207*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* prediv	*/
208*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* postdiv	*/
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(twpll_clk, "twpll", "twpll-gate", 0x5c,
211*4882a593Smuzhiyun 			       2, itable2, f_twpll, 200);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const struct clk_bit_field f_ltepll[PLL_FACT_MAX] = {
214*4882a593Smuzhiyun 	{ .shift = 31,	.width = 1 },	/* lock_done	*/
215*4882a593Smuzhiyun 	{ .shift = 27,	.width = 1 },	/* div_s	*/
216*4882a593Smuzhiyun 	{ .shift = 26,	.width = 1 },	/* mod_en	*/
217*4882a593Smuzhiyun 	{ .shift = 25,	.width = 1 },	/* sdm_en	*/
218*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
219*4882a593Smuzhiyun 	{ .shift = 20,	.width = 2 },	/* ibias	*/
220*4882a593Smuzhiyun 	{ .shift = 0,	.width = 7 },	/* n		*/
221*4882a593Smuzhiyun 	{ .shift = 57,	.width = 7 },	/* nint		*/
222*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
223*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* prediv	*/
224*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* postdiv	*/
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(ltepll0_clk, "ltepll0", "ltepll0-gate",
227*4882a593Smuzhiyun 			       0x64, 2, itable1,
228*4882a593Smuzhiyun 			       f_ltepll, 200);
229*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(ltepll1_clk, "ltepll1", "ltepll1-gate",
230*4882a593Smuzhiyun 			       0x6c, 2, itable1,
231*4882a593Smuzhiyun 			       f_ltepll, 200);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static const struct clk_bit_field f_gpll[PLL_FACT_MAX] = {
234*4882a593Smuzhiyun 	{ .shift = 18,	.width = 1 },	/* lock_done	*/
235*4882a593Smuzhiyun 	{ .shift = 15,	.width = 1 },	/* div_s	*/
236*4882a593Smuzhiyun 	{ .shift = 14,	.width = 1 },	/* mod_en	*/
237*4882a593Smuzhiyun 	{ .shift = 13,	.width = 1 },	/* sdm_en	*/
238*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
239*4882a593Smuzhiyun 	{ .shift = 8,	.width = 2 },	/* ibias	*/
240*4882a593Smuzhiyun 	{ .shift = 0,	.width = 7 },	/* n		*/
241*4882a593Smuzhiyun 	{ .shift = 57,	.width = 7 },	/* nint		*/
242*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
243*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* prediv	*/
244*4882a593Smuzhiyun 	{ .shift = 17,	.width = 1 },	/* postdiv	*/
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_K_FVCO(gpll_clk, "gpll", "gpll-gate", 0x9c,
247*4882a593Smuzhiyun 				   2, itable1, f_gpll, 200,
248*4882a593Smuzhiyun 				   1000, 1000, 1, 600000000);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct clk_bit_field f_cppll[PLL_FACT_MAX] = {
251*4882a593Smuzhiyun 	{ .shift = 17,	.width = 1 },	/* lock_done	*/
252*4882a593Smuzhiyun 	{ .shift = 15,	.width = 1 },	/* div_s	*/
253*4882a593Smuzhiyun 	{ .shift = 14,	.width = 1 },	/* mod_en	*/
254*4882a593Smuzhiyun 	{ .shift = 13,	.width = 1 },	/* sdm_en	*/
255*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* refin	*/
256*4882a593Smuzhiyun 	{ .shift = 8,	.width = 2 },	/* ibias	*/
257*4882a593Smuzhiyun 	{ .shift = 0,	.width = 7 },	/* n		*/
258*4882a593Smuzhiyun 	{ .shift = 57,	.width = 7 },	/* nint		*/
259*4882a593Smuzhiyun 	{ .shift = 32,	.width = 23},	/* kint		*/
260*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* prediv	*/
261*4882a593Smuzhiyun 	{ .shift = 0,	.width = 0 },	/* postdiv	*/
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun static SPRD_PLL_WITH_ITABLE_1K(cppll_clk, "cppll", "cppll-gate", 0xc4,
264*4882a593Smuzhiyun 			       2, itable1, f_cppll, 200);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static CLK_FIXED_FACTOR(gpll_42m5, "gpll-42m5", "gpll", 20, 1, 0);
267*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_768m, "twpll-768m", "twpll", 2, 1, 0);
268*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_384m, "twpll-384m", "twpll", 4, 1, 0);
269*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_192m, "twpll-192m", "twpll", 8, 1, 0);
270*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_96m, "twpll-96m", "twpll", 16, 1, 0);
271*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_48m, "twpll-48m", "twpll", 32, 1, 0);
272*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_24m, "twpll-24m", "twpll", 64, 1, 0);
273*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_12m, "twpll-12m", "twpll", 128, 1, 0);
274*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_512m, "twpll-512m", "twpll", 3, 1, 0);
275*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_256m, "twpll-256m", "twpll", 6, 1, 0);
276*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_128m, "twpll-128m", "twpll", 12, 1, 0);
277*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_64m, "twpll-64m", "twpll", 24, 1, 0);
278*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_307m2, "twpll-307m2", "twpll", 5, 1, 0);
279*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_153m6, "twpll-153m6", "twpll", 10, 1, 0);
280*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_76m8, "twpll-76m8", "twpll", 20, 1, 0);
281*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_51m2, "twpll-51m2", "twpll", 30, 1, 0);
282*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_38m4, "twpll-38m4", "twpll", 40, 1, 0);
283*4882a593Smuzhiyun static CLK_FIXED_FACTOR(twpll_19m2, "twpll-19m2", "twpll", 80, 1, 0);
284*4882a593Smuzhiyun static CLK_FIXED_FACTOR(l0_614m4, "l0-614m4", "ltepll0", 2, 1, 0);
285*4882a593Smuzhiyun static CLK_FIXED_FACTOR(l0_409m6, "l0-409m6", "ltepll0", 3, 1, 0);
286*4882a593Smuzhiyun static CLK_FIXED_FACTOR(l0_38m, "l0-38m", "ltepll0", 32, 1, 0);
287*4882a593Smuzhiyun static CLK_FIXED_FACTOR(l1_38m, "l1-38m", "ltepll1", 32, 1, 0);
288*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll0_192m, "rpll0-192m", "rpll0", 6, 1, 0);
289*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll0_96m, "rpll0-96m", "rpll0", 12, 1, 0);
290*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll0_48m, "rpll0-48m", "rpll0", 24, 1, 0);
291*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll1_468m, "rpll1-468m", "rpll1", 2, 1, 0);
292*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll1_192m, "rpll1-192m", "rpll1", 6, 1, 0);
293*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll1_96m, "rpll1-96m", "rpll1", 12, 1, 0);
294*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll1_64m, "rpll1-64m", "rpll1", 18, 1, 0);
295*4882a593Smuzhiyun static CLK_FIXED_FACTOR(rpll1_48m, "rpll1-48m", "rpll1", 24, 1, 0);
296*4882a593Smuzhiyun static CLK_FIXED_FACTOR(dpll0_50m, "dpll0-50m", "dpll0", 16, 1, 0);
297*4882a593Smuzhiyun static CLK_FIXED_FACTOR(dpll1_50m, "dpll1-50m", "dpll1", 16, 1, 0);
298*4882a593Smuzhiyun static CLK_FIXED_FACTOR(cppll_50m, "cppll-50m", "cppll", 18, 1, 0);
299*4882a593Smuzhiyun static CLK_FIXED_FACTOR(m0_39m, "m0-39m", "mpll0", 32, 1, 0);
300*4882a593Smuzhiyun static CLK_FIXED_FACTOR(m1_63m, "m1-63m", "mpll1", 32, 1, 0);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_pll_clks[] = {
303*4882a593Smuzhiyun 	/* address base is 0x40400000 */
304*4882a593Smuzhiyun 	&mpll0_clk.common,
305*4882a593Smuzhiyun 	&mpll1_clk.common,
306*4882a593Smuzhiyun 	&dpll0_clk.common,
307*4882a593Smuzhiyun 	&dpll1_clk.common,
308*4882a593Smuzhiyun 	&rpll0_clk.common,
309*4882a593Smuzhiyun 	&rpll1_clk.common,
310*4882a593Smuzhiyun 	&twpll_clk.common,
311*4882a593Smuzhiyun 	&ltepll0_clk.common,
312*4882a593Smuzhiyun 	&ltepll1_clk.common,
313*4882a593Smuzhiyun 	&gpll_clk.common,
314*4882a593Smuzhiyun 	&cppll_clk.common,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_pll_hws = {
318*4882a593Smuzhiyun 	.hws	= {
319*4882a593Smuzhiyun 		[CLK_MPLL0]		= &mpll0_clk.common.hw,
320*4882a593Smuzhiyun 		[CLK_MPLL1]		= &mpll1_clk.common.hw,
321*4882a593Smuzhiyun 		[CLK_DPLL0]		= &dpll0_clk.common.hw,
322*4882a593Smuzhiyun 		[CLK_DPLL1]		= &dpll1_clk.common.hw,
323*4882a593Smuzhiyun 		[CLK_RPLL0]		= &rpll0_clk.common.hw,
324*4882a593Smuzhiyun 		[CLK_RPLL1]		= &rpll1_clk.common.hw,
325*4882a593Smuzhiyun 		[CLK_TWPLL]		= &twpll_clk.common.hw,
326*4882a593Smuzhiyun 		[CLK_LTEPLL0]		= &ltepll0_clk.common.hw,
327*4882a593Smuzhiyun 		[CLK_LTEPLL1]		= &ltepll1_clk.common.hw,
328*4882a593Smuzhiyun 		[CLK_GPLL]		= &gpll_clk.common.hw,
329*4882a593Smuzhiyun 		[CLK_CPPLL]		= &cppll_clk.common.hw,
330*4882a593Smuzhiyun 		[CLK_GPLL_42M5]		= &gpll_42m5.hw,
331*4882a593Smuzhiyun 		[CLK_TWPLL_768M]	= &twpll_768m.hw,
332*4882a593Smuzhiyun 		[CLK_TWPLL_384M]	= &twpll_384m.hw,
333*4882a593Smuzhiyun 		[CLK_TWPLL_192M]	= &twpll_192m.hw,
334*4882a593Smuzhiyun 		[CLK_TWPLL_96M]		= &twpll_96m.hw,
335*4882a593Smuzhiyun 		[CLK_TWPLL_48M]		= &twpll_48m.hw,
336*4882a593Smuzhiyun 		[CLK_TWPLL_24M]		= &twpll_24m.hw,
337*4882a593Smuzhiyun 		[CLK_TWPLL_12M]		= &twpll_12m.hw,
338*4882a593Smuzhiyun 		[CLK_TWPLL_512M]	= &twpll_512m.hw,
339*4882a593Smuzhiyun 		[CLK_TWPLL_256M]	= &twpll_256m.hw,
340*4882a593Smuzhiyun 		[CLK_TWPLL_128M]	= &twpll_128m.hw,
341*4882a593Smuzhiyun 		[CLK_TWPLL_64M]		= &twpll_64m.hw,
342*4882a593Smuzhiyun 		[CLK_TWPLL_307M2]	= &twpll_307m2.hw,
343*4882a593Smuzhiyun 		[CLK_TWPLL_153M6]	= &twpll_153m6.hw,
344*4882a593Smuzhiyun 		[CLK_TWPLL_76M8]	= &twpll_76m8.hw,
345*4882a593Smuzhiyun 		[CLK_TWPLL_51M2]	= &twpll_51m2.hw,
346*4882a593Smuzhiyun 		[CLK_TWPLL_38M4]	= &twpll_38m4.hw,
347*4882a593Smuzhiyun 		[CLK_TWPLL_19M2]	= &twpll_19m2.hw,
348*4882a593Smuzhiyun 		[CLK_L0_614M4]		= &l0_614m4.hw,
349*4882a593Smuzhiyun 		[CLK_L0_409M6]		= &l0_409m6.hw,
350*4882a593Smuzhiyun 		[CLK_L0_38M]		= &l0_38m.hw,
351*4882a593Smuzhiyun 		[CLK_L1_38M]		= &l1_38m.hw,
352*4882a593Smuzhiyun 		[CLK_RPLL0_192M]	= &rpll0_192m.hw,
353*4882a593Smuzhiyun 		[CLK_RPLL0_96M]		= &rpll0_96m.hw,
354*4882a593Smuzhiyun 		[CLK_RPLL0_48M]		= &rpll0_48m.hw,
355*4882a593Smuzhiyun 		[CLK_RPLL1_468M]	= &rpll1_468m.hw,
356*4882a593Smuzhiyun 		[CLK_RPLL1_192M]	= &rpll1_192m.hw,
357*4882a593Smuzhiyun 		[CLK_RPLL1_96M]		= &rpll1_96m.hw,
358*4882a593Smuzhiyun 		[CLK_RPLL1_64M]		= &rpll1_64m.hw,
359*4882a593Smuzhiyun 		[CLK_RPLL1_48M]		= &rpll1_48m.hw,
360*4882a593Smuzhiyun 		[CLK_DPLL0_50M]		= &dpll0_50m.hw,
361*4882a593Smuzhiyun 		[CLK_DPLL1_50M]		= &dpll1_50m.hw,
362*4882a593Smuzhiyun 		[CLK_CPPLL_50M]		= &cppll_50m.hw,
363*4882a593Smuzhiyun 		[CLK_M0_39M]		= &m0_39m.hw,
364*4882a593Smuzhiyun 		[CLK_M1_63M]		= &m1_63m.hw,
365*4882a593Smuzhiyun 	},
366*4882a593Smuzhiyun 	.num	= CLK_PLL_NUM,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_pll_desc = {
370*4882a593Smuzhiyun 	.clk_clks	= sc9860_pll_clks,
371*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_pll_clks),
372*4882a593Smuzhiyun 	.hw_clks	= &sc9860_pll_hws,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define SC9860_MUX_FLAG	\
376*4882a593Smuzhiyun 	(CLK_GET_RATE_NOCACHE | CLK_SET_RATE_NO_REPARENT)
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static const char * const ap_apb_parents[] = { "ext-26m", "twpll-64m",
379*4882a593Smuzhiyun 					       "twpll-96m", "twpll-128m" };
380*4882a593Smuzhiyun static SPRD_MUX_CLK(ap_apb, "ap-apb", ap_apb_parents,
381*4882a593Smuzhiyun 		    0x20, 0, 1, SC9860_MUX_FLAG);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static const char * const ap_apb_usb3[] = { "ext-32k", "twpll-24m" };
384*4882a593Smuzhiyun static SPRD_MUX_CLK(ap_usb3, "ap-usb3", ap_apb_usb3,
385*4882a593Smuzhiyun 		    0x2c, 0, 1, SC9860_MUX_FLAG);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static const char * const uart_parents[] = {	"ext-26m",	"twpll-48m",
388*4882a593Smuzhiyun 						"twpll-51m2",	"twpll-96m" };
389*4882a593Smuzhiyun static SPRD_COMP_CLK(uart0_clk,	"uart0",	uart_parents, 0x30,
390*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
391*4882a593Smuzhiyun static SPRD_COMP_CLK(uart1_clk,	"uart1",	uart_parents, 0x34,
392*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
393*4882a593Smuzhiyun static SPRD_COMP_CLK(uart2_clk,	"uart2",	uart_parents, 0x38,
394*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
395*4882a593Smuzhiyun static SPRD_COMP_CLK(uart3_clk,	"uart3",	uart_parents, 0x3c,
396*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
397*4882a593Smuzhiyun static SPRD_COMP_CLK(uart4_clk,	"uart4",	uart_parents, 0x40,
398*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const char * const i2c_parents[] = { "ext-26m", "twpll-48m",
401*4882a593Smuzhiyun 					    "twpll-51m2", "twpll-153m6" };
402*4882a593Smuzhiyun static SPRD_COMP_CLK(i2c0_clk,	"i2c0", i2c_parents, 0x44,
403*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
404*4882a593Smuzhiyun static SPRD_COMP_CLK(i2c1_clk,	"i2c1", i2c_parents, 0x48,
405*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
406*4882a593Smuzhiyun static SPRD_COMP_CLK(i2c2_clk,	"i2c2", i2c_parents, 0x4c,
407*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
408*4882a593Smuzhiyun static SPRD_COMP_CLK(i2c3_clk,	"i2c3", i2c_parents, 0x50,
409*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
410*4882a593Smuzhiyun static SPRD_COMP_CLK(i2c4_clk,	"i2c4", i2c_parents, 0x54,
411*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
412*4882a593Smuzhiyun static SPRD_COMP_CLK(i2c5_clk,	"i2c5", i2c_parents, 0x58,
413*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static const char * const spi_parents[] = {	"ext-26m",	"twpll-128m",
416*4882a593Smuzhiyun 						"twpll-153m6",	"twpll-192m" };
417*4882a593Smuzhiyun static SPRD_COMP_CLK(spi0_clk,	"spi0",	spi_parents, 0x5c,
418*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
419*4882a593Smuzhiyun static SPRD_COMP_CLK(spi1_clk,	"spi1",	spi_parents, 0x60,
420*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
421*4882a593Smuzhiyun static SPRD_COMP_CLK(spi2_clk,	"spi2",	spi_parents, 0x64,
422*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
423*4882a593Smuzhiyun static SPRD_COMP_CLK(spi3_clk,	"spi3",	spi_parents, 0x68,
424*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static const char * const iis_parents[] = { "ext-26m",
427*4882a593Smuzhiyun 					    "twpll-128m",
428*4882a593Smuzhiyun 					    "twpll-153m6" };
429*4882a593Smuzhiyun static SPRD_COMP_CLK(iis0_clk,	"iis0",	iis_parents, 0x6c,
430*4882a593Smuzhiyun 		     0, 2, 8, 6, 0);
431*4882a593Smuzhiyun static SPRD_COMP_CLK(iis1_clk,	"iis1",	iis_parents, 0x70,
432*4882a593Smuzhiyun 		     0, 2, 8, 6, 0);
433*4882a593Smuzhiyun static SPRD_COMP_CLK(iis2_clk,	"iis2",	iis_parents, 0x74,
434*4882a593Smuzhiyun 		     0, 2, 8, 6, 0);
435*4882a593Smuzhiyun static SPRD_COMP_CLK(iis3_clk,	"iis3",	iis_parents, 0x78,
436*4882a593Smuzhiyun 		     0, 2, 8, 6, 0);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_ap_clks[] = {
439*4882a593Smuzhiyun 	/* address base is 0x20000000 */
440*4882a593Smuzhiyun 	&ap_apb.common,
441*4882a593Smuzhiyun 	&ap_usb3.common,
442*4882a593Smuzhiyun 	&uart0_clk.common,
443*4882a593Smuzhiyun 	&uart1_clk.common,
444*4882a593Smuzhiyun 	&uart2_clk.common,
445*4882a593Smuzhiyun 	&uart3_clk.common,
446*4882a593Smuzhiyun 	&uart4_clk.common,
447*4882a593Smuzhiyun 	&i2c0_clk.common,
448*4882a593Smuzhiyun 	&i2c1_clk.common,
449*4882a593Smuzhiyun 	&i2c2_clk.common,
450*4882a593Smuzhiyun 	&i2c3_clk.common,
451*4882a593Smuzhiyun 	&i2c4_clk.common,
452*4882a593Smuzhiyun 	&i2c5_clk.common,
453*4882a593Smuzhiyun 	&spi0_clk.common,
454*4882a593Smuzhiyun 	&spi1_clk.common,
455*4882a593Smuzhiyun 	&spi2_clk.common,
456*4882a593Smuzhiyun 	&spi3_clk.common,
457*4882a593Smuzhiyun 	&iis0_clk.common,
458*4882a593Smuzhiyun 	&iis1_clk.common,
459*4882a593Smuzhiyun 	&iis2_clk.common,
460*4882a593Smuzhiyun 	&iis3_clk.common,
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_ap_clk_hws = {
464*4882a593Smuzhiyun 	.hws	= {
465*4882a593Smuzhiyun 		[CLK_AP_APB]	= &ap_apb.common.hw,
466*4882a593Smuzhiyun 		[CLK_AP_USB3]	= &ap_usb3.common.hw,
467*4882a593Smuzhiyun 		[CLK_UART0]	= &uart0_clk.common.hw,
468*4882a593Smuzhiyun 		[CLK_UART1]	= &uart1_clk.common.hw,
469*4882a593Smuzhiyun 		[CLK_UART2]	= &uart2_clk.common.hw,
470*4882a593Smuzhiyun 		[CLK_UART3]	= &uart3_clk.common.hw,
471*4882a593Smuzhiyun 		[CLK_UART4]	= &uart4_clk.common.hw,
472*4882a593Smuzhiyun 		[CLK_I2C0]	= &i2c0_clk.common.hw,
473*4882a593Smuzhiyun 		[CLK_I2C1]	= &i2c1_clk.common.hw,
474*4882a593Smuzhiyun 		[CLK_I2C2]	= &i2c2_clk.common.hw,
475*4882a593Smuzhiyun 		[CLK_I2C3]	= &i2c3_clk.common.hw,
476*4882a593Smuzhiyun 		[CLK_I2C4]	= &i2c4_clk.common.hw,
477*4882a593Smuzhiyun 		[CLK_I2C5]	= &i2c5_clk.common.hw,
478*4882a593Smuzhiyun 		[CLK_SPI0]	= &spi0_clk.common.hw,
479*4882a593Smuzhiyun 		[CLK_SPI1]	= &spi1_clk.common.hw,
480*4882a593Smuzhiyun 		[CLK_SPI2]	= &spi2_clk.common.hw,
481*4882a593Smuzhiyun 		[CLK_SPI3]	= &spi3_clk.common.hw,
482*4882a593Smuzhiyun 		[CLK_IIS0]	= &iis0_clk.common.hw,
483*4882a593Smuzhiyun 		[CLK_IIS1]	= &iis1_clk.common.hw,
484*4882a593Smuzhiyun 		[CLK_IIS2]	= &iis2_clk.common.hw,
485*4882a593Smuzhiyun 		[CLK_IIS3]	= &iis3_clk.common.hw,
486*4882a593Smuzhiyun 	},
487*4882a593Smuzhiyun 	.num	= CLK_AP_CLK_NUM,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_ap_clk_desc = {
491*4882a593Smuzhiyun 	.clk_clks	= sc9860_ap_clks,
492*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_ap_clks),
493*4882a593Smuzhiyun 	.hw_clks	= &sc9860_ap_clk_hws,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static const char * const aon_apb_parents[] = { "rco-25m",	"ext-26m",
497*4882a593Smuzhiyun 						"ext-rco-100m",	"twpll-96m",
498*4882a593Smuzhiyun 						"twpll-128m",
499*4882a593Smuzhiyun 						"twpll-153m6" };
500*4882a593Smuzhiyun static SPRD_COMP_CLK(aon_apb, "aon-apb", aon_apb_parents, 0x230,
501*4882a593Smuzhiyun 		     0, 3, 8, 2, 0);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static const char * const aux_parents[] = { "ext-32k",		"rpll0-26m",
504*4882a593Smuzhiyun 					    "rpll1-26m",	"ext-26m",
505*4882a593Smuzhiyun 					    "cppll-50m",	"rco-25m",
506*4882a593Smuzhiyun 					    "dpll0-50m",	"dpll1-50m",
507*4882a593Smuzhiyun 					    "gpll-42m5",	"twpll-48m",
508*4882a593Smuzhiyun 					    "m0-39m",		"m1-63m",
509*4882a593Smuzhiyun 					    "l0-38m",		"l1-38m" };
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun static SPRD_COMP_CLK(aux0_clk,	"aux0",		aux_parents, 0x238,
512*4882a593Smuzhiyun 		     0, 5, 8, 4, 0);
513*4882a593Smuzhiyun static SPRD_COMP_CLK(aux1_clk,	"aux1",		aux_parents, 0x23c,
514*4882a593Smuzhiyun 		     0, 5, 8, 4, 0);
515*4882a593Smuzhiyun static SPRD_COMP_CLK(aux2_clk,	"aux2",		aux_parents, 0x240,
516*4882a593Smuzhiyun 		     0, 5, 8, 4, 0);
517*4882a593Smuzhiyun static SPRD_COMP_CLK(probe_clk,	"probe",	aux_parents, 0x244,
518*4882a593Smuzhiyun 		     0, 5, 8, 4, 0);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun static const char * const sp_ahb_parents[] = {	"rco-4m",	"ext-26m",
521*4882a593Smuzhiyun 						"ext-rco-100m",	"twpll-96m",
522*4882a593Smuzhiyun 						"twpll-128m",
523*4882a593Smuzhiyun 						"twpll-153m6" };
524*4882a593Smuzhiyun static SPRD_COMP_CLK(sp_ahb,	"sp-ahb",	sp_ahb_parents, 0x2d0,
525*4882a593Smuzhiyun 		     0, 3, 8, 2, 0);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static const char * const cci_parents[] = {	"ext-26m",	"twpll-384m",
528*4882a593Smuzhiyun 						"l0-614m4",	"twpll-768m" };
529*4882a593Smuzhiyun static SPRD_COMP_CLK(cci_clk,	"cci",		cci_parents, 0x300,
530*4882a593Smuzhiyun 		     0, 2, 8, 2, 0);
531*4882a593Smuzhiyun static SPRD_COMP_CLK(gic_clk,	"gic",		cci_parents, 0x304,
532*4882a593Smuzhiyun 		     0, 2, 8, 2, 0);
533*4882a593Smuzhiyun static SPRD_COMP_CLK(cssys_clk,	"cssys",	cci_parents, 0x310,
534*4882a593Smuzhiyun 		     0, 2, 8, 2, 0);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static const char * const sdio_2x_parents[] = {	"fac-1m",	"ext-26m",
537*4882a593Smuzhiyun 						"twpll-307m2",	"twpll-384m",
538*4882a593Smuzhiyun 						"l0-409m6" };
539*4882a593Smuzhiyun static SPRD_COMP_CLK(sdio0_2x,	"sdio0-2x",	sdio_2x_parents, 0x328,
540*4882a593Smuzhiyun 		     0, 3, 8, 4, 0);
541*4882a593Smuzhiyun static SPRD_COMP_CLK(sdio1_2x,	"sdio1-2x",	sdio_2x_parents, 0x330,
542*4882a593Smuzhiyun 		     0, 3, 8, 4, 0);
543*4882a593Smuzhiyun static SPRD_COMP_CLK(sdio2_2x,	"sdio2-2x",	sdio_2x_parents, 0x338,
544*4882a593Smuzhiyun 		     0, 3, 8, 4, 0);
545*4882a593Smuzhiyun static SPRD_COMP_CLK(emmc_2x,	"emmc-2x",	sdio_2x_parents, 0x340,
546*4882a593Smuzhiyun 		     0, 3, 8, 4, 0);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static SPRD_DIV_CLK(sdio0_1x,	"sdio0-1x",	"sdio0-2x",	0x32c,
549*4882a593Smuzhiyun 		    8, 1, 0);
550*4882a593Smuzhiyun static SPRD_DIV_CLK(sdio1_1x,	"sdio1-1x",	"sdio1-2x",	0x334,
551*4882a593Smuzhiyun 		    8, 1, 0);
552*4882a593Smuzhiyun static SPRD_DIV_CLK(sdio2_1x,	"sdio2-1x",	"sdio2-2x",	0x33c,
553*4882a593Smuzhiyun 		    8, 1, 0);
554*4882a593Smuzhiyun static SPRD_DIV_CLK(emmc_1x,	"emmc-1x",	"emmc-2x",	0x344,
555*4882a593Smuzhiyun 		    8, 1, 0);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static const char * const adi_parents[] = {	"rco-4m",	"ext-26m",
558*4882a593Smuzhiyun 						"rco-25m",	"twpll-38m4",
559*4882a593Smuzhiyun 						"twpll-51m2" };
560*4882a593Smuzhiyun static SPRD_MUX_CLK(adi_clk,	"adi",	adi_parents, 0x234,
561*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun static const char * const pwm_parents[] = {	"ext-32k",	"ext-26m",
564*4882a593Smuzhiyun 						"rco-4m",	"rco-25m",
565*4882a593Smuzhiyun 						"twpll-48m" };
566*4882a593Smuzhiyun static SPRD_MUX_CLK(pwm0_clk,	"pwm0",	pwm_parents, 0x248,
567*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
568*4882a593Smuzhiyun static SPRD_MUX_CLK(pwm1_clk,	"pwm1",	pwm_parents, 0x24c,
569*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
570*4882a593Smuzhiyun static SPRD_MUX_CLK(pwm2_clk,	"pwm2",	pwm_parents, 0x250,
571*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
572*4882a593Smuzhiyun static SPRD_MUX_CLK(pwm3_clk,	"pwm3",	pwm_parents, 0x254,
573*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun static const char * const efuse_parents[] = { "rco-25m", "ext-26m" };
576*4882a593Smuzhiyun static SPRD_MUX_CLK(efuse_clk, "efuse", efuse_parents, 0x258,
577*4882a593Smuzhiyun 		    0, 1, SC9860_MUX_FLAG);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static const char * const cm3_uart_parents[] = { "rco-4m",	"ext-26m",
580*4882a593Smuzhiyun 						 "rco-100m",	"twpll-48m",
581*4882a593Smuzhiyun 						 "twpll-51m2",	"twpll-96m",
582*4882a593Smuzhiyun 						 "twpll-128m" };
583*4882a593Smuzhiyun static SPRD_MUX_CLK(cm3_uart0, "cm3-uart0", cm3_uart_parents, 0x25c,
584*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
585*4882a593Smuzhiyun static SPRD_MUX_CLK(cm3_uart1, "cm3-uart1", cm3_uart_parents, 0x260,
586*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static const char * const thm_parents[] = { "ext-32k", "fac-250k" };
589*4882a593Smuzhiyun static SPRD_MUX_CLK(thm_clk,	"thm",	thm_parents, 0x270,
590*4882a593Smuzhiyun 		    0, 1, SC9860_MUX_FLAG);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static const char * const cm3_i2c_parents[] = {	"rco-4m",
593*4882a593Smuzhiyun 						"ext-26m",
594*4882a593Smuzhiyun 						"rco-100m",
595*4882a593Smuzhiyun 						"twpll-48m",
596*4882a593Smuzhiyun 						"twpll-51m2",
597*4882a593Smuzhiyun 						"twpll-153m6" };
598*4882a593Smuzhiyun static SPRD_MUX_CLK(cm3_i2c0, "cm3-i2c0", cm3_i2c_parents, 0x274,
599*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
600*4882a593Smuzhiyun static SPRD_MUX_CLK(cm3_i2c1, "cm3-i2c1", cm3_i2c_parents, 0x278,
601*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
602*4882a593Smuzhiyun static SPRD_MUX_CLK(aon_i2c, "aon-i2c",	cm3_i2c_parents, 0x280,
603*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static const char * const cm4_spi_parents[] = {	"ext-26m",	"twpll-96m",
606*4882a593Smuzhiyun 						"rco-100m",	"twpll-128m",
607*4882a593Smuzhiyun 						"twpll-153m6",	"twpll-192m" };
608*4882a593Smuzhiyun static SPRD_MUX_CLK(cm4_spi, "cm4-spi", cm4_spi_parents, 0x27c,
609*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static SPRD_MUX_CLK(avs_clk, "avs", uart_parents, 0x284,
612*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static const char * const ca53_dap_parents[] = { "ext-26m",	"rco-4m",
615*4882a593Smuzhiyun 						 "rco-100m",	"twpll-76m8",
616*4882a593Smuzhiyun 						 "twpll-128m",	"twpll-153m6" };
617*4882a593Smuzhiyun static SPRD_MUX_CLK(ca53_dap, "ca53-dap", ca53_dap_parents, 0x288,
618*4882a593Smuzhiyun 		    0, 3, SC9860_MUX_FLAG);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static const char * const ca53_ts_parents[] = {	"ext-32k", "ext-26m",
621*4882a593Smuzhiyun 						"clk-twpll-128m",
622*4882a593Smuzhiyun 						"clk-twpll-153m6" };
623*4882a593Smuzhiyun static SPRD_MUX_CLK(ca53_ts, "ca53-ts", ca53_ts_parents, 0x290,
624*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const char * const djtag_tck_parents[] = { "rco-4m", "ext-26m" };
627*4882a593Smuzhiyun static SPRD_MUX_CLK(djtag_tck, "djtag-tck", djtag_tck_parents, 0x2c8,
628*4882a593Smuzhiyun 		    0, 1, SC9860_MUX_FLAG);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static const char * const pmu_parents[] = { "ext-32k", "rco-4m", "clk-4m" };
631*4882a593Smuzhiyun static SPRD_MUX_CLK(pmu_clk, "pmu", pmu_parents, 0x2e0,
632*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static const char * const pmu_26m_parents[] = { "rco-25m", "ext-26m" };
635*4882a593Smuzhiyun static SPRD_MUX_CLK(pmu_26m, "pmu-26m", pmu_26m_parents, 0x2e4,
636*4882a593Smuzhiyun 		    0, 1, SC9860_MUX_FLAG);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static const char * const debounce_parents[] = { "ext-32k", "rco-4m",
639*4882a593Smuzhiyun 						 "rco-25m", "ext-26m" };
640*4882a593Smuzhiyun static SPRD_MUX_CLK(debounce_clk, "debounce", debounce_parents, 0x2e8,
641*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun static const char * const otg2_ref_parents[] = { "twpll-12m", "twpll-24m" };
644*4882a593Smuzhiyun static SPRD_MUX_CLK(otg2_ref, "otg2-ref", otg2_ref_parents, 0x2f4,
645*4882a593Smuzhiyun 		    0, 1, SC9860_MUX_FLAG);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun static const char * const usb3_ref_parents[] = { "twpll-24m", "twpll-19m2",
648*4882a593Smuzhiyun 						 "twpll-48m" };
649*4882a593Smuzhiyun static SPRD_MUX_CLK(usb3_ref, "usb3-ref", usb3_ref_parents, 0x2f8,
650*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static const char * const ap_axi_parents[] = { "ext-26m", "twpll-76m8",
653*4882a593Smuzhiyun 					       "twpll-128m", "twpll-256m" };
654*4882a593Smuzhiyun static SPRD_MUX_CLK(ap_axi, "ap-axi", ap_axi_parents, 0x324,
655*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_aon_prediv[] = {
658*4882a593Smuzhiyun 	/* address base is 0x402d0000 */
659*4882a593Smuzhiyun 	&aon_apb.common,
660*4882a593Smuzhiyun 	&aux0_clk.common,
661*4882a593Smuzhiyun 	&aux1_clk.common,
662*4882a593Smuzhiyun 	&aux2_clk.common,
663*4882a593Smuzhiyun 	&probe_clk.common,
664*4882a593Smuzhiyun 	&sp_ahb.common,
665*4882a593Smuzhiyun 	&cci_clk.common,
666*4882a593Smuzhiyun 	&gic_clk.common,
667*4882a593Smuzhiyun 	&cssys_clk.common,
668*4882a593Smuzhiyun 	&sdio0_2x.common,
669*4882a593Smuzhiyun 	&sdio1_2x.common,
670*4882a593Smuzhiyun 	&sdio2_2x.common,
671*4882a593Smuzhiyun 	&emmc_2x.common,
672*4882a593Smuzhiyun 	&sdio0_1x.common,
673*4882a593Smuzhiyun 	&sdio1_1x.common,
674*4882a593Smuzhiyun 	&sdio2_1x.common,
675*4882a593Smuzhiyun 	&emmc_1x.common,
676*4882a593Smuzhiyun 	&adi_clk.common,
677*4882a593Smuzhiyun 	&pwm0_clk.common,
678*4882a593Smuzhiyun 	&pwm1_clk.common,
679*4882a593Smuzhiyun 	&pwm2_clk.common,
680*4882a593Smuzhiyun 	&pwm3_clk.common,
681*4882a593Smuzhiyun 	&efuse_clk.common,
682*4882a593Smuzhiyun 	&cm3_uart0.common,
683*4882a593Smuzhiyun 	&cm3_uart1.common,
684*4882a593Smuzhiyun 	&thm_clk.common,
685*4882a593Smuzhiyun 	&cm3_i2c0.common,
686*4882a593Smuzhiyun 	&cm3_i2c1.common,
687*4882a593Smuzhiyun 	&cm4_spi.common,
688*4882a593Smuzhiyun 	&aon_i2c.common,
689*4882a593Smuzhiyun 	&avs_clk.common,
690*4882a593Smuzhiyun 	&ca53_dap.common,
691*4882a593Smuzhiyun 	&ca53_ts.common,
692*4882a593Smuzhiyun 	&djtag_tck.common,
693*4882a593Smuzhiyun 	&pmu_clk.common,
694*4882a593Smuzhiyun 	&pmu_26m.common,
695*4882a593Smuzhiyun 	&debounce_clk.common,
696*4882a593Smuzhiyun 	&otg2_ref.common,
697*4882a593Smuzhiyun 	&usb3_ref.common,
698*4882a593Smuzhiyun 	&ap_axi.common,
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_aon_prediv_hws = {
702*4882a593Smuzhiyun 	.hws	= {
703*4882a593Smuzhiyun 		[CLK_AON_APB]		= &aon_apb.common.hw,
704*4882a593Smuzhiyun 		[CLK_AUX0]		= &aux0_clk.common.hw,
705*4882a593Smuzhiyun 		[CLK_AUX1]		= &aux1_clk.common.hw,
706*4882a593Smuzhiyun 		[CLK_AUX2]		= &aux2_clk.common.hw,
707*4882a593Smuzhiyun 		[CLK_PROBE]		= &probe_clk.common.hw,
708*4882a593Smuzhiyun 		[CLK_SP_AHB]		= &sp_ahb.common.hw,
709*4882a593Smuzhiyun 		[CLK_CCI]		= &cci_clk.common.hw,
710*4882a593Smuzhiyun 		[CLK_GIC]		= &gic_clk.common.hw,
711*4882a593Smuzhiyun 		[CLK_CSSYS]		= &cssys_clk.common.hw,
712*4882a593Smuzhiyun 		[CLK_SDIO0_2X]		= &sdio0_2x.common.hw,
713*4882a593Smuzhiyun 		[CLK_SDIO1_2X]		= &sdio1_2x.common.hw,
714*4882a593Smuzhiyun 		[CLK_SDIO2_2X]		= &sdio2_2x.common.hw,
715*4882a593Smuzhiyun 		[CLK_EMMC_2X]		= &emmc_2x.common.hw,
716*4882a593Smuzhiyun 		[CLK_SDIO0_1X]		= &sdio0_1x.common.hw,
717*4882a593Smuzhiyun 		[CLK_SDIO1_1X]		= &sdio1_1x.common.hw,
718*4882a593Smuzhiyun 		[CLK_SDIO2_1X]		= &sdio2_1x.common.hw,
719*4882a593Smuzhiyun 		[CLK_EMMC_1X]		= &emmc_1x.common.hw,
720*4882a593Smuzhiyun 		[CLK_ADI]		= &adi_clk.common.hw,
721*4882a593Smuzhiyun 		[CLK_PWM0]		= &pwm0_clk.common.hw,
722*4882a593Smuzhiyun 		[CLK_PWM1]		= &pwm1_clk.common.hw,
723*4882a593Smuzhiyun 		[CLK_PWM2]		= &pwm2_clk.common.hw,
724*4882a593Smuzhiyun 		[CLK_PWM3]		= &pwm3_clk.common.hw,
725*4882a593Smuzhiyun 		[CLK_EFUSE]		= &efuse_clk.common.hw,
726*4882a593Smuzhiyun 		[CLK_CM3_UART0]		= &cm3_uart0.common.hw,
727*4882a593Smuzhiyun 		[CLK_CM3_UART1]		= &cm3_uart1.common.hw,
728*4882a593Smuzhiyun 		[CLK_THM]		= &thm_clk.common.hw,
729*4882a593Smuzhiyun 		[CLK_CM3_I2C0]		= &cm3_i2c0.common.hw,
730*4882a593Smuzhiyun 		[CLK_CM3_I2C1]		= &cm3_i2c1.common.hw,
731*4882a593Smuzhiyun 		[CLK_CM4_SPI]		= &cm4_spi.common.hw,
732*4882a593Smuzhiyun 		[CLK_AON_I2C]		= &aon_i2c.common.hw,
733*4882a593Smuzhiyun 		[CLK_AVS]		= &avs_clk.common.hw,
734*4882a593Smuzhiyun 		[CLK_CA53_DAP]		= &ca53_dap.common.hw,
735*4882a593Smuzhiyun 		[CLK_CA53_TS]		= &ca53_ts.common.hw,
736*4882a593Smuzhiyun 		[CLK_DJTAG_TCK]		= &djtag_tck.common.hw,
737*4882a593Smuzhiyun 		[CLK_PMU]		= &pmu_clk.common.hw,
738*4882a593Smuzhiyun 		[CLK_PMU_26M]		= &pmu_26m.common.hw,
739*4882a593Smuzhiyun 		[CLK_DEBOUNCE]		= &debounce_clk.common.hw,
740*4882a593Smuzhiyun 		[CLK_OTG2_REF]		= &otg2_ref.common.hw,
741*4882a593Smuzhiyun 		[CLK_USB3_REF]		= &usb3_ref.common.hw,
742*4882a593Smuzhiyun 		[CLK_AP_AXI]		= &ap_axi.common.hw,
743*4882a593Smuzhiyun 	},
744*4882a593Smuzhiyun 	.num	= CLK_AON_PREDIV_NUM,
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_aon_prediv_desc = {
748*4882a593Smuzhiyun 	.clk_clks	= sc9860_aon_prediv,
749*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_aon_prediv),
750*4882a593Smuzhiyun 	.hw_clks	= &sc9860_aon_prediv_hws,
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(usb3_eb,		"usb3-eb",	"ap-axi", 0x0,
754*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
755*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(usb3_suspend,	"usb3-suspend", "ap-axi", 0x0,
756*4882a593Smuzhiyun 		     0x1000, BIT(3), CLK_IGNORE_UNUSED, 0);
757*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(usb3_ref_eb,	"usb3-ref-eb",	"ap-axi", 0x0,
758*4882a593Smuzhiyun 		     0x1000, BIT(4), CLK_IGNORE_UNUSED, 0);
759*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dma_eb,		"dma-eb",	"ap-axi", 0x0,
760*4882a593Smuzhiyun 		     0x1000, BIT(5), CLK_IGNORE_UNUSED, 0);
761*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(sdio0_eb,		"sdio0-eb",	"ap-axi", 0x0,
762*4882a593Smuzhiyun 		     0x1000, BIT(7), CLK_IGNORE_UNUSED, 0);
763*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(sdio1_eb,		"sdio1-eb",	"ap-axi", 0x0,
764*4882a593Smuzhiyun 		     0x1000, BIT(8), CLK_IGNORE_UNUSED, 0);
765*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(sdio2_eb,		"sdio2-eb",	"ap-axi", 0x0,
766*4882a593Smuzhiyun 		     0x1000, BIT(9), CLK_IGNORE_UNUSED, 0);
767*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(emmc_eb,		"emmc-eb",	"ap-axi", 0x0,
768*4882a593Smuzhiyun 		     0x1000, BIT(10), CLK_IGNORE_UNUSED, 0);
769*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(rom_eb,		"rom-eb",	"ap-axi", 0x0,
770*4882a593Smuzhiyun 		     0x1000, BIT(12), CLK_IGNORE_UNUSED, 0);
771*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(busmon_eb,		"busmon-eb",	"ap-axi", 0x0,
772*4882a593Smuzhiyun 		     0x1000, BIT(13), CLK_IGNORE_UNUSED, 0);
773*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(cc63s_eb,		"cc63s-eb",	"ap-axi", 0x0,
774*4882a593Smuzhiyun 		     0x1000, BIT(22), CLK_IGNORE_UNUSED, 0);
775*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(cc63p_eb,		"cc63p-eb",	"ap-axi", 0x0,
776*4882a593Smuzhiyun 		     0x1000, BIT(23), CLK_IGNORE_UNUSED, 0);
777*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ce0_eb,		"ce0-eb",	"ap-axi", 0x0,
778*4882a593Smuzhiyun 		     0x1000, BIT(24), CLK_IGNORE_UNUSED, 0);
779*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ce1_eb,		"ce1-eb",	"ap-axi", 0x0,
780*4882a593Smuzhiyun 		     0x1000, BIT(25), CLK_IGNORE_UNUSED, 0);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_apahb_gate[] = {
783*4882a593Smuzhiyun 	/* address base is 0x20210000 */
784*4882a593Smuzhiyun 	&usb3_eb.common,
785*4882a593Smuzhiyun 	&usb3_suspend.common,
786*4882a593Smuzhiyun 	&usb3_ref_eb.common,
787*4882a593Smuzhiyun 	&dma_eb.common,
788*4882a593Smuzhiyun 	&sdio0_eb.common,
789*4882a593Smuzhiyun 	&sdio1_eb.common,
790*4882a593Smuzhiyun 	&sdio2_eb.common,
791*4882a593Smuzhiyun 	&emmc_eb.common,
792*4882a593Smuzhiyun 	&rom_eb.common,
793*4882a593Smuzhiyun 	&busmon_eb.common,
794*4882a593Smuzhiyun 	&cc63s_eb.common,
795*4882a593Smuzhiyun 	&cc63p_eb.common,
796*4882a593Smuzhiyun 	&ce0_eb.common,
797*4882a593Smuzhiyun 	&ce1_eb.common,
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_apahb_gate_hws = {
801*4882a593Smuzhiyun 	.hws	= {
802*4882a593Smuzhiyun 		[CLK_USB3_EB]		= &usb3_eb.common.hw,
803*4882a593Smuzhiyun 		[CLK_USB3_SUSPEND_EB]	= &usb3_suspend.common.hw,
804*4882a593Smuzhiyun 		[CLK_USB3_REF_EB]	= &usb3_ref_eb.common.hw,
805*4882a593Smuzhiyun 		[CLK_DMA_EB]		= &dma_eb.common.hw,
806*4882a593Smuzhiyun 		[CLK_SDIO0_EB]		= &sdio0_eb.common.hw,
807*4882a593Smuzhiyun 		[CLK_SDIO1_EB]		= &sdio1_eb.common.hw,
808*4882a593Smuzhiyun 		[CLK_SDIO2_EB]		= &sdio2_eb.common.hw,
809*4882a593Smuzhiyun 		[CLK_EMMC_EB]		= &emmc_eb.common.hw,
810*4882a593Smuzhiyun 		[CLK_ROM_EB]		= &rom_eb.common.hw,
811*4882a593Smuzhiyun 		[CLK_BUSMON_EB]		= &busmon_eb.common.hw,
812*4882a593Smuzhiyun 		[CLK_CC63S_EB]		= &cc63s_eb.common.hw,
813*4882a593Smuzhiyun 		[CLK_CC63P_EB]		= &cc63p_eb.common.hw,
814*4882a593Smuzhiyun 		[CLK_CE0_EB]		= &ce0_eb.common.hw,
815*4882a593Smuzhiyun 		[CLK_CE1_EB]		= &ce1_eb.common.hw,
816*4882a593Smuzhiyun 	},
817*4882a593Smuzhiyun 	.num	= CLK_APAHB_GATE_NUM,
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_apahb_gate_desc = {
821*4882a593Smuzhiyun 	.clk_clks	= sc9860_apahb_gate,
822*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_apahb_gate),
823*4882a593Smuzhiyun 	.hw_clks	= &sc9860_apahb_gate_hws,
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(avs_lit_eb,	"avs-lit-eb",	"aon-apb", 0x0,
827*4882a593Smuzhiyun 		     0x1000, BIT(0), CLK_IGNORE_UNUSED, 0);
828*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(avs_big_eb,	"avs-big-eb",	"aon-apb", 0x0,
829*4882a593Smuzhiyun 		     0x1000, BIT(1), CLK_IGNORE_UNUSED, 0);
830*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_intc5_eb,	"ap-intc5-eb",	"aon-apb", 0x0,
831*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
832*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gpio_eb,		"gpio-eb",	"aon-apb", 0x0,
833*4882a593Smuzhiyun 		     0x1000, BIT(3), CLK_IGNORE_UNUSED, 0);
834*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pwm0_eb,		"pwm0-eb",	"aon-apb", 0x0,
835*4882a593Smuzhiyun 		     0x1000, BIT(4), CLK_IGNORE_UNUSED, 0);
836*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pwm1_eb,		"pwm1-eb",	"aon-apb", 0x0,
837*4882a593Smuzhiyun 		     0x1000, BIT(5), CLK_IGNORE_UNUSED, 0);
838*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pwm2_eb,		"pwm2-eb",	"aon-apb", 0x0,
839*4882a593Smuzhiyun 		     0x1000, BIT(6), CLK_IGNORE_UNUSED, 0);
840*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pwm3_eb,		"pwm3-eb",	"aon-apb", 0x0,
841*4882a593Smuzhiyun 		     0x1000, BIT(7), CLK_IGNORE_UNUSED, 0);
842*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(kpd_eb,		"kpd-eb",	"aon-apb", 0x0,
843*4882a593Smuzhiyun 		     0x1000, BIT(8), CLK_IGNORE_UNUSED, 0);
844*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aon_sys_eb,	"aon-sys-eb",	"aon-apb", 0x0,
845*4882a593Smuzhiyun 		     0x1000, BIT(9), CLK_IGNORE_UNUSED, 0);
846*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_sys_eb,	"ap-sys-eb",	"aon-apb", 0x0,
847*4882a593Smuzhiyun 		     0x1000, BIT(10), CLK_IGNORE_UNUSED, 0);
848*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aon_tmr_eb,	"aon-tmr-eb",	"aon-apb", 0x0,
849*4882a593Smuzhiyun 		     0x1000, BIT(11), CLK_IGNORE_UNUSED, 0);
850*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_tmr0_eb,	"ap-tmr0-eb",	"aon-apb", 0x0,
851*4882a593Smuzhiyun 		     0x1000, BIT(12), CLK_IGNORE_UNUSED, 0);
852*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(efuse_eb,	"efuse-eb",	"aon-apb", 0x0,
853*4882a593Smuzhiyun 		     0x1000, BIT(13), CLK_IGNORE_UNUSED, 0);
854*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(eic_eb,		"eic-eb",	"aon-apb", 0x0,
855*4882a593Smuzhiyun 		     0x1000, BIT(14), CLK_IGNORE_UNUSED, 0);
856*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pub1_reg_eb,	"pub1-reg-eb",	"aon-apb", 0x0,
857*4882a593Smuzhiyun 		     0x1000, BIT(15), CLK_IGNORE_UNUSED, 0);
858*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(adi_eb,		"adi-eb",	"aon-apb", 0x0,
859*4882a593Smuzhiyun 		     0x1000, BIT(16), CLK_IGNORE_UNUSED, 0);
860*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_intc0_eb,	"ap-intc0-eb",	"aon-apb", 0x0,
861*4882a593Smuzhiyun 		     0x1000, BIT(17), CLK_IGNORE_UNUSED, 0);
862*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_intc1_eb,	"ap-intc1-eb",	"aon-apb", 0x0,
863*4882a593Smuzhiyun 		     0x1000, BIT(18), CLK_IGNORE_UNUSED, 0);
864*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_intc2_eb,	"ap-intc2-eb",	"aon-apb", 0x0,
865*4882a593Smuzhiyun 		     0x1000, BIT(19), CLK_IGNORE_UNUSED, 0);
866*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_intc3_eb,	"ap-intc3-eb",	"aon-apb", 0x0,
867*4882a593Smuzhiyun 		     0x1000, BIT(20), CLK_IGNORE_UNUSED, 0);
868*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_intc4_eb,	"ap-intc4-eb",	"aon-apb", 0x0,
869*4882a593Smuzhiyun 		     0x1000, BIT(21), CLK_IGNORE_UNUSED, 0);
870*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(splk_eb,		"splk-eb",	"aon-apb", 0x0,
871*4882a593Smuzhiyun 		     0x1000, BIT(22), CLK_IGNORE_UNUSED, 0);
872*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(mspi_eb,		"mspi-eb",	"aon-apb", 0x0,
873*4882a593Smuzhiyun 		     0x1000, BIT(23), CLK_IGNORE_UNUSED, 0);
874*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pub0_reg_eb,	"pub0-reg-eb",	"aon-apb", 0x0,
875*4882a593Smuzhiyun 		     0x1000, BIT(24), CLK_IGNORE_UNUSED, 0);
876*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pin_eb,		"pin-eb",	"aon-apb", 0x0,
877*4882a593Smuzhiyun 		     0x1000, BIT(25), CLK_IGNORE_UNUSED, 0);
878*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aon_ckg_eb,	"aon-ckg-eb",	"aon-apb", 0x0,
879*4882a593Smuzhiyun 		     0x1000, BIT(26), CLK_IGNORE_UNUSED, 0);
880*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gpu_eb,		"gpu-eb",	"aon-apb", 0x0,
881*4882a593Smuzhiyun 		     0x1000, BIT(27), CLK_IGNORE_UNUSED, 0);
882*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(apcpu_ts0_eb,	"apcpu-ts0-eb",	"aon-apb", 0x0,
883*4882a593Smuzhiyun 		     0x1000, BIT(28), CLK_IGNORE_UNUSED, 0);
884*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(apcpu_ts1_eb,	"apcpu-ts1-eb",	"aon-apb", 0x0,
885*4882a593Smuzhiyun 		     0x1000, BIT(29), CLK_IGNORE_UNUSED, 0);
886*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dap_eb,		"dap-eb",	"aon-apb", 0x0,
887*4882a593Smuzhiyun 		     0x1000, BIT(30), CLK_IGNORE_UNUSED, 0);
888*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(i2c_eb,		"i2c-eb",	"aon-apb", 0x0,
889*4882a593Smuzhiyun 		     0x1000, BIT(31), CLK_IGNORE_UNUSED, 0);
890*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(pmu_eb,		"pmu-eb",	"aon-apb", 0x4,
891*4882a593Smuzhiyun 		     0x1000, BIT(0), CLK_IGNORE_UNUSED, 0);
892*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(thm_eb,		"thm-eb",	"aon-apb", 0x4,
893*4882a593Smuzhiyun 		     0x1000, BIT(1), CLK_IGNORE_UNUSED, 0);
894*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aux0_eb,		"aux0-eb",	"aon-apb", 0x4,
895*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
896*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aux1_eb,		"aux1-eb",	"aon-apb", 0x4,
897*4882a593Smuzhiyun 		     0x1000, BIT(3), CLK_IGNORE_UNUSED, 0);
898*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aux2_eb,		"aux2-eb",	"aon-apb", 0x4,
899*4882a593Smuzhiyun 		     0x1000, BIT(4), CLK_IGNORE_UNUSED, 0);
900*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(probe_eb,		"probe-eb",	"aon-apb", 0x4,
901*4882a593Smuzhiyun 		     0x1000, BIT(5), CLK_IGNORE_UNUSED, 0);
902*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gpu0_avs_eb,	"gpu0-avs-eb",	"aon-apb", 0x4,
903*4882a593Smuzhiyun 		     0x1000, BIT(6), CLK_IGNORE_UNUSED, 0);
904*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gpu1_avs_eb,	"gpu1-avs-eb",	"aon-apb", 0x4,
905*4882a593Smuzhiyun 		     0x1000, BIT(7), CLK_IGNORE_UNUSED, 0);
906*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(apcpu_wdg_eb,	"apcpu-wdg-eb",	"aon-apb", 0x4,
907*4882a593Smuzhiyun 		     0x1000, BIT(8), CLK_IGNORE_UNUSED, 0);
908*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_tmr1_eb,	"ap-tmr1-eb",	"aon-apb", 0x4,
909*4882a593Smuzhiyun 		     0x1000, BIT(9), CLK_IGNORE_UNUSED, 0);
910*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_tmr2_eb,	"ap-tmr2-eb",	"aon-apb", 0x4,
911*4882a593Smuzhiyun 		     0x1000, BIT(10), CLK_IGNORE_UNUSED, 0);
912*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(disp_emc_eb,	"disp-emc-eb",	"aon-apb", 0x4,
913*4882a593Smuzhiyun 		     0x1000, BIT(11), CLK_IGNORE_UNUSED, 0);
914*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(zip_emc_eb,	"zip-emc-eb",	"aon-apb", 0x4,
915*4882a593Smuzhiyun 		     0x1000, BIT(12), CLK_IGNORE_UNUSED, 0);
916*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gsp_emc_eb,	"gsp-emc-eb",	"aon-apb", 0x4,
917*4882a593Smuzhiyun 		     0x1000, BIT(13), CLK_IGNORE_UNUSED, 0);
918*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(osc_aon_eb,	"osc-aon-eb",	"aon-apb", 0x4,
919*4882a593Smuzhiyun 		     0x1000, BIT(14), CLK_IGNORE_UNUSED, 0);
920*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(lvds_trx_eb,	"lvds-trx-eb",	"aon-apb", 0x4,
921*4882a593Smuzhiyun 		     0x1000, BIT(15), CLK_IGNORE_UNUSED, 0);
922*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(lvds_tcxo_eb,	"lvds-tcxo-eb",	"aon-apb", 0x4,
923*4882a593Smuzhiyun 		     0x1000, BIT(16), CLK_IGNORE_UNUSED, 0);
924*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(mdar_eb,		"mdar-eb",	"aon-apb", 0x4,
925*4882a593Smuzhiyun 		     0x1000, BIT(17), CLK_IGNORE_UNUSED, 0);
926*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(rtc4m0_cal_eb, "rtc4m0-cal-eb",	"aon-apb", 0x4,
927*4882a593Smuzhiyun 		     0x1000, BIT(18), CLK_IGNORE_UNUSED, 0);
928*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(rct100m_cal_eb, "rct100m-cal-eb",	"aon-apb", 0x4,
929*4882a593Smuzhiyun 		     0x1000, BIT(19), CLK_IGNORE_UNUSED, 0);
930*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(djtag_eb,		"djtag-eb",	"aon-apb", 0x4,
931*4882a593Smuzhiyun 		     0x1000, BIT(20), CLK_IGNORE_UNUSED, 0);
932*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(mbox_eb,		"mbox-eb",	"aon-apb", 0x4,
933*4882a593Smuzhiyun 		     0x1000, BIT(21), CLK_IGNORE_UNUSED, 0);
934*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aon_dma_eb,	"aon-dma-eb",	"aon-apb", 0x4,
935*4882a593Smuzhiyun 		     0x1000, BIT(22), CLK_IGNORE_UNUSED, 0);
936*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dbg_emc_eb,	"dbg-emc-eb",	"aon-apb", 0x4,
937*4882a593Smuzhiyun 		     0x1000, BIT(23), CLK_IGNORE_UNUSED, 0);
938*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(lvds_pll_div_en, "lvds-pll-div-en", "aon-apb", 0x4,
939*4882a593Smuzhiyun 		     0x1000, BIT(24), CLK_IGNORE_UNUSED, 0);
940*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(def_eb,		"def-eb",	"aon-apb", 0x4,
941*4882a593Smuzhiyun 		     0x1000, BIT(25), CLK_IGNORE_UNUSED, 0);
942*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aon_apb_rsv0,	"aon-apb-rsv0",	"aon-apb", 0x4,
943*4882a593Smuzhiyun 		     0x1000, BIT(26), CLK_IGNORE_UNUSED, 0);
944*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(orp_jtag_eb,	"orp-jtag-eb",	"aon-apb", 0x4,
945*4882a593Smuzhiyun 		     0x1000, BIT(27), CLK_IGNORE_UNUSED, 0);
946*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(vsp_eb,		"vsp-eb",	"aon-apb", 0x4,
947*4882a593Smuzhiyun 		     0x1000, BIT(28), CLK_IGNORE_UNUSED, 0);
948*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(cam_eb,		"cam-eb",	"aon-apb", 0x4,
949*4882a593Smuzhiyun 		     0x1000, BIT(29), CLK_IGNORE_UNUSED, 0);
950*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(disp_eb,		"disp-eb",	"aon-apb", 0x4,
951*4882a593Smuzhiyun 		     0x1000, BIT(30), CLK_IGNORE_UNUSED, 0);
952*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dbg_axi_if_eb, "dbg-axi-if-eb",	"aon-apb", 0x4,
953*4882a593Smuzhiyun 		     0x1000, BIT(31), CLK_IGNORE_UNUSED, 0);
954*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(sdio0_2x_en,	"sdio0-2x-en",	"aon-apb", 0x13c,
955*4882a593Smuzhiyun 			       0x1000, BIT(2), 0, 0);
956*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(sdio1_2x_en,	"sdio1-2x-en",	"aon-apb", 0x13c,
957*4882a593Smuzhiyun 			       0x1000, BIT(4), 0, 0);
958*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(sdio2_2x_en,	"sdio2-2x-en",	"aon-apb", 0x13c,
959*4882a593Smuzhiyun 			       0x1000, BIT(6), 0, 0);
960*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(emmc_2x_en,	"emmc-2x-en",	"aon-apb", 0x13c,
961*4882a593Smuzhiyun 			       0x1000, BIT(9), 0, 0);
962*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(arch_rtc_eb, "arch-rtc-eb",	"aon-apb", 0x10,
963*4882a593Smuzhiyun 		     0x1000, BIT(0), CLK_IGNORE_UNUSED, 0);
964*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(kpb_rtc_eb, "kpb-rtc-eb",	"aon-apb", 0x10,
965*4882a593Smuzhiyun 		     0x1000, BIT(1), CLK_IGNORE_UNUSED, 0);
966*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aon_syst_rtc_eb, "aon-syst-rtc-eb",	"aon-apb", 0x10,
967*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
968*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_syst_rtc_eb, "ap-syst-rtc-eb",	"aon-apb", 0x10,
969*4882a593Smuzhiyun 		     0x1000, BIT(3), CLK_IGNORE_UNUSED, 0);
970*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(aon_tmr_rtc_eb, "aon-tmr-rtc-eb",	"aon-apb", 0x10,
971*4882a593Smuzhiyun 		     0x1000, BIT(4), CLK_IGNORE_UNUSED, 0);
972*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_tmr0_rtc_eb, "ap-tmr0-rtc-eb",	"aon-apb", 0x10,
973*4882a593Smuzhiyun 		     0x1000, BIT(5), CLK_IGNORE_UNUSED, 0);
974*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(eic_rtc_eb, "eic-rtc-eb",	"aon-apb", 0x10,
975*4882a593Smuzhiyun 		     0x1000, BIT(6), CLK_IGNORE_UNUSED, 0);
976*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(eic_rtcdv5_eb, "eic-rtcdv5-eb",	"aon-apb", 0x10,
977*4882a593Smuzhiyun 		     0x1000, BIT(7), CLK_IGNORE_UNUSED, 0);
978*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_wdg_rtc_eb, "ap-wdg-rtc-eb",	"aon-apb", 0x10,
979*4882a593Smuzhiyun 		     0x1000, BIT(9), CLK_IGNORE_UNUSED, 0);
980*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_tmr1_rtc_eb, "ap-tmr1-rtc-eb",	"aon-apb", 0x10,
981*4882a593Smuzhiyun 		     0x1000, BIT(15), CLK_IGNORE_UNUSED, 0);
982*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_tmr2_rtc_eb, "ap-tmr2-rtc-eb",	"aon-apb", 0x10,
983*4882a593Smuzhiyun 		     0x1000, BIT(16), CLK_IGNORE_UNUSED, 0);
984*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dcxo_tmr_rtc_eb, "dcxo-tmr-rtc-eb",	"aon-apb", 0x10,
985*4882a593Smuzhiyun 		     0x1000, BIT(17), CLK_IGNORE_UNUSED, 0);
986*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(bb_cal_rtc_eb, "bb-cal-rtc-eb",	"aon-apb", 0x10,
987*4882a593Smuzhiyun 		     0x1000, BIT(18), CLK_IGNORE_UNUSED, 0);
988*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(avs_big_rtc_eb, "avs-big-rtc-eb",	"aon-apb", 0x10,
989*4882a593Smuzhiyun 		     0x1000, BIT(20), CLK_IGNORE_UNUSED, 0);
990*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(avs_lit_rtc_eb, "avs-lit-rtc-eb",	"aon-apb", 0x10,
991*4882a593Smuzhiyun 		     0x1000, BIT(21), CLK_IGNORE_UNUSED, 0);
992*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(avs_gpu0_rtc_eb, "avs-gpu0-rtc-eb",	"aon-apb", 0x10,
993*4882a593Smuzhiyun 		     0x1000, BIT(22), CLK_IGNORE_UNUSED, 0);
994*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(avs_gpu1_rtc_eb, "avs-gpu1-rtc-eb",	"aon-apb", 0x10,
995*4882a593Smuzhiyun 		     0x1000, BIT(23), CLK_IGNORE_UNUSED, 0);
996*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gpu_ts_eb, "gpu-ts-eb",	"aon-apb", 0x10,
997*4882a593Smuzhiyun 		     0x1000, BIT(24), CLK_IGNORE_UNUSED, 0);
998*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(rtcdv10_eb, "rtcdv10-eb",	"aon-apb", 0x10,
999*4882a593Smuzhiyun 		     0x1000, BIT(27), CLK_IGNORE_UNUSED, 0);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_aon_gate[] = {
1002*4882a593Smuzhiyun 	/* address base is 0x402e0000 */
1003*4882a593Smuzhiyun 	&avs_lit_eb.common,
1004*4882a593Smuzhiyun 	&avs_big_eb.common,
1005*4882a593Smuzhiyun 	&ap_intc5_eb.common,
1006*4882a593Smuzhiyun 	&gpio_eb.common,
1007*4882a593Smuzhiyun 	&pwm0_eb.common,
1008*4882a593Smuzhiyun 	&pwm1_eb.common,
1009*4882a593Smuzhiyun 	&pwm2_eb.common,
1010*4882a593Smuzhiyun 	&pwm3_eb.common,
1011*4882a593Smuzhiyun 	&kpd_eb.common,
1012*4882a593Smuzhiyun 	&aon_sys_eb.common,
1013*4882a593Smuzhiyun 	&ap_sys_eb.common,
1014*4882a593Smuzhiyun 	&aon_tmr_eb.common,
1015*4882a593Smuzhiyun 	&ap_tmr0_eb.common,
1016*4882a593Smuzhiyun 	&efuse_eb.common,
1017*4882a593Smuzhiyun 	&eic_eb.common,
1018*4882a593Smuzhiyun 	&pub1_reg_eb.common,
1019*4882a593Smuzhiyun 	&adi_eb.common,
1020*4882a593Smuzhiyun 	&ap_intc0_eb.common,
1021*4882a593Smuzhiyun 	&ap_intc1_eb.common,
1022*4882a593Smuzhiyun 	&ap_intc2_eb.common,
1023*4882a593Smuzhiyun 	&ap_intc3_eb.common,
1024*4882a593Smuzhiyun 	&ap_intc4_eb.common,
1025*4882a593Smuzhiyun 	&splk_eb.common,
1026*4882a593Smuzhiyun 	&mspi_eb.common,
1027*4882a593Smuzhiyun 	&pub0_reg_eb.common,
1028*4882a593Smuzhiyun 	&pin_eb.common,
1029*4882a593Smuzhiyun 	&aon_ckg_eb.common,
1030*4882a593Smuzhiyun 	&gpu_eb.common,
1031*4882a593Smuzhiyun 	&apcpu_ts0_eb.common,
1032*4882a593Smuzhiyun 	&apcpu_ts1_eb.common,
1033*4882a593Smuzhiyun 	&dap_eb.common,
1034*4882a593Smuzhiyun 	&i2c_eb.common,
1035*4882a593Smuzhiyun 	&pmu_eb.common,
1036*4882a593Smuzhiyun 	&thm_eb.common,
1037*4882a593Smuzhiyun 	&aux0_eb.common,
1038*4882a593Smuzhiyun 	&aux1_eb.common,
1039*4882a593Smuzhiyun 	&aux2_eb.common,
1040*4882a593Smuzhiyun 	&probe_eb.common,
1041*4882a593Smuzhiyun 	&gpu0_avs_eb.common,
1042*4882a593Smuzhiyun 	&gpu1_avs_eb.common,
1043*4882a593Smuzhiyun 	&apcpu_wdg_eb.common,
1044*4882a593Smuzhiyun 	&ap_tmr1_eb.common,
1045*4882a593Smuzhiyun 	&ap_tmr2_eb.common,
1046*4882a593Smuzhiyun 	&disp_emc_eb.common,
1047*4882a593Smuzhiyun 	&zip_emc_eb.common,
1048*4882a593Smuzhiyun 	&gsp_emc_eb.common,
1049*4882a593Smuzhiyun 	&osc_aon_eb.common,
1050*4882a593Smuzhiyun 	&lvds_trx_eb.common,
1051*4882a593Smuzhiyun 	&lvds_tcxo_eb.common,
1052*4882a593Smuzhiyun 	&mdar_eb.common,
1053*4882a593Smuzhiyun 	&rtc4m0_cal_eb.common,
1054*4882a593Smuzhiyun 	&rct100m_cal_eb.common,
1055*4882a593Smuzhiyun 	&djtag_eb.common,
1056*4882a593Smuzhiyun 	&mbox_eb.common,
1057*4882a593Smuzhiyun 	&aon_dma_eb.common,
1058*4882a593Smuzhiyun 	&dbg_emc_eb.common,
1059*4882a593Smuzhiyun 	&lvds_pll_div_en.common,
1060*4882a593Smuzhiyun 	&def_eb.common,
1061*4882a593Smuzhiyun 	&aon_apb_rsv0.common,
1062*4882a593Smuzhiyun 	&orp_jtag_eb.common,
1063*4882a593Smuzhiyun 	&vsp_eb.common,
1064*4882a593Smuzhiyun 	&cam_eb.common,
1065*4882a593Smuzhiyun 	&disp_eb.common,
1066*4882a593Smuzhiyun 	&dbg_axi_if_eb.common,
1067*4882a593Smuzhiyun 	&sdio0_2x_en.common,
1068*4882a593Smuzhiyun 	&sdio1_2x_en.common,
1069*4882a593Smuzhiyun 	&sdio2_2x_en.common,
1070*4882a593Smuzhiyun 	&emmc_2x_en.common,
1071*4882a593Smuzhiyun 	&arch_rtc_eb.common,
1072*4882a593Smuzhiyun 	&kpb_rtc_eb.common,
1073*4882a593Smuzhiyun 	&aon_syst_rtc_eb.common,
1074*4882a593Smuzhiyun 	&ap_syst_rtc_eb.common,
1075*4882a593Smuzhiyun 	&aon_tmr_rtc_eb.common,
1076*4882a593Smuzhiyun 	&ap_tmr0_rtc_eb.common,
1077*4882a593Smuzhiyun 	&eic_rtc_eb.common,
1078*4882a593Smuzhiyun 	&eic_rtcdv5_eb.common,
1079*4882a593Smuzhiyun 	&ap_wdg_rtc_eb.common,
1080*4882a593Smuzhiyun 	&ap_tmr1_rtc_eb.common,
1081*4882a593Smuzhiyun 	&ap_tmr2_rtc_eb.common,
1082*4882a593Smuzhiyun 	&dcxo_tmr_rtc_eb.common,
1083*4882a593Smuzhiyun 	&bb_cal_rtc_eb.common,
1084*4882a593Smuzhiyun 	&avs_big_rtc_eb.common,
1085*4882a593Smuzhiyun 	&avs_lit_rtc_eb.common,
1086*4882a593Smuzhiyun 	&avs_gpu0_rtc_eb.common,
1087*4882a593Smuzhiyun 	&avs_gpu1_rtc_eb.common,
1088*4882a593Smuzhiyun 	&gpu_ts_eb.common,
1089*4882a593Smuzhiyun 	&rtcdv10_eb.common,
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_aon_gate_hws = {
1093*4882a593Smuzhiyun 	.hws	= {
1094*4882a593Smuzhiyun 		[CLK_AVS_LIT_EB]	= &avs_lit_eb.common.hw,
1095*4882a593Smuzhiyun 		[CLK_AVS_BIG_EB]	= &avs_big_eb.common.hw,
1096*4882a593Smuzhiyun 		[CLK_AP_INTC5_EB]	= &ap_intc5_eb.common.hw,
1097*4882a593Smuzhiyun 		[CLK_GPIO_EB]		= &gpio_eb.common.hw,
1098*4882a593Smuzhiyun 		[CLK_PWM0_EB]		= &pwm0_eb.common.hw,
1099*4882a593Smuzhiyun 		[CLK_PWM1_EB]		= &pwm1_eb.common.hw,
1100*4882a593Smuzhiyun 		[CLK_PWM2_EB]		= &pwm2_eb.common.hw,
1101*4882a593Smuzhiyun 		[CLK_PWM3_EB]		= &pwm3_eb.common.hw,
1102*4882a593Smuzhiyun 		[CLK_KPD_EB]		= &kpd_eb.common.hw,
1103*4882a593Smuzhiyun 		[CLK_AON_SYS_EB]	= &aon_sys_eb.common.hw,
1104*4882a593Smuzhiyun 		[CLK_AP_SYS_EB]		= &ap_sys_eb.common.hw,
1105*4882a593Smuzhiyun 		[CLK_AON_TMR_EB]	= &aon_tmr_eb.common.hw,
1106*4882a593Smuzhiyun 		[CLK_AP_TMR0_EB]	= &ap_tmr0_eb.common.hw,
1107*4882a593Smuzhiyun 		[CLK_EFUSE_EB]		= &efuse_eb.common.hw,
1108*4882a593Smuzhiyun 		[CLK_EIC_EB]		= &eic_eb.common.hw,
1109*4882a593Smuzhiyun 		[CLK_PUB1_REG_EB]	= &pub1_reg_eb.common.hw,
1110*4882a593Smuzhiyun 		[CLK_ADI_EB]		= &adi_eb.common.hw,
1111*4882a593Smuzhiyun 		[CLK_AP_INTC0_EB]	= &ap_intc0_eb.common.hw,
1112*4882a593Smuzhiyun 		[CLK_AP_INTC1_EB]	= &ap_intc1_eb.common.hw,
1113*4882a593Smuzhiyun 		[CLK_AP_INTC2_EB]	= &ap_intc2_eb.common.hw,
1114*4882a593Smuzhiyun 		[CLK_AP_INTC3_EB]	= &ap_intc3_eb.common.hw,
1115*4882a593Smuzhiyun 		[CLK_AP_INTC4_EB]	= &ap_intc4_eb.common.hw,
1116*4882a593Smuzhiyun 		[CLK_SPLK_EB]		= &splk_eb.common.hw,
1117*4882a593Smuzhiyun 		[CLK_MSPI_EB]		= &mspi_eb.common.hw,
1118*4882a593Smuzhiyun 		[CLK_PUB0_REG_EB]	= &pub0_reg_eb.common.hw,
1119*4882a593Smuzhiyun 		[CLK_PIN_EB]		= &pin_eb.common.hw,
1120*4882a593Smuzhiyun 		[CLK_AON_CKG_EB]	= &aon_ckg_eb.common.hw,
1121*4882a593Smuzhiyun 		[CLK_GPU_EB]		= &gpu_eb.common.hw,
1122*4882a593Smuzhiyun 		[CLK_APCPU_TS0_EB]	= &apcpu_ts0_eb.common.hw,
1123*4882a593Smuzhiyun 		[CLK_APCPU_TS1_EB]	= &apcpu_ts1_eb.common.hw,
1124*4882a593Smuzhiyun 		[CLK_DAP_EB]		= &dap_eb.common.hw,
1125*4882a593Smuzhiyun 		[CLK_I2C_EB]		= &i2c_eb.common.hw,
1126*4882a593Smuzhiyun 		[CLK_PMU_EB]		= &pmu_eb.common.hw,
1127*4882a593Smuzhiyun 		[CLK_THM_EB]		= &thm_eb.common.hw,
1128*4882a593Smuzhiyun 		[CLK_AUX0_EB]		= &aux0_eb.common.hw,
1129*4882a593Smuzhiyun 		[CLK_AUX1_EB]		= &aux1_eb.common.hw,
1130*4882a593Smuzhiyun 		[CLK_AUX2_EB]		= &aux2_eb.common.hw,
1131*4882a593Smuzhiyun 		[CLK_PROBE_EB]		= &probe_eb.common.hw,
1132*4882a593Smuzhiyun 		[CLK_GPU0_AVS_EB]	= &gpu0_avs_eb.common.hw,
1133*4882a593Smuzhiyun 		[CLK_GPU1_AVS_EB]	= &gpu1_avs_eb.common.hw,
1134*4882a593Smuzhiyun 		[CLK_APCPU_WDG_EB]	= &apcpu_wdg_eb.common.hw,
1135*4882a593Smuzhiyun 		[CLK_AP_TMR1_EB]	= &ap_tmr1_eb.common.hw,
1136*4882a593Smuzhiyun 		[CLK_AP_TMR2_EB]	= &ap_tmr2_eb.common.hw,
1137*4882a593Smuzhiyun 		[CLK_DISP_EMC_EB]	= &disp_emc_eb.common.hw,
1138*4882a593Smuzhiyun 		[CLK_ZIP_EMC_EB]	= &zip_emc_eb.common.hw,
1139*4882a593Smuzhiyun 		[CLK_GSP_EMC_EB]	= &gsp_emc_eb.common.hw,
1140*4882a593Smuzhiyun 		[CLK_OSC_AON_EB]	= &osc_aon_eb.common.hw,
1141*4882a593Smuzhiyun 		[CLK_LVDS_TRX_EB]	= &lvds_trx_eb.common.hw,
1142*4882a593Smuzhiyun 		[CLK_LVDS_TCXO_EB]	= &lvds_tcxo_eb.common.hw,
1143*4882a593Smuzhiyun 		[CLK_MDAR_EB]		= &mdar_eb.common.hw,
1144*4882a593Smuzhiyun 		[CLK_RTC4M0_CAL_EB]	= &rtc4m0_cal_eb.common.hw,
1145*4882a593Smuzhiyun 		[CLK_RCT100M_CAL_EB]	= &rct100m_cal_eb.common.hw,
1146*4882a593Smuzhiyun 		[CLK_DJTAG_EB]		= &djtag_eb.common.hw,
1147*4882a593Smuzhiyun 		[CLK_MBOX_EB]		= &mbox_eb.common.hw,
1148*4882a593Smuzhiyun 		[CLK_AON_DMA_EB]	= &aon_dma_eb.common.hw,
1149*4882a593Smuzhiyun 		[CLK_DBG_EMC_EB]	= &dbg_emc_eb.common.hw,
1150*4882a593Smuzhiyun 		[CLK_LVDS_PLL_DIV_EN]	= &lvds_pll_div_en.common.hw,
1151*4882a593Smuzhiyun 		[CLK_DEF_EB]		= &def_eb.common.hw,
1152*4882a593Smuzhiyun 		[CLK_AON_APB_RSV0]	= &aon_apb_rsv0.common.hw,
1153*4882a593Smuzhiyun 		[CLK_ORP_JTAG_EB]	= &orp_jtag_eb.common.hw,
1154*4882a593Smuzhiyun 		[CLK_VSP_EB]		= &vsp_eb.common.hw,
1155*4882a593Smuzhiyun 		[CLK_CAM_EB]		= &cam_eb.common.hw,
1156*4882a593Smuzhiyun 		[CLK_DISP_EB]		= &disp_eb.common.hw,
1157*4882a593Smuzhiyun 		[CLK_DBG_AXI_IF_EB]	= &dbg_axi_if_eb.common.hw,
1158*4882a593Smuzhiyun 		[CLK_SDIO0_2X_EN]	= &sdio0_2x_en.common.hw,
1159*4882a593Smuzhiyun 		[CLK_SDIO1_2X_EN]	= &sdio1_2x_en.common.hw,
1160*4882a593Smuzhiyun 		[CLK_SDIO2_2X_EN]	= &sdio2_2x_en.common.hw,
1161*4882a593Smuzhiyun 		[CLK_EMMC_2X_EN]	= &emmc_2x_en.common.hw,
1162*4882a593Smuzhiyun 		[CLK_ARCH_RTC_EB]	= &arch_rtc_eb.common.hw,
1163*4882a593Smuzhiyun 		[CLK_KPB_RTC_EB]	= &kpb_rtc_eb.common.hw,
1164*4882a593Smuzhiyun 		[CLK_AON_SYST_RTC_EB]	= &aon_syst_rtc_eb.common.hw,
1165*4882a593Smuzhiyun 		[CLK_AP_SYST_RTC_EB]	= &ap_syst_rtc_eb.common.hw,
1166*4882a593Smuzhiyun 		[CLK_AON_TMR_RTC_EB]	= &aon_tmr_rtc_eb.common.hw,
1167*4882a593Smuzhiyun 		[CLK_AP_TMR0_RTC_EB]	= &ap_tmr0_rtc_eb.common.hw,
1168*4882a593Smuzhiyun 		[CLK_EIC_RTC_EB]	= &eic_rtc_eb.common.hw,
1169*4882a593Smuzhiyun 		[CLK_EIC_RTCDV5_EB]	= &eic_rtcdv5_eb.common.hw,
1170*4882a593Smuzhiyun 		[CLK_AP_WDG_RTC_EB]	= &ap_wdg_rtc_eb.common.hw,
1171*4882a593Smuzhiyun 		[CLK_AP_TMR1_RTC_EB]	= &ap_tmr1_rtc_eb.common.hw,
1172*4882a593Smuzhiyun 		[CLK_AP_TMR2_RTC_EB]	= &ap_tmr2_rtc_eb.common.hw,
1173*4882a593Smuzhiyun 		[CLK_DCXO_TMR_RTC_EB]	= &dcxo_tmr_rtc_eb.common.hw,
1174*4882a593Smuzhiyun 		[CLK_BB_CAL_RTC_EB]	= &bb_cal_rtc_eb.common.hw,
1175*4882a593Smuzhiyun 		[CLK_AVS_BIG_RTC_EB]	= &avs_big_rtc_eb.common.hw,
1176*4882a593Smuzhiyun 		[CLK_AVS_LIT_RTC_EB]	= &avs_lit_rtc_eb.common.hw,
1177*4882a593Smuzhiyun 		[CLK_AVS_GPU0_RTC_EB]	= &avs_gpu0_rtc_eb.common.hw,
1178*4882a593Smuzhiyun 		[CLK_AVS_GPU1_RTC_EB]	= &avs_gpu1_rtc_eb.common.hw,
1179*4882a593Smuzhiyun 		[CLK_GPU_TS_EB]		= &gpu_ts_eb.common.hw,
1180*4882a593Smuzhiyun 		[CLK_RTCDV10_EB]	= &rtcdv10_eb.common.hw,
1181*4882a593Smuzhiyun 	},
1182*4882a593Smuzhiyun 	.num	= CLK_AON_GATE_NUM,
1183*4882a593Smuzhiyun };
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_aon_gate_desc = {
1186*4882a593Smuzhiyun 	.clk_clks	= sc9860_aon_gate,
1187*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_aon_gate),
1188*4882a593Smuzhiyun 	.hw_clks	= &sc9860_aon_gate_hws,
1189*4882a593Smuzhiyun };
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun static const u8 mcu_table[] = { 0, 1, 2, 3, 4, 8 };
1192*4882a593Smuzhiyun static const char * const lit_mcu_parents[] = {	"ext-26m",	"twpll-512m",
1193*4882a593Smuzhiyun 						"twpll-768m",	"ltepll0",
1194*4882a593Smuzhiyun 						"twpll",	"mpll0" };
1195*4882a593Smuzhiyun static SPRD_COMP_CLK_TABLE(lit_mcu, "lit-mcu", lit_mcu_parents, 0x20,
1196*4882a593Smuzhiyun 			   mcu_table, 0, 4, 4, 3, 0);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun static const char * const big_mcu_parents[] = {	"ext-26m",	"twpll-512m",
1199*4882a593Smuzhiyun 						"twpll-768m",	"ltepll0",
1200*4882a593Smuzhiyun 						"twpll",	"mpll1" };
1201*4882a593Smuzhiyun static SPRD_COMP_CLK_TABLE(big_mcu, "big-mcu", big_mcu_parents, 0x24,
1202*4882a593Smuzhiyun 			   mcu_table, 0, 4, 4, 3, 0);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_aonsecure_clk[] = {
1205*4882a593Smuzhiyun 	/* address base is 0x40880000 */
1206*4882a593Smuzhiyun 	&lit_mcu.common,
1207*4882a593Smuzhiyun 	&big_mcu.common,
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_aonsecure_clk_hws = {
1211*4882a593Smuzhiyun 	.hws	= {
1212*4882a593Smuzhiyun 		[CLK_LIT_MCU]		= &lit_mcu.common.hw,
1213*4882a593Smuzhiyun 		[CLK_BIG_MCU]		= &big_mcu.common.hw,
1214*4882a593Smuzhiyun 	},
1215*4882a593Smuzhiyun 	.num	= CLK_AONSECURE_NUM,
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_aonsecure_clk_desc = {
1219*4882a593Smuzhiyun 	.clk_clks	= sc9860_aonsecure_clk,
1220*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_aonsecure_clk),
1221*4882a593Smuzhiyun 	.hw_clks	= &sc9860_aonsecure_clk_hws,
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_iis0_eb,	"agcp-iis0-eb",		"aon-apb",
1225*4882a593Smuzhiyun 		     0x0, 0x100, BIT(0), 0, 0);
1226*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_iis1_eb,	"agcp-iis1-eb",		"aon-apb",
1227*4882a593Smuzhiyun 		     0x0, 0x100, BIT(1), 0, 0);
1228*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_iis2_eb,	"agcp-iis2-eb",		"aon-apb",
1229*4882a593Smuzhiyun 		     0x0, 0x100, BIT(2), 0, 0);
1230*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_iis3_eb,	"agcp-iis3-eb",		"aon-apb",
1231*4882a593Smuzhiyun 		     0x0, 0x100, BIT(3), 0, 0);
1232*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_uart_eb,	"agcp-uart-eb",		"aon-apb",
1233*4882a593Smuzhiyun 		     0x0, 0x100, BIT(4), 0, 0);
1234*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_dmacp_eb,	"agcp-dmacp-eb",	"aon-apb",
1235*4882a593Smuzhiyun 		     0x0, 0x100, BIT(5), 0, 0);
1236*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_dmaap_eb,	"agcp-dmaap-eb",	"aon-apb",
1237*4882a593Smuzhiyun 		     0x0, 0x100, BIT(6), 0, 0);
1238*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_arc48k_eb,	"agcp-arc48k-eb",	"aon-apb",
1239*4882a593Smuzhiyun 		     0x0, 0x100, BIT(10), 0, 0);
1240*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_src44p1k_eb, "agcp-src44p1k-eb",	"aon-apb",
1241*4882a593Smuzhiyun 		     0x0, 0x100, BIT(11), 0, 0);
1242*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_mcdt_eb,	"agcp-mcdt-eb",		"aon-apb",
1243*4882a593Smuzhiyun 		     0x0, 0x100, BIT(12), 0, 0);
1244*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_vbcifd_eb,	"agcp-vbcifd-eb",	"aon-apb",
1245*4882a593Smuzhiyun 		     0x0, 0x100, BIT(13), 0, 0);
1246*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_vbc_eb,	"agcp-vbc-eb",		"aon-apb",
1247*4882a593Smuzhiyun 		     0x0, 0x100, BIT(14), 0, 0);
1248*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_spinlock_eb, "agcp-spinlock-eb",	"aon-apb",
1249*4882a593Smuzhiyun 		     0x0, 0x100, BIT(15), 0, 0);
1250*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_icu_eb,	"agcp-icu-eb",		"aon-apb",
1251*4882a593Smuzhiyun 		     0x0, 0x100, BIT(16), CLK_IGNORE_UNUSED, 0);
1252*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_ap_ashb_eb, "agcp-ap-ashb-eb",	"aon-apb",
1253*4882a593Smuzhiyun 		     0x0, 0x100, BIT(17), 0, 0);
1254*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_cp_ashb_eb, "agcp-cp-ashb-eb",	"aon-apb",
1255*4882a593Smuzhiyun 		     0x0, 0x100, BIT(18), 0, 0);
1256*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_aud_eb,	"agcp-aud-eb",		"aon-apb",
1257*4882a593Smuzhiyun 		     0x0, 0x100, BIT(19), 0, 0);
1258*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(agcp_audif_eb,	"agcp-audif-eb",	"aon-apb",
1259*4882a593Smuzhiyun 		     0x0, 0x100, BIT(20), 0, 0);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_agcp_gate[] = {
1262*4882a593Smuzhiyun 	/* address base is 0x415e0000 */
1263*4882a593Smuzhiyun 	&agcp_iis0_eb.common,
1264*4882a593Smuzhiyun 	&agcp_iis1_eb.common,
1265*4882a593Smuzhiyun 	&agcp_iis2_eb.common,
1266*4882a593Smuzhiyun 	&agcp_iis3_eb.common,
1267*4882a593Smuzhiyun 	&agcp_uart_eb.common,
1268*4882a593Smuzhiyun 	&agcp_dmacp_eb.common,
1269*4882a593Smuzhiyun 	&agcp_dmaap_eb.common,
1270*4882a593Smuzhiyun 	&agcp_arc48k_eb.common,
1271*4882a593Smuzhiyun 	&agcp_src44p1k_eb.common,
1272*4882a593Smuzhiyun 	&agcp_mcdt_eb.common,
1273*4882a593Smuzhiyun 	&agcp_vbcifd_eb.common,
1274*4882a593Smuzhiyun 	&agcp_vbc_eb.common,
1275*4882a593Smuzhiyun 	&agcp_spinlock_eb.common,
1276*4882a593Smuzhiyun 	&agcp_icu_eb.common,
1277*4882a593Smuzhiyun 	&agcp_ap_ashb_eb.common,
1278*4882a593Smuzhiyun 	&agcp_cp_ashb_eb.common,
1279*4882a593Smuzhiyun 	&agcp_aud_eb.common,
1280*4882a593Smuzhiyun 	&agcp_audif_eb.common,
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_agcp_gate_hws = {
1284*4882a593Smuzhiyun 	.hws	= {
1285*4882a593Smuzhiyun 		[CLK_AGCP_IIS0_EB]	= &agcp_iis0_eb.common.hw,
1286*4882a593Smuzhiyun 		[CLK_AGCP_IIS1_EB]	= &agcp_iis1_eb.common.hw,
1287*4882a593Smuzhiyun 		[CLK_AGCP_IIS2_EB]	= &agcp_iis2_eb.common.hw,
1288*4882a593Smuzhiyun 		[CLK_AGCP_IIS3_EB]	= &agcp_iis3_eb.common.hw,
1289*4882a593Smuzhiyun 		[CLK_AGCP_UART_EB]	= &agcp_uart_eb.common.hw,
1290*4882a593Smuzhiyun 		[CLK_AGCP_DMACP_EB]	= &agcp_dmacp_eb.common.hw,
1291*4882a593Smuzhiyun 		[CLK_AGCP_DMAAP_EB]	= &agcp_dmaap_eb.common.hw,
1292*4882a593Smuzhiyun 		[CLK_AGCP_ARC48K_EB]	= &agcp_arc48k_eb.common.hw,
1293*4882a593Smuzhiyun 		[CLK_AGCP_SRC44P1K_EB]	= &agcp_src44p1k_eb.common.hw,
1294*4882a593Smuzhiyun 		[CLK_AGCP_MCDT_EB]	= &agcp_mcdt_eb.common.hw,
1295*4882a593Smuzhiyun 		[CLK_AGCP_VBCIFD_EB]	= &agcp_vbcifd_eb.common.hw,
1296*4882a593Smuzhiyun 		[CLK_AGCP_VBC_EB]	= &agcp_vbc_eb.common.hw,
1297*4882a593Smuzhiyun 		[CLK_AGCP_SPINLOCK_EB]	= &agcp_spinlock_eb.common.hw,
1298*4882a593Smuzhiyun 		[CLK_AGCP_ICU_EB]	= &agcp_icu_eb.common.hw,
1299*4882a593Smuzhiyun 		[CLK_AGCP_AP_ASHB_EB]	= &agcp_ap_ashb_eb.common.hw,
1300*4882a593Smuzhiyun 		[CLK_AGCP_CP_ASHB_EB]	= &agcp_cp_ashb_eb.common.hw,
1301*4882a593Smuzhiyun 		[CLK_AGCP_AUD_EB]	= &agcp_aud_eb.common.hw,
1302*4882a593Smuzhiyun 		[CLK_AGCP_AUDIF_EB]	= &agcp_audif_eb.common.hw,
1303*4882a593Smuzhiyun 	},
1304*4882a593Smuzhiyun 	.num	= CLK_AGCP_GATE_NUM,
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_agcp_gate_desc = {
1308*4882a593Smuzhiyun 	.clk_clks	= sc9860_agcp_gate,
1309*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_agcp_gate),
1310*4882a593Smuzhiyun 	.hw_clks	= &sc9860_agcp_gate_hws,
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static const char * const gpu_parents[] = { "twpll-512m",
1314*4882a593Smuzhiyun 					    "twpll-768m",
1315*4882a593Smuzhiyun 					    "gpll" };
1316*4882a593Smuzhiyun static SPRD_COMP_CLK(gpu_clk,	"gpu",	gpu_parents, 0x20,
1317*4882a593Smuzhiyun 		     0, 2, 8, 4, 0);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_gpu_clk[] = {
1320*4882a593Smuzhiyun 	/* address base is 0x60200000 */
1321*4882a593Smuzhiyun 	&gpu_clk.common,
1322*4882a593Smuzhiyun };
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_gpu_clk_hws = {
1325*4882a593Smuzhiyun 	.hws	= {
1326*4882a593Smuzhiyun 		[CLK_GPU]	= &gpu_clk.common.hw,
1327*4882a593Smuzhiyun 	},
1328*4882a593Smuzhiyun 	.num	= CLK_GPU_NUM,
1329*4882a593Smuzhiyun };
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_gpu_clk_desc = {
1332*4882a593Smuzhiyun 	.clk_clks	= sc9860_gpu_clk,
1333*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_gpu_clk),
1334*4882a593Smuzhiyun 	.hw_clks	= &sc9860_gpu_clk_hws,
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static const char * const ahb_parents[] = { "ext-26m", "twpll-96m",
1338*4882a593Smuzhiyun 					    "twpll-128m", "twpll-153m6" };
1339*4882a593Smuzhiyun static SPRD_MUX_CLK(ahb_vsp, "ahb-vsp", ahb_parents, 0x20,
1340*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun static const char * const vsp_parents[] = {	"twpll-76m8",	"twpll-128m",
1343*4882a593Smuzhiyun 						"twpll-256m",	"twpll-307m2",
1344*4882a593Smuzhiyun 						"twpll-384m" };
1345*4882a593Smuzhiyun static SPRD_COMP_CLK(vsp_clk, "vsp", vsp_parents, 0x24, 0, 3, 8, 2, 0);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun static const char * const dispc_parents[] = {	"twpll-76m8",	"twpll-128m",
1348*4882a593Smuzhiyun 						"twpll-256m",	"twpll-307m2" };
1349*4882a593Smuzhiyun static SPRD_COMP_CLK(vsp_enc, "vsp-enc", dispc_parents, 0x28, 0, 2, 8, 2, 0);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun static const char * const vpp_parents[] = { "twpll-96m", "twpll-153m6",
1352*4882a593Smuzhiyun 					    "twpll-192m", "twpll-256m" };
1353*4882a593Smuzhiyun static SPRD_MUX_CLK(vpp_clk, "vpp", vpp_parents, 0x2c,
1354*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
1355*4882a593Smuzhiyun static const char * const vsp_26m_parents[] = { "ext-26m" };
1356*4882a593Smuzhiyun static SPRD_MUX_CLK(vsp_26m, "vsp-26m", vsp_26m_parents, 0x30,
1357*4882a593Smuzhiyun 		    0, 1, SC9860_MUX_FLAG);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_vsp_clk[] = {
1360*4882a593Smuzhiyun 	/* address base is 0x61000000 */
1361*4882a593Smuzhiyun 	&ahb_vsp.common,
1362*4882a593Smuzhiyun 	&vsp_clk.common,
1363*4882a593Smuzhiyun 	&vsp_enc.common,
1364*4882a593Smuzhiyun 	&vpp_clk.common,
1365*4882a593Smuzhiyun 	&vsp_26m.common,
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_vsp_clk_hws = {
1369*4882a593Smuzhiyun 	.hws	= {
1370*4882a593Smuzhiyun 		[CLK_AHB_VSP]	= &ahb_vsp.common.hw,
1371*4882a593Smuzhiyun 		[CLK_VSP]	= &vsp_clk.common.hw,
1372*4882a593Smuzhiyun 		[CLK_VSP_ENC]	= &vsp_enc.common.hw,
1373*4882a593Smuzhiyun 		[CLK_VPP]	= &vpp_clk.common.hw,
1374*4882a593Smuzhiyun 		[CLK_VSP_26M]	= &vsp_26m.common.hw,
1375*4882a593Smuzhiyun 	},
1376*4882a593Smuzhiyun 	.num	= CLK_VSP_NUM,
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_vsp_clk_desc = {
1380*4882a593Smuzhiyun 	.clk_clks	= sc9860_vsp_clk,
1381*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_vsp_clk),
1382*4882a593Smuzhiyun 	.hw_clks	= &sc9860_vsp_clk_hws,
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(vsp_dec_eb,	"vsp-dec-eb",	"ahb-vsp", 0x0,
1386*4882a593Smuzhiyun 		     0x1000, BIT(0), 0, 0);
1387*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(vsp_ckg_eb,	"vsp-ckg-eb",	"ahb-vsp", 0x0,
1388*4882a593Smuzhiyun 		     0x1000, BIT(1), 0, 0);
1389*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(vsp_mmu_eb,	"vsp-mmu-eb",	"ahb-vsp", 0x0,
1390*4882a593Smuzhiyun 		     0x1000, BIT(2), 0, 0);
1391*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(vsp_enc_eb,	"vsp-enc-eb",	"ahb-vsp", 0x0,
1392*4882a593Smuzhiyun 		     0x1000, BIT(3), 0, 0);
1393*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(vpp_eb,		"vpp-eb",	"ahb-vsp", 0x0,
1394*4882a593Smuzhiyun 		     0x1000, BIT(4), 0, 0);
1395*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(vsp_26m_eb,	"vsp-26m-eb",	"ahb-vsp", 0x0,
1396*4882a593Smuzhiyun 		     0x1000, BIT(5), 0, 0);
1397*4882a593Smuzhiyun static SPRD_GATE_CLK(vsp_axi_gate,	"vsp-axi-gate",	"ahb-vsp", 0x8,
1398*4882a593Smuzhiyun 		     BIT(0), 0, 0);
1399*4882a593Smuzhiyun static SPRD_GATE_CLK(vsp_enc_gate,	"vsp-enc-gate",	"ahb-vsp", 0x8,
1400*4882a593Smuzhiyun 		     BIT(1), 0, 0);
1401*4882a593Smuzhiyun static SPRD_GATE_CLK(vpp_axi_gate,	"vpp-axi-gate",	"ahb-vsp", 0x8,
1402*4882a593Smuzhiyun 		     BIT(2), 0, 0);
1403*4882a593Smuzhiyun static SPRD_GATE_CLK(vsp_bm_gate,	"vsp-bm-gate",	"ahb-vsp", 0x8,
1404*4882a593Smuzhiyun 		     BIT(8), 0, 0);
1405*4882a593Smuzhiyun static SPRD_GATE_CLK(vsp_enc_bm_gate, "vsp-enc-bm-gate", "ahb-vsp", 0x8,
1406*4882a593Smuzhiyun 		     BIT(9), 0, 0);
1407*4882a593Smuzhiyun static SPRD_GATE_CLK(vpp_bm_gate,	"vpp-bm-gate",	"ahb-vsp", 0x8,
1408*4882a593Smuzhiyun 		     BIT(10), 0, 0);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_vsp_gate[] = {
1411*4882a593Smuzhiyun 	/* address base is 0x61100000 */
1412*4882a593Smuzhiyun 	&vsp_dec_eb.common,
1413*4882a593Smuzhiyun 	&vsp_ckg_eb.common,
1414*4882a593Smuzhiyun 	&vsp_mmu_eb.common,
1415*4882a593Smuzhiyun 	&vsp_enc_eb.common,
1416*4882a593Smuzhiyun 	&vpp_eb.common,
1417*4882a593Smuzhiyun 	&vsp_26m_eb.common,
1418*4882a593Smuzhiyun 	&vsp_axi_gate.common,
1419*4882a593Smuzhiyun 	&vsp_enc_gate.common,
1420*4882a593Smuzhiyun 	&vpp_axi_gate.common,
1421*4882a593Smuzhiyun 	&vsp_bm_gate.common,
1422*4882a593Smuzhiyun 	&vsp_enc_bm_gate.common,
1423*4882a593Smuzhiyun 	&vpp_bm_gate.common,
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_vsp_gate_hws = {
1427*4882a593Smuzhiyun 	.hws	= {
1428*4882a593Smuzhiyun 		[CLK_VSP_DEC_EB]	= &vsp_dec_eb.common.hw,
1429*4882a593Smuzhiyun 		[CLK_VSP_CKG_EB]	= &vsp_ckg_eb.common.hw,
1430*4882a593Smuzhiyun 		[CLK_VSP_MMU_EB]	= &vsp_mmu_eb.common.hw,
1431*4882a593Smuzhiyun 		[CLK_VSP_ENC_EB]	= &vsp_enc_eb.common.hw,
1432*4882a593Smuzhiyun 		[CLK_VPP_EB]		= &vpp_eb.common.hw,
1433*4882a593Smuzhiyun 		[CLK_VSP_26M_EB]	= &vsp_26m_eb.common.hw,
1434*4882a593Smuzhiyun 		[CLK_VSP_AXI_GATE]	= &vsp_axi_gate.common.hw,
1435*4882a593Smuzhiyun 		[CLK_VSP_ENC_GATE]	= &vsp_enc_gate.common.hw,
1436*4882a593Smuzhiyun 		[CLK_VPP_AXI_GATE]	= &vpp_axi_gate.common.hw,
1437*4882a593Smuzhiyun 		[CLK_VSP_BM_GATE]	= &vsp_bm_gate.common.hw,
1438*4882a593Smuzhiyun 		[CLK_VSP_ENC_BM_GATE]	= &vsp_enc_bm_gate.common.hw,
1439*4882a593Smuzhiyun 		[CLK_VPP_BM_GATE]	= &vpp_bm_gate.common.hw,
1440*4882a593Smuzhiyun 	},
1441*4882a593Smuzhiyun 	.num	= CLK_VSP_GATE_NUM,
1442*4882a593Smuzhiyun };
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_vsp_gate_desc = {
1445*4882a593Smuzhiyun 	.clk_clks	= sc9860_vsp_gate,
1446*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_vsp_gate),
1447*4882a593Smuzhiyun 	.hw_clks	= &sc9860_vsp_gate_hws,
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun static SPRD_MUX_CLK(ahb_cam, "ahb-cam", ahb_parents, 0x20,
1451*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
1452*4882a593Smuzhiyun static const char * const sensor_parents[] = {	"ext-26m",	"twpll-48m",
1453*4882a593Smuzhiyun 						"twpll-76m8",	"twpll-96m" };
1454*4882a593Smuzhiyun static SPRD_COMP_CLK(sensor0_clk, "sensor0", sensor_parents, 0x24,
1455*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
1456*4882a593Smuzhiyun static SPRD_COMP_CLK(sensor1_clk, "sensor1", sensor_parents, 0x28,
1457*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
1458*4882a593Smuzhiyun static SPRD_COMP_CLK(sensor2_clk, "sensor2", sensor_parents, 0x2c,
1459*4882a593Smuzhiyun 		     0, 2, 8, 3, 0);
1460*4882a593Smuzhiyun static SPRD_GATE_CLK(mipi_csi0_eb, "mipi-csi0-eb", "ahb-cam", 0x4c,
1461*4882a593Smuzhiyun 		     BIT(16), 0, 0);
1462*4882a593Smuzhiyun static SPRD_GATE_CLK(mipi_csi1_eb, "mipi-csi1-eb", "ahb-cam", 0x50,
1463*4882a593Smuzhiyun 		     BIT(16), 0, 0);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_cam_clk[] = {
1466*4882a593Smuzhiyun 	/* address base is 0x62000000 */
1467*4882a593Smuzhiyun 	&ahb_cam.common,
1468*4882a593Smuzhiyun 	&sensor0_clk.common,
1469*4882a593Smuzhiyun 	&sensor1_clk.common,
1470*4882a593Smuzhiyun 	&sensor2_clk.common,
1471*4882a593Smuzhiyun 	&mipi_csi0_eb.common,
1472*4882a593Smuzhiyun 	&mipi_csi1_eb.common,
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_cam_clk_hws = {
1476*4882a593Smuzhiyun 	.hws	= {
1477*4882a593Smuzhiyun 		[CLK_AHB_CAM]		= &ahb_cam.common.hw,
1478*4882a593Smuzhiyun 		[CLK_SENSOR0]		= &sensor0_clk.common.hw,
1479*4882a593Smuzhiyun 		[CLK_SENSOR1]		= &sensor1_clk.common.hw,
1480*4882a593Smuzhiyun 		[CLK_SENSOR2]		= &sensor2_clk.common.hw,
1481*4882a593Smuzhiyun 		[CLK_MIPI_CSI0_EB]	= &mipi_csi0_eb.common.hw,
1482*4882a593Smuzhiyun 		[CLK_MIPI_CSI1_EB]	= &mipi_csi1_eb.common.hw,
1483*4882a593Smuzhiyun 	},
1484*4882a593Smuzhiyun 	.num	= CLK_CAM_NUM,
1485*4882a593Smuzhiyun };
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_cam_clk_desc = {
1488*4882a593Smuzhiyun 	.clk_clks	= sc9860_cam_clk,
1489*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_cam_clk),
1490*4882a593Smuzhiyun 	.hw_clks	= &sc9860_cam_clk_hws,
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dcam0_eb,		"dcam0-eb",	"ahb-cam", 0x0,
1494*4882a593Smuzhiyun 		     0x1000, BIT(0), 0, 0);
1495*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dcam1_eb,		"dcam1-eb",	"ahb-cam", 0x0,
1496*4882a593Smuzhiyun 		     0x1000, BIT(1), 0, 0);
1497*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp0_eb,		"isp0-eb",	"ahb-cam", 0x0,
1498*4882a593Smuzhiyun 		     0x1000, BIT(2), 0, 0);
1499*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(csi0_eb,		"csi0-eb",	"ahb-cam", 0x0,
1500*4882a593Smuzhiyun 		     0x1000, BIT(3), 0, 0);
1501*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(csi1_eb,		"csi1-eb",	"ahb-cam", 0x0,
1502*4882a593Smuzhiyun 		     0x1000, BIT(4), 0, 0);
1503*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(jpg0_eb,		"jpg0-eb",	"ahb-cam", 0x0,
1504*4882a593Smuzhiyun 		     0x1000, BIT(5), 0, 0);
1505*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(jpg1_eb,		"jpg1-eb",	"ahb-cam", 0x0,
1506*4882a593Smuzhiyun 		     0x1000, BIT(6), 0, 0);
1507*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(cam_ckg_eb,	"cam-ckg-eb",	"ahb-cam", 0x0,
1508*4882a593Smuzhiyun 		     0x1000, BIT(7), 0, 0);
1509*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(cam_mmu_eb,	"cam-mmu-eb",	"ahb-cam", 0x0,
1510*4882a593Smuzhiyun 		     0x1000, BIT(8), 0, 0);
1511*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp1_eb,		"isp1-eb",	"ahb-cam", 0x0,
1512*4882a593Smuzhiyun 		     0x1000, BIT(9), 0, 0);
1513*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(cpp_eb,		"cpp-eb",	"ahb-cam", 0x0,
1514*4882a593Smuzhiyun 		     0x1000, BIT(10), 0, 0);
1515*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(mmu_pf_eb,		"mmu-pf-eb",	"ahb-cam", 0x0,
1516*4882a593Smuzhiyun 		     0x1000, BIT(11), 0, 0);
1517*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp2_eb,		"isp2-eb",	"ahb-cam", 0x0,
1518*4882a593Smuzhiyun 		     0x1000, BIT(12), 0, 0);
1519*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dcam2isp_if_eb, "dcam2isp-if-eb",	"ahb-cam", 0x0,
1520*4882a593Smuzhiyun 		     0x1000, BIT(13), 0, 0);
1521*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp2dcam_if_eb, "isp2dcam-if-eb",	"ahb-cam", 0x0,
1522*4882a593Smuzhiyun 		     0x1000, BIT(14), 0, 0);
1523*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp_lclk_eb,	"isp-lclk-eb",	"ahb-cam", 0x0,
1524*4882a593Smuzhiyun 		     0x1000, BIT(15), 0, 0);
1525*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp_iclk_eb,	"isp-iclk-eb",	"ahb-cam", 0x0,
1526*4882a593Smuzhiyun 		     0x1000, BIT(16), 0, 0);
1527*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp_mclk_eb,	"isp-mclk-eb",	"ahb-cam", 0x0,
1528*4882a593Smuzhiyun 		     0x1000, BIT(17), 0, 0);
1529*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp_pclk_eb,	"isp-pclk-eb",	"ahb-cam", 0x0,
1530*4882a593Smuzhiyun 		     0x1000, BIT(18), 0, 0);
1531*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(isp_isp2dcam_eb, "isp-isp2dcam-eb", "ahb-cam", 0x0,
1532*4882a593Smuzhiyun 		     0x1000, BIT(19), 0, 0);
1533*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dcam0_if_eb,	"dcam0-if-eb",	"ahb-cam", 0x0,
1534*4882a593Smuzhiyun 		     0x1000, BIT(20), 0, 0);
1535*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(clk26m_if_eb,	"clk26m-if-eb",	"ahb-cam", 0x0,
1536*4882a593Smuzhiyun 		     0x1000, BIT(21), 0, 0);
1537*4882a593Smuzhiyun static SPRD_GATE_CLK(cphy0_gate, "cphy0-gate", "ahb-cam", 0x8,
1538*4882a593Smuzhiyun 		     BIT(0), 0, 0);
1539*4882a593Smuzhiyun static SPRD_GATE_CLK(mipi_csi0_gate, "mipi-csi0-gate", "ahb-cam", 0x8,
1540*4882a593Smuzhiyun 		     BIT(1), 0, 0);
1541*4882a593Smuzhiyun static SPRD_GATE_CLK(cphy1_gate,	"cphy1-gate",	"ahb-cam", 0x8,
1542*4882a593Smuzhiyun 		     BIT(2), 0, 0);
1543*4882a593Smuzhiyun static SPRD_GATE_CLK(mipi_csi1,		"mipi-csi1",	"ahb-cam", 0x8,
1544*4882a593Smuzhiyun 		     BIT(3), 0, 0);
1545*4882a593Smuzhiyun static SPRD_GATE_CLK(dcam0_axi_gate,	"dcam0-axi-gate", "ahb-cam", 0x8,
1546*4882a593Smuzhiyun 		     BIT(4), 0, 0);
1547*4882a593Smuzhiyun static SPRD_GATE_CLK(dcam1_axi_gate,	"dcam1-axi-gate", "ahb-cam", 0x8,
1548*4882a593Smuzhiyun 		     BIT(5), 0, 0);
1549*4882a593Smuzhiyun static SPRD_GATE_CLK(sensor0_gate,	"sensor0-gate",	"ahb-cam", 0x8,
1550*4882a593Smuzhiyun 		     BIT(6), 0, 0);
1551*4882a593Smuzhiyun static SPRD_GATE_CLK(sensor1_gate,	"sensor1-gate",	"ahb-cam", 0x8,
1552*4882a593Smuzhiyun 		     BIT(7), 0, 0);
1553*4882a593Smuzhiyun static SPRD_GATE_CLK(jpg0_axi_gate,	"jpg0-axi-gate", "ahb-cam", 0x8,
1554*4882a593Smuzhiyun 		     BIT(8), 0, 0);
1555*4882a593Smuzhiyun static SPRD_GATE_CLK(gpg1_axi_gate,	"gpg1-axi-gate", "ahb-cam", 0x8,
1556*4882a593Smuzhiyun 		     BIT(9), 0, 0);
1557*4882a593Smuzhiyun static SPRD_GATE_CLK(isp0_axi_gate,	"isp0-axi-gate", "ahb-cam", 0x8,
1558*4882a593Smuzhiyun 		     BIT(10), 0, 0);
1559*4882a593Smuzhiyun static SPRD_GATE_CLK(isp1_axi_gate,	"isp1-axi-gate", "ahb-cam", 0x8,
1560*4882a593Smuzhiyun 		     BIT(11), 0, 0);
1561*4882a593Smuzhiyun static SPRD_GATE_CLK(isp2_axi_gate,	"isp2-axi-gate", "ahb-cam", 0x8,
1562*4882a593Smuzhiyun 		     BIT(12), 0, 0);
1563*4882a593Smuzhiyun static SPRD_GATE_CLK(cpp_axi_gate,	"cpp-axi-gate",	"ahb-cam", 0x8,
1564*4882a593Smuzhiyun 		     BIT(13), 0, 0);
1565*4882a593Smuzhiyun static SPRD_GATE_CLK(d0_if_axi_gate,	"d0-if-axi-gate", "ahb-cam", 0x8,
1566*4882a593Smuzhiyun 		     BIT(14), 0, 0);
1567*4882a593Smuzhiyun static SPRD_GATE_CLK(d2i_if_axi_gate, "d2i-if-axi-gate", "ahb-cam", 0x8,
1568*4882a593Smuzhiyun 		     BIT(15), 0, 0);
1569*4882a593Smuzhiyun static SPRD_GATE_CLK(i2d_if_axi_gate, "i2d-if-axi-gate", "ahb-cam", 0x8,
1570*4882a593Smuzhiyun 		     BIT(16), 0, 0);
1571*4882a593Smuzhiyun static SPRD_GATE_CLK(spare_axi_gate, "spare-axi-gate",	"ahb-cam", 0x8,
1572*4882a593Smuzhiyun 		     BIT(17), 0, 0);
1573*4882a593Smuzhiyun static SPRD_GATE_CLK(sensor2_gate, "sensor2-gate",	"ahb-cam", 0x8,
1574*4882a593Smuzhiyun 		     BIT(18), 0, 0);
1575*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(d0if_in_d_en, "d0if-in-d-en", "ahb-cam", 0x28,
1576*4882a593Smuzhiyun 		     0x1000, BIT(0), 0, 0);
1577*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(d1if_in_d_en, "d1if-in-d-en", "ahb-cam", 0x28,
1578*4882a593Smuzhiyun 		     0x1000, BIT(1), 0, 0);
1579*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(d0if_in_d2i_en, "d0if-in-d2i-en", "ahb-cam", 0x28,
1580*4882a593Smuzhiyun 		     0x1000, BIT(2), 0, 0);
1581*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(d1if_in_d2i_en, "d1if-in-d2i-en",	"ahb-cam", 0x28,
1582*4882a593Smuzhiyun 		     0x1000, BIT(3), 0, 0);
1583*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ia_in_d2i_en, "ia-in-d2i-en",	"ahb-cam", 0x28,
1584*4882a593Smuzhiyun 		     0x1000, BIT(4), 0, 0);
1585*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ib_in_d2i_en,	"ib-in-d2i-en",	"ahb-cam", 0x28,
1586*4882a593Smuzhiyun 		     0x1000, BIT(5), 0, 0);
1587*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ic_in_d2i_en,	"ic-in-d2i-en",	"ahb-cam", 0x28,
1588*4882a593Smuzhiyun 		     0x1000, BIT(6), 0, 0);
1589*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ia_in_i_en,	"ia-in-i-en",	"ahb-cam", 0x28,
1590*4882a593Smuzhiyun 		     0x1000, BIT(7), 0, 0);
1591*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ib_in_i_en,	"ib-in-i-en",	"ahb-cam", 0x28,
1592*4882a593Smuzhiyun 		     0x1000, BIT(8), 0, 0);
1593*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ic_in_i_en,	"ic-in-i-en",	"ahb-cam", 0x28,
1594*4882a593Smuzhiyun 		     0x1000, BIT(9), 0, 0);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_cam_gate[] = {
1597*4882a593Smuzhiyun 	/* address base is 0x62100000 */
1598*4882a593Smuzhiyun 	&dcam0_eb.common,
1599*4882a593Smuzhiyun 	&dcam1_eb.common,
1600*4882a593Smuzhiyun 	&isp0_eb.common,
1601*4882a593Smuzhiyun 	&csi0_eb.common,
1602*4882a593Smuzhiyun 	&csi1_eb.common,
1603*4882a593Smuzhiyun 	&jpg0_eb.common,
1604*4882a593Smuzhiyun 	&jpg1_eb.common,
1605*4882a593Smuzhiyun 	&cam_ckg_eb.common,
1606*4882a593Smuzhiyun 	&cam_mmu_eb.common,
1607*4882a593Smuzhiyun 	&isp1_eb.common,
1608*4882a593Smuzhiyun 	&cpp_eb.common,
1609*4882a593Smuzhiyun 	&mmu_pf_eb.common,
1610*4882a593Smuzhiyun 	&isp2_eb.common,
1611*4882a593Smuzhiyun 	&dcam2isp_if_eb.common,
1612*4882a593Smuzhiyun 	&isp2dcam_if_eb.common,
1613*4882a593Smuzhiyun 	&isp_lclk_eb.common,
1614*4882a593Smuzhiyun 	&isp_iclk_eb.common,
1615*4882a593Smuzhiyun 	&isp_mclk_eb.common,
1616*4882a593Smuzhiyun 	&isp_pclk_eb.common,
1617*4882a593Smuzhiyun 	&isp_isp2dcam_eb.common,
1618*4882a593Smuzhiyun 	&dcam0_if_eb.common,
1619*4882a593Smuzhiyun 	&clk26m_if_eb.common,
1620*4882a593Smuzhiyun 	&cphy0_gate.common,
1621*4882a593Smuzhiyun 	&mipi_csi0_gate.common,
1622*4882a593Smuzhiyun 	&cphy1_gate.common,
1623*4882a593Smuzhiyun 	&mipi_csi1.common,
1624*4882a593Smuzhiyun 	&dcam0_axi_gate.common,
1625*4882a593Smuzhiyun 	&dcam1_axi_gate.common,
1626*4882a593Smuzhiyun 	&sensor0_gate.common,
1627*4882a593Smuzhiyun 	&sensor1_gate.common,
1628*4882a593Smuzhiyun 	&jpg0_axi_gate.common,
1629*4882a593Smuzhiyun 	&gpg1_axi_gate.common,
1630*4882a593Smuzhiyun 	&isp0_axi_gate.common,
1631*4882a593Smuzhiyun 	&isp1_axi_gate.common,
1632*4882a593Smuzhiyun 	&isp2_axi_gate.common,
1633*4882a593Smuzhiyun 	&cpp_axi_gate.common,
1634*4882a593Smuzhiyun 	&d0_if_axi_gate.common,
1635*4882a593Smuzhiyun 	&d2i_if_axi_gate.common,
1636*4882a593Smuzhiyun 	&i2d_if_axi_gate.common,
1637*4882a593Smuzhiyun 	&spare_axi_gate.common,
1638*4882a593Smuzhiyun 	&sensor2_gate.common,
1639*4882a593Smuzhiyun 	&d0if_in_d_en.common,
1640*4882a593Smuzhiyun 	&d1if_in_d_en.common,
1641*4882a593Smuzhiyun 	&d0if_in_d2i_en.common,
1642*4882a593Smuzhiyun 	&d1if_in_d2i_en.common,
1643*4882a593Smuzhiyun 	&ia_in_d2i_en.common,
1644*4882a593Smuzhiyun 	&ib_in_d2i_en.common,
1645*4882a593Smuzhiyun 	&ic_in_d2i_en.common,
1646*4882a593Smuzhiyun 	&ia_in_i_en.common,
1647*4882a593Smuzhiyun 	&ib_in_i_en.common,
1648*4882a593Smuzhiyun 	&ic_in_i_en.common,
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_cam_gate_hws = {
1652*4882a593Smuzhiyun 	.hws	= {
1653*4882a593Smuzhiyun 		[CLK_DCAM0_EB]		= &dcam0_eb.common.hw,
1654*4882a593Smuzhiyun 		[CLK_DCAM1_EB]		= &dcam1_eb.common.hw,
1655*4882a593Smuzhiyun 		[CLK_ISP0_EB]		= &isp0_eb.common.hw,
1656*4882a593Smuzhiyun 		[CLK_CSI0_EB]		= &csi0_eb.common.hw,
1657*4882a593Smuzhiyun 		[CLK_CSI1_EB]		= &csi1_eb.common.hw,
1658*4882a593Smuzhiyun 		[CLK_JPG0_EB]		= &jpg0_eb.common.hw,
1659*4882a593Smuzhiyun 		[CLK_JPG1_EB]		= &jpg1_eb.common.hw,
1660*4882a593Smuzhiyun 		[CLK_CAM_CKG_EB]	= &cam_ckg_eb.common.hw,
1661*4882a593Smuzhiyun 		[CLK_CAM_MMU_EB]	= &cam_mmu_eb.common.hw,
1662*4882a593Smuzhiyun 		[CLK_ISP1_EB]		= &isp1_eb.common.hw,
1663*4882a593Smuzhiyun 		[CLK_CPP_EB]		= &cpp_eb.common.hw,
1664*4882a593Smuzhiyun 		[CLK_MMU_PF_EB]		= &mmu_pf_eb.common.hw,
1665*4882a593Smuzhiyun 		[CLK_ISP2_EB]		= &isp2_eb.common.hw,
1666*4882a593Smuzhiyun 		[CLK_DCAM2ISP_IF_EB]	= &dcam2isp_if_eb.common.hw,
1667*4882a593Smuzhiyun 		[CLK_ISP2DCAM_IF_EB]	= &isp2dcam_if_eb.common.hw,
1668*4882a593Smuzhiyun 		[CLK_ISP_LCLK_EB]	= &isp_lclk_eb.common.hw,
1669*4882a593Smuzhiyun 		[CLK_ISP_ICLK_EB]	= &isp_iclk_eb.common.hw,
1670*4882a593Smuzhiyun 		[CLK_ISP_MCLK_EB]	= &isp_mclk_eb.common.hw,
1671*4882a593Smuzhiyun 		[CLK_ISP_PCLK_EB]	= &isp_pclk_eb.common.hw,
1672*4882a593Smuzhiyun 		[CLK_ISP_ISP2DCAM_EB]	= &isp_isp2dcam_eb.common.hw,
1673*4882a593Smuzhiyun 		[CLK_DCAM0_IF_EB]	= &dcam0_if_eb.common.hw,
1674*4882a593Smuzhiyun 		[CLK_CLK26M_IF_EB]	= &clk26m_if_eb.common.hw,
1675*4882a593Smuzhiyun 		[CLK_CPHY0_GATE]	= &cphy0_gate.common.hw,
1676*4882a593Smuzhiyun 		[CLK_MIPI_CSI0_GATE]	= &mipi_csi0_gate.common.hw,
1677*4882a593Smuzhiyun 		[CLK_CPHY1_GATE]	= &cphy1_gate.common.hw,
1678*4882a593Smuzhiyun 		[CLK_MIPI_CSI1]		= &mipi_csi1.common.hw,
1679*4882a593Smuzhiyun 		[CLK_DCAM0_AXI_GATE]	= &dcam0_axi_gate.common.hw,
1680*4882a593Smuzhiyun 		[CLK_DCAM1_AXI_GATE]	= &dcam1_axi_gate.common.hw,
1681*4882a593Smuzhiyun 		[CLK_SENSOR0_GATE]	= &sensor0_gate.common.hw,
1682*4882a593Smuzhiyun 		[CLK_SENSOR1_GATE]	= &sensor1_gate.common.hw,
1683*4882a593Smuzhiyun 		[CLK_JPG0_AXI_GATE]	= &jpg0_axi_gate.common.hw,
1684*4882a593Smuzhiyun 		[CLK_GPG1_AXI_GATE]	= &gpg1_axi_gate.common.hw,
1685*4882a593Smuzhiyun 		[CLK_ISP0_AXI_GATE]	= &isp0_axi_gate.common.hw,
1686*4882a593Smuzhiyun 		[CLK_ISP1_AXI_GATE]	= &isp1_axi_gate.common.hw,
1687*4882a593Smuzhiyun 		[CLK_ISP2_AXI_GATE]	= &isp2_axi_gate.common.hw,
1688*4882a593Smuzhiyun 		[CLK_CPP_AXI_GATE]	= &cpp_axi_gate.common.hw,
1689*4882a593Smuzhiyun 		[CLK_D0_IF_AXI_GATE]	= &d0_if_axi_gate.common.hw,
1690*4882a593Smuzhiyun 		[CLK_D2I_IF_AXI_GATE]	= &d2i_if_axi_gate.common.hw,
1691*4882a593Smuzhiyun 		[CLK_I2D_IF_AXI_GATE]	= &i2d_if_axi_gate.common.hw,
1692*4882a593Smuzhiyun 		[CLK_SPARE_AXI_GATE]	= &spare_axi_gate.common.hw,
1693*4882a593Smuzhiyun 		[CLK_SENSOR2_GATE]	= &sensor2_gate.common.hw,
1694*4882a593Smuzhiyun 		[CLK_D0IF_IN_D_EN]	= &d0if_in_d_en.common.hw,
1695*4882a593Smuzhiyun 		[CLK_D1IF_IN_D_EN]	= &d1if_in_d_en.common.hw,
1696*4882a593Smuzhiyun 		[CLK_D0IF_IN_D2I_EN]	= &d0if_in_d2i_en.common.hw,
1697*4882a593Smuzhiyun 		[CLK_D1IF_IN_D2I_EN]	= &d1if_in_d2i_en.common.hw,
1698*4882a593Smuzhiyun 		[CLK_IA_IN_D2I_EN]	= &ia_in_d2i_en.common.hw,
1699*4882a593Smuzhiyun 		[CLK_IB_IN_D2I_EN]	= &ib_in_d2i_en.common.hw,
1700*4882a593Smuzhiyun 		[CLK_IC_IN_D2I_EN]	= &ic_in_d2i_en.common.hw,
1701*4882a593Smuzhiyun 		[CLK_IA_IN_I_EN]	= &ia_in_i_en.common.hw,
1702*4882a593Smuzhiyun 		[CLK_IB_IN_I_EN]	= &ib_in_i_en.common.hw,
1703*4882a593Smuzhiyun 		[CLK_IC_IN_I_EN]	= &ic_in_i_en.common.hw,
1704*4882a593Smuzhiyun 	},
1705*4882a593Smuzhiyun 	.num	= CLK_CAM_GATE_NUM,
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_cam_gate_desc = {
1709*4882a593Smuzhiyun 	.clk_clks	= sc9860_cam_gate,
1710*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_cam_gate),
1711*4882a593Smuzhiyun 	.hw_clks	= &sc9860_cam_gate_hws,
1712*4882a593Smuzhiyun };
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun static SPRD_MUX_CLK(ahb_disp, "ahb-disp", ahb_parents, 0x20,
1715*4882a593Smuzhiyun 		    0, 2, SC9860_MUX_FLAG);
1716*4882a593Smuzhiyun static SPRD_COMP_CLK(dispc0_dpi, "dispc0-dpi", dispc_parents,	0x34,
1717*4882a593Smuzhiyun 		     0, 2, 8, 2, 0);
1718*4882a593Smuzhiyun static SPRD_COMP_CLK(dispc1_dpi, "dispc1-dpi", dispc_parents,	0x40,
1719*4882a593Smuzhiyun 		     0, 2, 8, 2, 0);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_disp_clk[] = {
1722*4882a593Smuzhiyun 	/* address base is 0x63000000 */
1723*4882a593Smuzhiyun 	&ahb_disp.common,
1724*4882a593Smuzhiyun 	&dispc0_dpi.common,
1725*4882a593Smuzhiyun 	&dispc1_dpi.common,
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_disp_clk_hws = {
1729*4882a593Smuzhiyun 	.hws	= {
1730*4882a593Smuzhiyun 		[CLK_AHB_DISP]		= &ahb_disp.common.hw,
1731*4882a593Smuzhiyun 		[CLK_DISPC0_DPI]	= &dispc0_dpi.common.hw,
1732*4882a593Smuzhiyun 		[CLK_DISPC1_DPI]	= &dispc1_dpi.common.hw,
1733*4882a593Smuzhiyun 	},
1734*4882a593Smuzhiyun 	.num	= CLK_DISP_NUM,
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_disp_clk_desc = {
1738*4882a593Smuzhiyun 	.clk_clks	= sc9860_disp_clk,
1739*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_disp_clk),
1740*4882a593Smuzhiyun 	.hw_clks	= &sc9860_disp_clk_hws,
1741*4882a593Smuzhiyun };
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dispc0_eb,	"dispc0-eb",	"ahb-disp", 0x0,
1744*4882a593Smuzhiyun 		     0x1000, BIT(0), 0, 0);
1745*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dispc1_eb,	"dispc1-eb",	"ahb-disp", 0x0,
1746*4882a593Smuzhiyun 		     0x1000, BIT(1), 0, 0);
1747*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dispc_mmu_eb,	"dispc-mmu-eb",	"ahb-disp", 0x0,
1748*4882a593Smuzhiyun 		     0x1000, BIT(2), 0, 0);
1749*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gsp0_eb,		"gsp0-eb",	"ahb-disp", 0x0,
1750*4882a593Smuzhiyun 		     0x1000, BIT(3), 0, 0);
1751*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gsp1_eb,		"gsp1-eb",	"ahb-disp", 0x0,
1752*4882a593Smuzhiyun 		     0x1000, BIT(4), 0, 0);
1753*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gsp0_mmu_eb,	"gsp0-mmu-eb",	"ahb-disp", 0x0,
1754*4882a593Smuzhiyun 		     0x1000, BIT(5), 0, 0);
1755*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gsp1_mmu_eb,	"gsp1-mmu-eb",	"ahb-disp", 0x0,
1756*4882a593Smuzhiyun 		     0x1000, BIT(6), 0, 0);
1757*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dsi0_eb,		"dsi0-eb",	"ahb-disp", 0x0,
1758*4882a593Smuzhiyun 		     0x1000, BIT(7), 0, 0);
1759*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dsi1_eb,		"dsi1-eb",	"ahb-disp", 0x0,
1760*4882a593Smuzhiyun 		     0x1000, BIT(8), 0, 0);
1761*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(disp_ckg_eb,	"disp-ckg-eb",	"ahb-disp", 0x0,
1762*4882a593Smuzhiyun 		     0x1000, BIT(9), 0, 0);
1763*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(disp_gpu_eb,	"disp-gpu-eb",	"ahb-disp", 0x0,
1764*4882a593Smuzhiyun 		     0x1000, BIT(10), 0, 0);
1765*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gpu_mtx_eb,	"gpu-mtx-eb",	"ahb-disp", 0x0,
1766*4882a593Smuzhiyun 		     0x1000, BIT(13), 0, 0);
1767*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(gsp_mtx_eb,	"gsp-mtx-eb",	"ahb-disp", 0x0,
1768*4882a593Smuzhiyun 		     0x1000, BIT(14), 0, 0);
1769*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(tmc_mtx_eb,	"tmc-mtx-eb",	"ahb-disp", 0x0,
1770*4882a593Smuzhiyun 		     0x1000, BIT(15), 0, 0);
1771*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(dispc_mtx_eb,	"dispc-mtx-eb",	"ahb-disp", 0x0,
1772*4882a593Smuzhiyun 		     0x1000, BIT(16), 0, 0);
1773*4882a593Smuzhiyun static SPRD_GATE_CLK(dphy0_gate,	"dphy0-gate",	"ahb-disp", 0x8,
1774*4882a593Smuzhiyun 		     BIT(0), 0, 0);
1775*4882a593Smuzhiyun static SPRD_GATE_CLK(dphy1_gate,	"dphy1-gate",	"ahb-disp", 0x8,
1776*4882a593Smuzhiyun 		     BIT(1), 0, 0);
1777*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp0_a_gate,	"gsp0-a-gate",	"ahb-disp", 0x8,
1778*4882a593Smuzhiyun 		     BIT(2), 0, 0);
1779*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp1_a_gate,	"gsp1-a-gate",	"ahb-disp", 0x8,
1780*4882a593Smuzhiyun 		     BIT(3), 0, 0);
1781*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp0_f_gate,	"gsp0-f-gate",	"ahb-disp", 0x8,
1782*4882a593Smuzhiyun 		     BIT(4), 0, 0);
1783*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp1_f_gate,	"gsp1-f-gate",	"ahb-disp", 0x8,
1784*4882a593Smuzhiyun 		     BIT(5), 0, 0);
1785*4882a593Smuzhiyun static SPRD_GATE_CLK(d_mtx_f_gate,	"d-mtx-f-gate",	"ahb-disp", 0x8,
1786*4882a593Smuzhiyun 		     BIT(6), 0, 0);
1787*4882a593Smuzhiyun static SPRD_GATE_CLK(d_mtx_a_gate,	"d-mtx-a-gate",	"ahb-disp", 0x8,
1788*4882a593Smuzhiyun 		     BIT(7), 0, 0);
1789*4882a593Smuzhiyun static SPRD_GATE_CLK(d_noc_f_gate,	"d-noc-f-gate",	"ahb-disp", 0x8,
1790*4882a593Smuzhiyun 		     BIT(8), 0, 0);
1791*4882a593Smuzhiyun static SPRD_GATE_CLK(d_noc_a_gate,	"d-noc-a-gate",	"ahb-disp", 0x8,
1792*4882a593Smuzhiyun 		     BIT(9), 0, 0);
1793*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp_mtx_f_gate, "gsp-mtx-f-gate", "ahb-disp",  0x8,
1794*4882a593Smuzhiyun 		     BIT(10), 0, 0);
1795*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp_mtx_a_gate, "gsp-mtx-a-gate", "ahb-disp",  0x8,
1796*4882a593Smuzhiyun 		     BIT(11), 0, 0);
1797*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp_noc_f_gate, "gsp-noc-f-gate", "ahb-disp",  0x8,
1798*4882a593Smuzhiyun 		     BIT(12), 0, 0);
1799*4882a593Smuzhiyun static SPRD_GATE_CLK(gsp_noc_a_gate, "gsp-noc-a-gate", "ahb-disp",  0x8,
1800*4882a593Smuzhiyun 		     BIT(13), 0, 0);
1801*4882a593Smuzhiyun static SPRD_GATE_CLK(dispm0idle_gate, "dispm0idle-gate", "ahb-disp", 0x8,
1802*4882a593Smuzhiyun 		     BIT(14), 0, 0);
1803*4882a593Smuzhiyun static SPRD_GATE_CLK(gspm0idle_gate, "gspm0idle-gate", "ahb-disp",  0x8,
1804*4882a593Smuzhiyun 		     BIT(15), 0, 0);
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_disp_gate[] = {
1807*4882a593Smuzhiyun 	/* address base is 0x63100000 */
1808*4882a593Smuzhiyun 	&dispc0_eb.common,
1809*4882a593Smuzhiyun 	&dispc1_eb.common,
1810*4882a593Smuzhiyun 	&dispc_mmu_eb.common,
1811*4882a593Smuzhiyun 	&gsp0_eb.common,
1812*4882a593Smuzhiyun 	&gsp1_eb.common,
1813*4882a593Smuzhiyun 	&gsp0_mmu_eb.common,
1814*4882a593Smuzhiyun 	&gsp1_mmu_eb.common,
1815*4882a593Smuzhiyun 	&dsi0_eb.common,
1816*4882a593Smuzhiyun 	&dsi1_eb.common,
1817*4882a593Smuzhiyun 	&disp_ckg_eb.common,
1818*4882a593Smuzhiyun 	&disp_gpu_eb.common,
1819*4882a593Smuzhiyun 	&gpu_mtx_eb.common,
1820*4882a593Smuzhiyun 	&gsp_mtx_eb.common,
1821*4882a593Smuzhiyun 	&tmc_mtx_eb.common,
1822*4882a593Smuzhiyun 	&dispc_mtx_eb.common,
1823*4882a593Smuzhiyun 	&dphy0_gate.common,
1824*4882a593Smuzhiyun 	&dphy1_gate.common,
1825*4882a593Smuzhiyun 	&gsp0_a_gate.common,
1826*4882a593Smuzhiyun 	&gsp1_a_gate.common,
1827*4882a593Smuzhiyun 	&gsp0_f_gate.common,
1828*4882a593Smuzhiyun 	&gsp1_f_gate.common,
1829*4882a593Smuzhiyun 	&d_mtx_f_gate.common,
1830*4882a593Smuzhiyun 	&d_mtx_a_gate.common,
1831*4882a593Smuzhiyun 	&d_noc_f_gate.common,
1832*4882a593Smuzhiyun 	&d_noc_a_gate.common,
1833*4882a593Smuzhiyun 	&gsp_mtx_f_gate.common,
1834*4882a593Smuzhiyun 	&gsp_mtx_a_gate.common,
1835*4882a593Smuzhiyun 	&gsp_noc_f_gate.common,
1836*4882a593Smuzhiyun 	&gsp_noc_a_gate.common,
1837*4882a593Smuzhiyun 	&dispm0idle_gate.common,
1838*4882a593Smuzhiyun 	&gspm0idle_gate.common,
1839*4882a593Smuzhiyun };
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_disp_gate_hws = {
1842*4882a593Smuzhiyun 	.hws	= {
1843*4882a593Smuzhiyun 		[CLK_DISPC0_EB]		= &dispc0_eb.common.hw,
1844*4882a593Smuzhiyun 		[CLK_DISPC1_EB]		= &dispc1_eb.common.hw,
1845*4882a593Smuzhiyun 		[CLK_DISPC_MMU_EB]	= &dispc_mmu_eb.common.hw,
1846*4882a593Smuzhiyun 		[CLK_GSP0_EB]		= &gsp0_eb.common.hw,
1847*4882a593Smuzhiyun 		[CLK_GSP1_EB]		= &gsp1_eb.common.hw,
1848*4882a593Smuzhiyun 		[CLK_GSP0_MMU_EB]	= &gsp0_mmu_eb.common.hw,
1849*4882a593Smuzhiyun 		[CLK_GSP1_MMU_EB]	= &gsp1_mmu_eb.common.hw,
1850*4882a593Smuzhiyun 		[CLK_DSI0_EB]		= &dsi0_eb.common.hw,
1851*4882a593Smuzhiyun 		[CLK_DSI1_EB]		= &dsi1_eb.common.hw,
1852*4882a593Smuzhiyun 		[CLK_DISP_CKG_EB]	= &disp_ckg_eb.common.hw,
1853*4882a593Smuzhiyun 		[CLK_DISP_GPU_EB]	= &disp_gpu_eb.common.hw,
1854*4882a593Smuzhiyun 		[CLK_GPU_MTX_EB]	= &gpu_mtx_eb.common.hw,
1855*4882a593Smuzhiyun 		[CLK_GSP_MTX_EB]	= &gsp_mtx_eb.common.hw,
1856*4882a593Smuzhiyun 		[CLK_TMC_MTX_EB]	= &tmc_mtx_eb.common.hw,
1857*4882a593Smuzhiyun 		[CLK_DISPC_MTX_EB]	= &dispc_mtx_eb.common.hw,
1858*4882a593Smuzhiyun 		[CLK_DPHY0_GATE]	= &dphy0_gate.common.hw,
1859*4882a593Smuzhiyun 		[CLK_DPHY1_GATE]	= &dphy1_gate.common.hw,
1860*4882a593Smuzhiyun 		[CLK_GSP0_A_GATE]	= &gsp0_a_gate.common.hw,
1861*4882a593Smuzhiyun 		[CLK_GSP1_A_GATE]	= &gsp1_a_gate.common.hw,
1862*4882a593Smuzhiyun 		[CLK_GSP0_F_GATE]	= &gsp0_f_gate.common.hw,
1863*4882a593Smuzhiyun 		[CLK_GSP1_F_GATE]	= &gsp1_f_gate.common.hw,
1864*4882a593Smuzhiyun 		[CLK_D_MTX_F_GATE]	= &d_mtx_f_gate.common.hw,
1865*4882a593Smuzhiyun 		[CLK_D_MTX_A_GATE]	= &d_mtx_a_gate.common.hw,
1866*4882a593Smuzhiyun 		[CLK_D_NOC_F_GATE]	= &d_noc_f_gate.common.hw,
1867*4882a593Smuzhiyun 		[CLK_D_NOC_A_GATE]	= &d_noc_a_gate.common.hw,
1868*4882a593Smuzhiyun 		[CLK_GSP_MTX_F_GATE]	= &gsp_mtx_f_gate.common.hw,
1869*4882a593Smuzhiyun 		[CLK_GSP_MTX_A_GATE]	= &gsp_mtx_a_gate.common.hw,
1870*4882a593Smuzhiyun 		[CLK_GSP_NOC_F_GATE]	= &gsp_noc_f_gate.common.hw,
1871*4882a593Smuzhiyun 		[CLK_GSP_NOC_A_GATE]	= &gsp_noc_a_gate.common.hw,
1872*4882a593Smuzhiyun 		[CLK_DISPM0IDLE_GATE]	= &dispm0idle_gate.common.hw,
1873*4882a593Smuzhiyun 		[CLK_GSPM0IDLE_GATE]	= &gspm0idle_gate.common.hw,
1874*4882a593Smuzhiyun 	},
1875*4882a593Smuzhiyun 	.num	= CLK_DISP_GATE_NUM,
1876*4882a593Smuzhiyun };
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_disp_gate_desc = {
1879*4882a593Smuzhiyun 	.clk_clks	= sc9860_disp_gate,
1880*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_disp_gate),
1881*4882a593Smuzhiyun 	.hw_clks	= &sc9860_disp_gate_hws,
1882*4882a593Smuzhiyun };
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(sim0_eb,	"sim0-eb",	"ap-apb", 0x0,
1885*4882a593Smuzhiyun 		     0x1000, BIT(0), CLK_IGNORE_UNUSED, 0);
1886*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(iis0_eb,	"iis0-eb",	"ap-apb", 0x0,
1887*4882a593Smuzhiyun 		     0x1000, BIT(1), CLK_IGNORE_UNUSED, 0);
1888*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(iis1_eb,	"iis1-eb",	"ap-apb", 0x0,
1889*4882a593Smuzhiyun 		     0x1000, BIT(2), CLK_IGNORE_UNUSED, 0);
1890*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(iis2_eb,	"iis2-eb",	"ap-apb", 0x0,
1891*4882a593Smuzhiyun 		     0x1000, BIT(3), CLK_IGNORE_UNUSED, 0);
1892*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(iis3_eb,	"iis3-eb",	"ap-apb", 0x0,
1893*4882a593Smuzhiyun 		     0x1000, BIT(4), CLK_IGNORE_UNUSED, 0);
1894*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(spi0_eb,	"spi0-eb",	"ap-apb", 0x0,
1895*4882a593Smuzhiyun 		     0x1000, BIT(5), CLK_IGNORE_UNUSED, 0);
1896*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(spi1_eb,	"spi1-eb",	"ap-apb", 0x0,
1897*4882a593Smuzhiyun 		     0x1000, BIT(6), CLK_IGNORE_UNUSED, 0);
1898*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(spi2_eb,	"spi2-eb",	"ap-apb", 0x0,
1899*4882a593Smuzhiyun 		     0x1000, BIT(7), CLK_IGNORE_UNUSED, 0);
1900*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(i2c0_eb,	"i2c0-eb",	"ap-apb", 0x0,
1901*4882a593Smuzhiyun 		     0x1000, BIT(8), CLK_IGNORE_UNUSED, 0);
1902*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(i2c1_eb,	"i2c1-eb",	"ap-apb", 0x0,
1903*4882a593Smuzhiyun 		     0x1000, BIT(9), CLK_IGNORE_UNUSED, 0);
1904*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(i2c2_eb,	"i2c2-eb",	"ap-apb", 0x0,
1905*4882a593Smuzhiyun 		     0x1000, BIT(10), CLK_IGNORE_UNUSED, 0);
1906*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(i2c3_eb,	"i2c3-eb",	"ap-apb", 0x0,
1907*4882a593Smuzhiyun 		     0x1000, BIT(11), CLK_IGNORE_UNUSED, 0);
1908*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(i2c4_eb,	"i2c4-eb",	"ap-apb", 0x0,
1909*4882a593Smuzhiyun 		     0x1000, BIT(12), CLK_IGNORE_UNUSED, 0);
1910*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(i2c5_eb,	"i2c5-eb",	"ap-apb", 0x0,
1911*4882a593Smuzhiyun 		     0x1000, BIT(13), CLK_IGNORE_UNUSED, 0);
1912*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(uart0_eb,	"uart0-eb",	"ap-apb", 0x0,
1913*4882a593Smuzhiyun 		     0x1000, BIT(14), CLK_IGNORE_UNUSED, 0);
1914*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(uart1_eb,	"uart1-eb",	"ap-apb", 0x0,
1915*4882a593Smuzhiyun 		     0x1000, BIT(15), CLK_IGNORE_UNUSED, 0);
1916*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(uart2_eb,	"uart2-eb",	"ap-apb", 0x0,
1917*4882a593Smuzhiyun 		     0x1000, BIT(16), CLK_IGNORE_UNUSED, 0);
1918*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(uart3_eb,	"uart3-eb",	"ap-apb", 0x0,
1919*4882a593Smuzhiyun 		     0x1000, BIT(17), CLK_IGNORE_UNUSED, 0);
1920*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(uart4_eb,	"uart4-eb",	"ap-apb", 0x0,
1921*4882a593Smuzhiyun 		     0x1000, BIT(18), CLK_IGNORE_UNUSED, 0);
1922*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(ap_ckg_eb,	"ap-ckg-eb",	"ap-apb", 0x0,
1923*4882a593Smuzhiyun 		     0x1000, BIT(19), CLK_IGNORE_UNUSED, 0);
1924*4882a593Smuzhiyun static SPRD_SC_GATE_CLK(spi3_eb,	"spi3-eb",	"ap-apb", 0x0,
1925*4882a593Smuzhiyun 		     0x1000, BIT(20), CLK_IGNORE_UNUSED, 0);
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun static struct sprd_clk_common *sc9860_apapb_gate[] = {
1928*4882a593Smuzhiyun 	/* address base is 0x70b00000 */
1929*4882a593Smuzhiyun 	&sim0_eb.common,
1930*4882a593Smuzhiyun 	&iis0_eb.common,
1931*4882a593Smuzhiyun 	&iis1_eb.common,
1932*4882a593Smuzhiyun 	&iis2_eb.common,
1933*4882a593Smuzhiyun 	&iis3_eb.common,
1934*4882a593Smuzhiyun 	&spi0_eb.common,
1935*4882a593Smuzhiyun 	&spi1_eb.common,
1936*4882a593Smuzhiyun 	&spi2_eb.common,
1937*4882a593Smuzhiyun 	&i2c0_eb.common,
1938*4882a593Smuzhiyun 	&i2c1_eb.common,
1939*4882a593Smuzhiyun 	&i2c2_eb.common,
1940*4882a593Smuzhiyun 	&i2c3_eb.common,
1941*4882a593Smuzhiyun 	&i2c4_eb.common,
1942*4882a593Smuzhiyun 	&i2c5_eb.common,
1943*4882a593Smuzhiyun 	&uart0_eb.common,
1944*4882a593Smuzhiyun 	&uart1_eb.common,
1945*4882a593Smuzhiyun 	&uart2_eb.common,
1946*4882a593Smuzhiyun 	&uart3_eb.common,
1947*4882a593Smuzhiyun 	&uart4_eb.common,
1948*4882a593Smuzhiyun 	&ap_ckg_eb.common,
1949*4882a593Smuzhiyun 	&spi3_eb.common,
1950*4882a593Smuzhiyun };
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun static struct clk_hw_onecell_data sc9860_apapb_gate_hws = {
1953*4882a593Smuzhiyun 	.hws	= {
1954*4882a593Smuzhiyun 		[CLK_SIM0_EB]		= &sim0_eb.common.hw,
1955*4882a593Smuzhiyun 		[CLK_IIS0_EB]		= &iis0_eb.common.hw,
1956*4882a593Smuzhiyun 		[CLK_IIS1_EB]		= &iis1_eb.common.hw,
1957*4882a593Smuzhiyun 		[CLK_IIS2_EB]		= &iis2_eb.common.hw,
1958*4882a593Smuzhiyun 		[CLK_IIS3_EB]		= &iis3_eb.common.hw,
1959*4882a593Smuzhiyun 		[CLK_SPI0_EB]		= &spi0_eb.common.hw,
1960*4882a593Smuzhiyun 		[CLK_SPI1_EB]		= &spi1_eb.common.hw,
1961*4882a593Smuzhiyun 		[CLK_SPI2_EB]		= &spi2_eb.common.hw,
1962*4882a593Smuzhiyun 		[CLK_I2C0_EB]		= &i2c0_eb.common.hw,
1963*4882a593Smuzhiyun 		[CLK_I2C1_EB]		= &i2c1_eb.common.hw,
1964*4882a593Smuzhiyun 		[CLK_I2C2_EB]		= &i2c2_eb.common.hw,
1965*4882a593Smuzhiyun 		[CLK_I2C3_EB]		= &i2c3_eb.common.hw,
1966*4882a593Smuzhiyun 		[CLK_I2C4_EB]		= &i2c4_eb.common.hw,
1967*4882a593Smuzhiyun 		[CLK_I2C5_EB]		= &i2c5_eb.common.hw,
1968*4882a593Smuzhiyun 		[CLK_UART0_EB]		= &uart0_eb.common.hw,
1969*4882a593Smuzhiyun 		[CLK_UART1_EB]		= &uart1_eb.common.hw,
1970*4882a593Smuzhiyun 		[CLK_UART2_EB]		= &uart2_eb.common.hw,
1971*4882a593Smuzhiyun 		[CLK_UART3_EB]		= &uart3_eb.common.hw,
1972*4882a593Smuzhiyun 		[CLK_UART4_EB]		= &uart4_eb.common.hw,
1973*4882a593Smuzhiyun 		[CLK_AP_CKG_EB]		= &ap_ckg_eb.common.hw,
1974*4882a593Smuzhiyun 		[CLK_SPI3_EB]		= &spi3_eb.common.hw,
1975*4882a593Smuzhiyun 	},
1976*4882a593Smuzhiyun 	.num	= CLK_APAPB_GATE_NUM,
1977*4882a593Smuzhiyun };
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun static const struct sprd_clk_desc sc9860_apapb_gate_desc = {
1980*4882a593Smuzhiyun 	.clk_clks	= sc9860_apapb_gate,
1981*4882a593Smuzhiyun 	.num_clk_clks	= ARRAY_SIZE(sc9860_apapb_gate),
1982*4882a593Smuzhiyun 	.hw_clks	= &sc9860_apapb_gate_hws,
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun static const struct of_device_id sprd_sc9860_clk_ids[] = {
1986*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-pmu-gate",		/* 0x402b */
1987*4882a593Smuzhiyun 	  .data = &sc9860_pmu_gate_desc },
1988*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-pll",		/* 0x4040 */
1989*4882a593Smuzhiyun 	  .data = &sc9860_pll_desc },
1990*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-ap-clk",		/* 0x2000 */
1991*4882a593Smuzhiyun 	  .data = &sc9860_ap_clk_desc },
1992*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-aon-prediv",	/* 0x402d */
1993*4882a593Smuzhiyun 	  .data = &sc9860_aon_prediv_desc },
1994*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-apahb-gate",	/* 0x2021 */
1995*4882a593Smuzhiyun 	  .data = &sc9860_apahb_gate_desc },
1996*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-aon-gate",		/* 0x402e */
1997*4882a593Smuzhiyun 	  .data = &sc9860_aon_gate_desc },
1998*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-aonsecure-clk",	/* 0x4088 */
1999*4882a593Smuzhiyun 	  .data = &sc9860_aonsecure_clk_desc },
2000*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-agcp-gate",	/* 0x415e */
2001*4882a593Smuzhiyun 	  .data = &sc9860_agcp_gate_desc },
2002*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-gpu-clk",		/* 0x6020 */
2003*4882a593Smuzhiyun 	  .data = &sc9860_gpu_clk_desc },
2004*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-vsp-clk",		/* 0x6100 */
2005*4882a593Smuzhiyun 	  .data = &sc9860_vsp_clk_desc },
2006*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-vsp-gate",		/* 0x6110 */
2007*4882a593Smuzhiyun 	  .data = &sc9860_vsp_gate_desc },
2008*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-cam-clk",		/* 0x6200 */
2009*4882a593Smuzhiyun 	  .data = &sc9860_cam_clk_desc },
2010*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-cam-gate",		/* 0x6210 */
2011*4882a593Smuzhiyun 	  .data = &sc9860_cam_gate_desc },
2012*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-disp-clk",		/* 0x6300 */
2013*4882a593Smuzhiyun 	  .data = &sc9860_disp_clk_desc },
2014*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-disp-gate",	/* 0x6310 */
2015*4882a593Smuzhiyun 	  .data = &sc9860_disp_gate_desc },
2016*4882a593Smuzhiyun 	{ .compatible = "sprd,sc9860-apapb-gate",	/* 0x70b0 */
2017*4882a593Smuzhiyun 	  .data = &sc9860_apapb_gate_desc },
2018*4882a593Smuzhiyun 	{ }
2019*4882a593Smuzhiyun };
2020*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_sc9860_clk_ids);
2021*4882a593Smuzhiyun 
sc9860_clk_probe(struct platform_device * pdev)2022*4882a593Smuzhiyun static int sc9860_clk_probe(struct platform_device *pdev)
2023*4882a593Smuzhiyun {
2024*4882a593Smuzhiyun 	const struct of_device_id *match;
2025*4882a593Smuzhiyun 	const struct sprd_clk_desc *desc;
2026*4882a593Smuzhiyun 	int ret;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	match = of_match_node(sprd_sc9860_clk_ids, pdev->dev.of_node);
2029*4882a593Smuzhiyun 	if (!match) {
2030*4882a593Smuzhiyun 		pr_err("%s: of_match_node() failed", __func__);
2031*4882a593Smuzhiyun 		return -ENODEV;
2032*4882a593Smuzhiyun 	}
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	desc = match->data;
2035*4882a593Smuzhiyun 	ret = sprd_clk_regmap_init(pdev, desc);
2036*4882a593Smuzhiyun 	if (ret)
2037*4882a593Smuzhiyun 		return ret;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	return sprd_clk_probe(&pdev->dev, desc->hw_clks);
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun static struct platform_driver sc9860_clk_driver = {
2043*4882a593Smuzhiyun 	.probe	= sc9860_clk_probe,
2044*4882a593Smuzhiyun 	.driver	= {
2045*4882a593Smuzhiyun 		.name	= "sc9860-clk",
2046*4882a593Smuzhiyun 		.of_match_table	= sprd_sc9860_clk_ids,
2047*4882a593Smuzhiyun 	},
2048*4882a593Smuzhiyun };
2049*4882a593Smuzhiyun module_platform_driver(sc9860_clk_driver);
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum SC9860 Clock Driver");
2052*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2053*4882a593Smuzhiyun MODULE_ALIAS("platform:sc9860-clk");
2054