xref: /OK3568_Linux_fs/kernel/drivers/clk/spear/spear6xx_clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SPEAr6xx machines clock framework source file
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 ST Microelectronics
5*4882a593Smuzhiyun  * Viresh Kumar <vireshk@kernel.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clkdev.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/spinlock_types.h>
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static DEFINE_SPINLOCK(_lock);
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define PLL1_CTR			(misc_base + 0x008)
20*4882a593Smuzhiyun #define PLL1_FRQ			(misc_base + 0x00C)
21*4882a593Smuzhiyun #define PLL2_CTR			(misc_base + 0x014)
22*4882a593Smuzhiyun #define PLL2_FRQ			(misc_base + 0x018)
23*4882a593Smuzhiyun #define PLL_CLK_CFG			(misc_base + 0x020)
24*4882a593Smuzhiyun 	/* PLL_CLK_CFG register masks */
25*4882a593Smuzhiyun 	#define MCTR_CLK_SHIFT		28
26*4882a593Smuzhiyun 	#define MCTR_CLK_MASK		3
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CORE_CLK_CFG			(misc_base + 0x024)
29*4882a593Smuzhiyun 	/* CORE CLK CFG register masks */
30*4882a593Smuzhiyun 	#define HCLK_RATIO_SHIFT	10
31*4882a593Smuzhiyun 	#define HCLK_RATIO_MASK		2
32*4882a593Smuzhiyun 	#define PCLK_RATIO_SHIFT	8
33*4882a593Smuzhiyun 	#define PCLK_RATIO_MASK		2
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define PERIP_CLK_CFG			(misc_base + 0x028)
36*4882a593Smuzhiyun 	/* PERIP_CLK_CFG register masks */
37*4882a593Smuzhiyun 	#define CLCD_CLK_SHIFT		2
38*4882a593Smuzhiyun 	#define CLCD_CLK_MASK		2
39*4882a593Smuzhiyun 	#define UART_CLK_SHIFT		4
40*4882a593Smuzhiyun 	#define UART_CLK_MASK		1
41*4882a593Smuzhiyun 	#define FIRDA_CLK_SHIFT		5
42*4882a593Smuzhiyun 	#define FIRDA_CLK_MASK		2
43*4882a593Smuzhiyun 	#define GPT0_CLK_SHIFT		8
44*4882a593Smuzhiyun 	#define GPT1_CLK_SHIFT		10
45*4882a593Smuzhiyun 	#define GPT2_CLK_SHIFT		11
46*4882a593Smuzhiyun 	#define GPT3_CLK_SHIFT		12
47*4882a593Smuzhiyun 	#define GPT_CLK_MASK		1
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define PERIP1_CLK_ENB			(misc_base + 0x02C)
50*4882a593Smuzhiyun 	/* PERIP1_CLK_ENB register masks */
51*4882a593Smuzhiyun 	#define UART0_CLK_ENB		3
52*4882a593Smuzhiyun 	#define UART1_CLK_ENB		4
53*4882a593Smuzhiyun 	#define SSP0_CLK_ENB		5
54*4882a593Smuzhiyun 	#define SSP1_CLK_ENB		6
55*4882a593Smuzhiyun 	#define I2C_CLK_ENB		7
56*4882a593Smuzhiyun 	#define JPEG_CLK_ENB		8
57*4882a593Smuzhiyun 	#define FSMC_CLK_ENB		9
58*4882a593Smuzhiyun 	#define FIRDA_CLK_ENB		10
59*4882a593Smuzhiyun 	#define GPT2_CLK_ENB		11
60*4882a593Smuzhiyun 	#define GPT3_CLK_ENB		12
61*4882a593Smuzhiyun 	#define GPIO2_CLK_ENB		13
62*4882a593Smuzhiyun 	#define SSP2_CLK_ENB		14
63*4882a593Smuzhiyun 	#define ADC_CLK_ENB		15
64*4882a593Smuzhiyun 	#define GPT1_CLK_ENB		11
65*4882a593Smuzhiyun 	#define RTC_CLK_ENB		17
66*4882a593Smuzhiyun 	#define GPIO1_CLK_ENB		18
67*4882a593Smuzhiyun 	#define DMA_CLK_ENB		19
68*4882a593Smuzhiyun 	#define SMI_CLK_ENB		21
69*4882a593Smuzhiyun 	#define CLCD_CLK_ENB		22
70*4882a593Smuzhiyun 	#define GMAC_CLK_ENB		23
71*4882a593Smuzhiyun 	#define USBD_CLK_ENB		24
72*4882a593Smuzhiyun 	#define USBH0_CLK_ENB		25
73*4882a593Smuzhiyun 	#define USBH1_CLK_ENB		26
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define PRSC0_CLK_CFG			(misc_base + 0x044)
76*4882a593Smuzhiyun #define PRSC1_CLK_CFG			(misc_base + 0x048)
77*4882a593Smuzhiyun #define PRSC2_CLK_CFG			(misc_base + 0x04C)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define CLCD_CLK_SYNT			(misc_base + 0x05C)
80*4882a593Smuzhiyun #define FIRDA_CLK_SYNT			(misc_base + 0x060)
81*4882a593Smuzhiyun #define UART_CLK_SYNT			(misc_base + 0x064)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* vco rate configuration table, in ascending order of rates */
84*4882a593Smuzhiyun static struct pll_rate_tbl pll_rtbl[] = {
85*4882a593Smuzhiyun 	{.mode = 0, .m = 0x53, .n = 0x0F, .p = 0x1}, /* vco 332 & pll 166 MHz */
86*4882a593Smuzhiyun 	{.mode = 0, .m = 0x85, .n = 0x0F, .p = 0x1}, /* vco 532 & pll 266 MHz */
87*4882a593Smuzhiyun 	{.mode = 0, .m = 0xA6, .n = 0x0F, .p = 0x1}, /* vco 664 & pll 332 MHz */
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* aux rate configuration table, in ascending order of rates */
91*4882a593Smuzhiyun static struct aux_rate_tbl aux_rtbl[] = {
92*4882a593Smuzhiyun 	/* For PLL1 = 332 MHz */
93*4882a593Smuzhiyun 	{.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
94*4882a593Smuzhiyun 	{.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
95*4882a593Smuzhiyun 	{.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
96*4882a593Smuzhiyun 	{.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const char *clcd_parents[] = { "pll3_clk", "clcd_syn_gclk", };
100*4882a593Smuzhiyun static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk", };
101*4882a593Smuzhiyun static const char *uart_parents[] = { "pll3_clk", "uart_syn_gclk", };
102*4882a593Smuzhiyun static const char *gpt0_1_parents[] = { "pll3_clk", "gpt0_1_syn_clk", };
103*4882a593Smuzhiyun static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
104*4882a593Smuzhiyun static const char *gpt3_parents[] = { "pll3_clk", "gpt3_syn_clk", };
105*4882a593Smuzhiyun static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
106*4882a593Smuzhiyun 	"pll2_clk", };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* gpt rate configuration table, in ascending order of rates */
109*4882a593Smuzhiyun static struct gpt_rate_tbl gpt_rtbl[] = {
110*4882a593Smuzhiyun 	/* For pll1 = 332 MHz */
111*4882a593Smuzhiyun 	{.mscale = 4, .nscale = 0}, /* 41.5 MHz */
112*4882a593Smuzhiyun 	{.mscale = 2, .nscale = 0}, /* 55.3 MHz */
113*4882a593Smuzhiyun 	{.mscale = 1, .nscale = 0}, /* 83 MHz */
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
spear6xx_clk_init(void __iomem * misc_base)116*4882a593Smuzhiyun void __init spear6xx_clk_init(void __iomem *misc_base)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct clk *clk, *clk1;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
121*4882a593Smuzhiyun 	clk_register_clkdev(clk, "osc_32k_clk", NULL);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "osc_30m_clk", NULL, 0, 30000000);
124*4882a593Smuzhiyun 	clk_register_clkdev(clk, "osc_30m_clk", NULL);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* clock derived from 32 KHz osc clk */
127*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "rtc_spear", "osc_32k_clk", 0,
128*4882a593Smuzhiyun 			PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
129*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "rtc-spear");
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* clock derived from 30 MHz osc clk */
132*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
133*4882a593Smuzhiyun 			48000000);
134*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll3_clk", NULL);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "osc_30m_clk",
137*4882a593Smuzhiyun 			0, PLL1_CTR, PLL1_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
138*4882a593Smuzhiyun 			&_lock, &clk1, NULL);
139*4882a593Smuzhiyun 	clk_register_clkdev(clk, "vco1_clk", NULL);
140*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "pll1_clk", NULL);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "osc_30m_clk",
143*4882a593Smuzhiyun 			0, PLL2_CTR, PLL2_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
144*4882a593Smuzhiyun 			&_lock, &clk1, NULL);
145*4882a593Smuzhiyun 	clk_register_clkdev(clk, "vco2_clk", NULL);
146*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "pll2_clk", NULL);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_30m_clk", 0, 1,
149*4882a593Smuzhiyun 			1);
150*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc880000.wdt");
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* clock derived from pll1 clk */
153*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
154*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 1, 1);
155*4882a593Smuzhiyun 	clk_register_clkdev(clk, "cpu_clk", NULL);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
158*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
159*4882a593Smuzhiyun 			HCLK_RATIO_MASK, 0, &_lock);
160*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ahb_clk", NULL);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
163*4882a593Smuzhiyun 			UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
164*4882a593Smuzhiyun 			&_lock, &clk1);
165*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart_syn_clk", NULL);
166*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart_mclk", uart_parents,
169*4882a593Smuzhiyun 			ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
170*4882a593Smuzhiyun 			PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
171*4882a593Smuzhiyun 			&_lock);
172*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart_mclk", NULL);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "uart0", "uart_mclk", 0, PERIP1_CLK_ENB,
175*4882a593Smuzhiyun 			UART0_CLK_ENB, 0, &_lock);
176*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d0000000.serial");
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "uart1", "uart_mclk", 0, PERIP1_CLK_ENB,
179*4882a593Smuzhiyun 			UART1_CLK_ENB, 0, &_lock);
180*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d0080000.serial");
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk",
183*4882a593Smuzhiyun 			0, FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
184*4882a593Smuzhiyun 			&_lock, &clk1);
185*4882a593Smuzhiyun 	clk_register_clkdev(clk, "firda_syn_clk", NULL);
186*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
189*4882a593Smuzhiyun 			ARRAY_SIZE(firda_parents), CLK_SET_RATE_NO_REPARENT,
190*4882a593Smuzhiyun 			PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
191*4882a593Smuzhiyun 			&_lock);
192*4882a593Smuzhiyun 	clk_register_clkdev(clk, "firda_mclk", NULL);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0,
195*4882a593Smuzhiyun 			PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
196*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "firda");
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	clk = clk_register_aux("clcd_syn_clk", "clcd_syn_gclk", "pll1_clk",
199*4882a593Smuzhiyun 			0, CLCD_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
200*4882a593Smuzhiyun 			&_lock, &clk1);
201*4882a593Smuzhiyun 	clk_register_clkdev(clk, "clcd_syn_clk", NULL);
202*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "clcd_syn_gclk", NULL);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "clcd_mclk", clcd_parents,
205*4882a593Smuzhiyun 			ARRAY_SIZE(clcd_parents), CLK_SET_RATE_NO_REPARENT,
206*4882a593Smuzhiyun 			PERIP_CLK_CFG, CLCD_CLK_SHIFT, CLCD_CLK_MASK, 0,
207*4882a593Smuzhiyun 			&_lock);
208*4882a593Smuzhiyun 	clk_register_clkdev(clk, "clcd_mclk", NULL);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "clcd_clk", "clcd_mclk", 0,
211*4882a593Smuzhiyun 			PERIP1_CLK_ENB, CLCD_CLK_ENB, 0, &_lock);
212*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "clcd");
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* gpt clocks */
215*4882a593Smuzhiyun 	clk = clk_register_gpt("gpt0_1_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG,
216*4882a593Smuzhiyun 			gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
217*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt0_1_syn_clk", NULL);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gpt0_mclk", gpt0_1_parents,
220*4882a593Smuzhiyun 			ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
221*4882a593Smuzhiyun 			PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
222*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "gpt0");
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gpt1_mclk", gpt0_1_parents,
225*4882a593Smuzhiyun 			ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
226*4882a593Smuzhiyun 			PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
227*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt1_mclk", NULL);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
230*4882a593Smuzhiyun 			PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
231*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "gpt1");
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	clk = clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG,
234*4882a593Smuzhiyun 			gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
235*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt2_syn_clk", NULL);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
238*4882a593Smuzhiyun 			ARRAY_SIZE(gpt2_parents), CLK_SET_RATE_NO_REPARENT,
239*4882a593Smuzhiyun 			PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
240*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt2_mclk", NULL);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
243*4882a593Smuzhiyun 			PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
244*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "gpt2");
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	clk = clk_register_gpt("gpt3_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG,
247*4882a593Smuzhiyun 			gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
248*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt3_syn_clk", NULL);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gpt3_mclk", gpt3_parents,
251*4882a593Smuzhiyun 			ARRAY_SIZE(gpt3_parents), CLK_SET_RATE_NO_REPARENT,
252*4882a593Smuzhiyun 			PERIP_CLK_CFG, GPT3_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
253*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt3_mclk", NULL);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
256*4882a593Smuzhiyun 			PERIP1_CLK_ENB, GPT3_CLK_ENB, 0, &_lock);
257*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "gpt3");
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* clock derived from pll3 clk */
260*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "usbh0_clk", "pll3_clk", 0,
261*4882a593Smuzhiyun 			PERIP1_CLK_ENB, USBH0_CLK_ENB, 0, &_lock);
262*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e1800000.ehci");
263*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e1900000.ohci");
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "usbh1_clk", "pll3_clk", 0,
266*4882a593Smuzhiyun 			PERIP1_CLK_ENB, USBH1_CLK_ENB, 0, &_lock);
267*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e2000000.ehci");
268*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e2100000.ohci");
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
271*4882a593Smuzhiyun 			USBD_CLK_ENB, 0, &_lock);
272*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "designware_udc");
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* clock derived from ahb clk */
275*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
276*4882a593Smuzhiyun 			1);
277*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ahbmult2_clk", NULL);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
280*4882a593Smuzhiyun 			ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT,
281*4882a593Smuzhiyun 			PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock);
282*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ddr_clk", NULL);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
285*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
286*4882a593Smuzhiyun 			PCLK_RATIO_MASK, 0, &_lock);
287*4882a593Smuzhiyun 	clk_register_clkdev(clk, "apb_clk", NULL);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
290*4882a593Smuzhiyun 			DMA_CLK_ENB, 0, &_lock);
291*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc400000.dma");
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
294*4882a593Smuzhiyun 			FSMC_CLK_ENB, 0, &_lock);
295*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d1800000.flash");
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
298*4882a593Smuzhiyun 			GMAC_CLK_ENB, 0, &_lock);
299*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e0800000.ethernet");
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "i2c_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
302*4882a593Smuzhiyun 			I2C_CLK_ENB, 0, &_lock);
303*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d0200000.i2c");
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
306*4882a593Smuzhiyun 			JPEG_CLK_ENB, 0, &_lock);
307*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "jpeg");
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
310*4882a593Smuzhiyun 			SMI_CLK_ENB, 0, &_lock);
311*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc000000.flash");
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* clock derived from apb clk */
314*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
315*4882a593Smuzhiyun 			ADC_CLK_ENB, 0, &_lock);
316*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d820b000.adc");
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "gpio0_clk", "apb_clk", 0, 1, 1);
319*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "f0100000.gpio");
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
322*4882a593Smuzhiyun 			GPIO1_CLK_ENB, 0, &_lock);
323*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc980000.gpio");
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpio2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
326*4882a593Smuzhiyun 			GPIO2_CLK_ENB, 0, &_lock);
327*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d8100000.gpio");
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
330*4882a593Smuzhiyun 			SSP0_CLK_ENB, 0, &_lock);
331*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "ssp-pl022.0");
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ssp1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
334*4882a593Smuzhiyun 			SSP1_CLK_ENB, 0, &_lock);
335*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "ssp-pl022.1");
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ssp2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
338*4882a593Smuzhiyun 			SSP2_CLK_ENB, 0, &_lock);
339*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "ssp-pl022.2");
340*4882a593Smuzhiyun }
341