xref: /OK3568_Linux_fs/kernel/drivers/clk/spear/spear3xx_clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SPEAr3xx machines clock framework source file
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 ST Microelectronics
5*4882a593Smuzhiyun  * Viresh Kumar <vireshk@kernel.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clkdev.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/spinlock_types.h>
18*4882a593Smuzhiyun #include "clk.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static DEFINE_SPINLOCK(_lock);
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define PLL1_CTR			(misc_base + 0x008)
23*4882a593Smuzhiyun #define PLL1_FRQ			(misc_base + 0x00C)
24*4882a593Smuzhiyun #define PLL2_CTR			(misc_base + 0x014)
25*4882a593Smuzhiyun #define PLL2_FRQ			(misc_base + 0x018)
26*4882a593Smuzhiyun #define PLL_CLK_CFG			(misc_base + 0x020)
27*4882a593Smuzhiyun 	/* PLL_CLK_CFG register masks */
28*4882a593Smuzhiyun 	#define MCTR_CLK_SHIFT		28
29*4882a593Smuzhiyun 	#define MCTR_CLK_MASK		3
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CORE_CLK_CFG			(misc_base + 0x024)
32*4882a593Smuzhiyun 	/* CORE CLK CFG register masks */
33*4882a593Smuzhiyun 	#define GEN_SYNTH2_3_CLK_SHIFT	18
34*4882a593Smuzhiyun 	#define GEN_SYNTH2_3_CLK_MASK	1
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	#define HCLK_RATIO_SHIFT	10
37*4882a593Smuzhiyun 	#define HCLK_RATIO_MASK		2
38*4882a593Smuzhiyun 	#define PCLK_RATIO_SHIFT	8
39*4882a593Smuzhiyun 	#define PCLK_RATIO_MASK		2
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define PERIP_CLK_CFG			(misc_base + 0x028)
42*4882a593Smuzhiyun 	/* PERIP_CLK_CFG register masks */
43*4882a593Smuzhiyun 	#define UART_CLK_SHIFT		4
44*4882a593Smuzhiyun 	#define UART_CLK_MASK		1
45*4882a593Smuzhiyun 	#define FIRDA_CLK_SHIFT		5
46*4882a593Smuzhiyun 	#define FIRDA_CLK_MASK		2
47*4882a593Smuzhiyun 	#define GPT0_CLK_SHIFT		8
48*4882a593Smuzhiyun 	#define GPT1_CLK_SHIFT		11
49*4882a593Smuzhiyun 	#define GPT2_CLK_SHIFT		12
50*4882a593Smuzhiyun 	#define GPT_CLK_MASK		1
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define PERIP1_CLK_ENB			(misc_base + 0x02C)
53*4882a593Smuzhiyun 	/* PERIP1_CLK_ENB register masks */
54*4882a593Smuzhiyun 	#define UART_CLK_ENB		3
55*4882a593Smuzhiyun 	#define SSP_CLK_ENB		5
56*4882a593Smuzhiyun 	#define I2C_CLK_ENB		7
57*4882a593Smuzhiyun 	#define JPEG_CLK_ENB		8
58*4882a593Smuzhiyun 	#define FIRDA_CLK_ENB		10
59*4882a593Smuzhiyun 	#define GPT1_CLK_ENB		11
60*4882a593Smuzhiyun 	#define GPT2_CLK_ENB		12
61*4882a593Smuzhiyun 	#define ADC_CLK_ENB		15
62*4882a593Smuzhiyun 	#define RTC_CLK_ENB		17
63*4882a593Smuzhiyun 	#define GPIO_CLK_ENB		18
64*4882a593Smuzhiyun 	#define DMA_CLK_ENB		19
65*4882a593Smuzhiyun 	#define SMI_CLK_ENB		21
66*4882a593Smuzhiyun 	#define GMAC_CLK_ENB		23
67*4882a593Smuzhiyun 	#define USBD_CLK_ENB		24
68*4882a593Smuzhiyun 	#define USBH_CLK_ENB		25
69*4882a593Smuzhiyun 	#define C3_CLK_ENB		31
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define RAS_CLK_ENB			(misc_base + 0x034)
72*4882a593Smuzhiyun 	#define RAS_AHB_CLK_ENB		0
73*4882a593Smuzhiyun 	#define RAS_PLL1_CLK_ENB	1
74*4882a593Smuzhiyun 	#define RAS_APB_CLK_ENB		2
75*4882a593Smuzhiyun 	#define RAS_32K_CLK_ENB		3
76*4882a593Smuzhiyun 	#define RAS_24M_CLK_ENB		4
77*4882a593Smuzhiyun 	#define RAS_48M_CLK_ENB		5
78*4882a593Smuzhiyun 	#define RAS_PLL2_CLK_ENB	7
79*4882a593Smuzhiyun 	#define RAS_SYNT0_CLK_ENB	8
80*4882a593Smuzhiyun 	#define RAS_SYNT1_CLK_ENB	9
81*4882a593Smuzhiyun 	#define RAS_SYNT2_CLK_ENB	10
82*4882a593Smuzhiyun 	#define RAS_SYNT3_CLK_ENB	11
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define PRSC0_CLK_CFG			(misc_base + 0x044)
85*4882a593Smuzhiyun #define PRSC1_CLK_CFG			(misc_base + 0x048)
86*4882a593Smuzhiyun #define PRSC2_CLK_CFG			(misc_base + 0x04C)
87*4882a593Smuzhiyun #define AMEM_CLK_CFG			(misc_base + 0x050)
88*4882a593Smuzhiyun 	#define AMEM_CLK_ENB		0
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CLCD_CLK_SYNT			(misc_base + 0x05C)
91*4882a593Smuzhiyun #define FIRDA_CLK_SYNT			(misc_base + 0x060)
92*4882a593Smuzhiyun #define UART_CLK_SYNT			(misc_base + 0x064)
93*4882a593Smuzhiyun #define GMAC_CLK_SYNT			(misc_base + 0x068)
94*4882a593Smuzhiyun #define GEN0_CLK_SYNT			(misc_base + 0x06C)
95*4882a593Smuzhiyun #define GEN1_CLK_SYNT			(misc_base + 0x070)
96*4882a593Smuzhiyun #define GEN2_CLK_SYNT			(misc_base + 0x074)
97*4882a593Smuzhiyun #define GEN3_CLK_SYNT			(misc_base + 0x078)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* pll rate configuration table, in ascending order of rates */
100*4882a593Smuzhiyun static struct pll_rate_tbl pll_rtbl[] = {
101*4882a593Smuzhiyun 	{.mode = 0, .m = 0x53, .n = 0x0C, .p = 0x1}, /* vco 332 & pll 166 MHz */
102*4882a593Smuzhiyun 	{.mode = 0, .m = 0x85, .n = 0x0C, .p = 0x1}, /* vco 532 & pll 266 MHz */
103*4882a593Smuzhiyun 	{.mode = 0, .m = 0xA6, .n = 0x0C, .p = 0x1}, /* vco 664 & pll 332 MHz */
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* aux rate configuration table, in ascending order of rates */
107*4882a593Smuzhiyun static struct aux_rate_tbl aux_rtbl[] = {
108*4882a593Smuzhiyun 	/* For PLL1 = 332 MHz */
109*4882a593Smuzhiyun 	{.xscale = 1, .yscale = 81, .eq = 0}, /* 2.049 MHz */
110*4882a593Smuzhiyun 	{.xscale = 1, .yscale = 59, .eq = 0}, /* 2.822 MHz */
111*4882a593Smuzhiyun 	{.xscale = 2, .yscale = 81, .eq = 0}, /* 4.098 MHz */
112*4882a593Smuzhiyun 	{.xscale = 3, .yscale = 89, .eq = 0}, /* 5.644 MHz */
113*4882a593Smuzhiyun 	{.xscale = 4, .yscale = 81, .eq = 0}, /* 8.197 MHz */
114*4882a593Smuzhiyun 	{.xscale = 4, .yscale = 59, .eq = 0}, /* 11.254 MHz */
115*4882a593Smuzhiyun 	{.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
116*4882a593Smuzhiyun 	{.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
117*4882a593Smuzhiyun 	{.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
118*4882a593Smuzhiyun 	{.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* gpt rate configuration table, in ascending order of rates */
122*4882a593Smuzhiyun static struct gpt_rate_tbl gpt_rtbl[] = {
123*4882a593Smuzhiyun 	/* For pll1 = 332 MHz */
124*4882a593Smuzhiyun 	{.mscale = 4, .nscale = 0}, /* 41.5 MHz */
125*4882a593Smuzhiyun 	{.mscale = 2, .nscale = 0}, /* 55.3 MHz */
126*4882a593Smuzhiyun 	{.mscale = 1, .nscale = 0}, /* 83 MHz */
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* clock parents */
130*4882a593Smuzhiyun static const char *uart0_parents[] = { "pll3_clk", "uart_syn_gclk", };
131*4882a593Smuzhiyun static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk",
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun static const char *gpt0_parents[] = { "pll3_clk", "gpt0_syn_clk", };
134*4882a593Smuzhiyun static const char *gpt1_parents[] = { "pll3_clk", "gpt1_syn_clk", };
135*4882a593Smuzhiyun static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
136*4882a593Smuzhiyun static const char *gen2_3_parents[] = { "pll1_clk", "pll2_clk", };
137*4882a593Smuzhiyun static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
138*4882a593Smuzhiyun 	"pll2_clk", };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #ifdef CONFIG_MACH_SPEAR300
spear300_clk_init(void)141*4882a593Smuzhiyun static void __init spear300_clk_init(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	struct clk *clk;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
146*4882a593Smuzhiyun 			1, 1);
147*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "60000000.clcd");
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
150*4882a593Smuzhiyun 			1);
151*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "94000000.flash");
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "sdhci_clk", "ras_ahb_clk", 0, 1,
154*4882a593Smuzhiyun 			1);
155*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "70000000.sdhci");
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "gpio1_clk", "ras_apb_clk", 0, 1,
158*4882a593Smuzhiyun 			1);
159*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a9000000.gpio");
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "kbd_clk", "ras_apb_clk", 0, 1,
162*4882a593Smuzhiyun 			1);
163*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a0000000.kbd");
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun #else
spear300_clk_init(void)166*4882a593Smuzhiyun static inline void spear300_clk_init(void) { }
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* array of all spear 310 clock lookups */
170*4882a593Smuzhiyun #ifdef CONFIG_MACH_SPEAR310
spear310_clk_init(void)171*4882a593Smuzhiyun static void __init spear310_clk_init(void)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct clk *clk;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
176*4882a593Smuzhiyun 			1);
177*4882a593Smuzhiyun 	clk_register_clkdev(clk, "emi", NULL);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
180*4882a593Smuzhiyun 			1);
181*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "44000000.flash");
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "tdm_clk", "ras_ahb_clk", 0, 1,
184*4882a593Smuzhiyun 			1);
185*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "tdm");
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "uart1_clk", "ras_apb_clk", 0, 1,
188*4882a593Smuzhiyun 			1);
189*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "b2000000.serial");
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "uart2_clk", "ras_apb_clk", 0, 1,
192*4882a593Smuzhiyun 			1);
193*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "b2080000.serial");
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "uart3_clk", "ras_apb_clk", 0, 1,
196*4882a593Smuzhiyun 			1);
197*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "b2100000.serial");
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "uart4_clk", "ras_apb_clk", 0, 1,
200*4882a593Smuzhiyun 			1);
201*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "b2180000.serial");
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "uart5_clk", "ras_apb_clk", 0, 1,
204*4882a593Smuzhiyun 			1);
205*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "b2200000.serial");
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun #else
spear310_clk_init(void)208*4882a593Smuzhiyun static inline void spear310_clk_init(void) { }
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* array of all spear 320 clock lookups */
212*4882a593Smuzhiyun #ifdef CONFIG_MACH_SPEAR320
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define SPEAR320_CONTROL_REG		(soc_config_base + 0x0010)
215*4882a593Smuzhiyun #define SPEAR320_EXT_CTRL_REG		(soc_config_base + 0x0018)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	#define SPEAR320_UARTX_PCLK_MASK		0x1
218*4882a593Smuzhiyun 	#define SPEAR320_UART2_PCLK_SHIFT		8
219*4882a593Smuzhiyun 	#define SPEAR320_UART3_PCLK_SHIFT		9
220*4882a593Smuzhiyun 	#define SPEAR320_UART4_PCLK_SHIFT		10
221*4882a593Smuzhiyun 	#define SPEAR320_UART5_PCLK_SHIFT		11
222*4882a593Smuzhiyun 	#define SPEAR320_UART6_PCLK_SHIFT		12
223*4882a593Smuzhiyun 	#define SPEAR320_RS485_PCLK_SHIFT		13
224*4882a593Smuzhiyun 	#define SMII_PCLK_SHIFT				18
225*4882a593Smuzhiyun 	#define SMII_PCLK_MASK				2
226*4882a593Smuzhiyun 	#define SMII_PCLK_VAL_PAD			0x0
227*4882a593Smuzhiyun 	#define SMII_PCLK_VAL_PLL2			0x1
228*4882a593Smuzhiyun 	#define SMII_PCLK_VAL_SYNTH0			0x2
229*4882a593Smuzhiyun 	#define SDHCI_PCLK_SHIFT			15
230*4882a593Smuzhiyun 	#define SDHCI_PCLK_MASK				1
231*4882a593Smuzhiyun 	#define SDHCI_PCLK_VAL_48M			0x0
232*4882a593Smuzhiyun 	#define SDHCI_PCLK_VAL_SYNTH3			0x1
233*4882a593Smuzhiyun 	#define I2S_REF_PCLK_SHIFT			8
234*4882a593Smuzhiyun 	#define I2S_REF_PCLK_MASK			1
235*4882a593Smuzhiyun 	#define I2S_REF_PCLK_SYNTH_VAL			0x1
236*4882a593Smuzhiyun 	#define I2S_REF_PCLK_PLL2_VAL			0x0
237*4882a593Smuzhiyun 	#define UART1_PCLK_SHIFT			6
238*4882a593Smuzhiyun 	#define UART1_PCLK_MASK				1
239*4882a593Smuzhiyun 	#define SPEAR320_UARTX_PCLK_VAL_SYNTH1		0x0
240*4882a593Smuzhiyun 	#define SPEAR320_UARTX_PCLK_VAL_APB		0x1
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const char *i2s_ref_parents[] = { "ras_pll2_clk", "ras_syn2_gclk", };
243*4882a593Smuzhiyun static const char *sdhci_parents[] = { "ras_pll3_clk", "ras_syn3_gclk", };
244*4882a593Smuzhiyun static const char *smii0_parents[] = { "smii_125m_pad", "ras_pll2_clk",
245*4882a593Smuzhiyun 	"ras_syn0_gclk", };
246*4882a593Smuzhiyun static const char *uartx_parents[] = { "ras_syn1_gclk", "ras_apb_clk", };
247*4882a593Smuzhiyun 
spear320_clk_init(void __iomem * soc_config_base,struct clk * ras_apb_clk)248*4882a593Smuzhiyun static void __init spear320_clk_init(void __iomem *soc_config_base,
249*4882a593Smuzhiyun 				     struct clk *ras_apb_clk)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct clk *clk;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "smii_125m_pad_clk", NULL,
254*4882a593Smuzhiyun 			0, 125000000);
255*4882a593Smuzhiyun 	clk_register_clkdev(clk, "smii_125m_pad", NULL);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
258*4882a593Smuzhiyun 			1, 1);
259*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "90000000.clcd");
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
262*4882a593Smuzhiyun 			1);
263*4882a593Smuzhiyun 	clk_register_clkdev(clk, "emi", NULL);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
266*4882a593Smuzhiyun 			1);
267*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "4c000000.flash");
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "i2c1_clk", "ras_ahb_clk", 0, 1,
270*4882a593Smuzhiyun 			1);
271*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a7000000.i2c");
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pwm_clk", "ras_ahb_clk", 0, 1,
274*4882a593Smuzhiyun 			1);
275*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a8000000.pwm");
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "ssp1_clk", "ras_ahb_clk", 0, 1,
278*4882a593Smuzhiyun 			1);
279*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a5000000.spi");
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "ssp2_clk", "ras_ahb_clk", 0, 1,
282*4882a593Smuzhiyun 			1);
283*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a6000000.spi");
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "can0_clk", "ras_apb_clk", 0, 1,
286*4882a593Smuzhiyun 			1);
287*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "c_can_platform.0");
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "can1_clk", "ras_apb_clk", 0, 1,
290*4882a593Smuzhiyun 			1);
291*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "c_can_platform.1");
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "i2s_clk", "ras_apb_clk", 0, 1,
294*4882a593Smuzhiyun 			1);
295*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a9400000.i2s");
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "i2s_ref_clk", i2s_ref_parents,
298*4882a593Smuzhiyun 			ARRAY_SIZE(i2s_ref_parents),
299*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
300*4882a593Smuzhiyun 			SPEAR320_CONTROL_REG, I2S_REF_PCLK_SHIFT,
301*4882a593Smuzhiyun 			I2S_REF_PCLK_MASK, 0, &_lock);
302*4882a593Smuzhiyun 	clk_register_clkdev(clk, "i2s_ref_clk", NULL);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "i2s_sclk", "i2s_ref_clk",
305*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 1,
306*4882a593Smuzhiyun 			4);
307*4882a593Smuzhiyun 	clk_register_clkdev(clk, "i2s_sclk", NULL);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "macb1_clk", "ras_apb_clk", 0, 1,
310*4882a593Smuzhiyun 			1);
311*4882a593Smuzhiyun 	clk_register_clkdev(clk, "hclk", "aa000000.eth");
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "macb2_clk", "ras_apb_clk", 0, 1,
314*4882a593Smuzhiyun 			1);
315*4882a593Smuzhiyun 	clk_register_clkdev(clk, "hclk", "ab000000.eth");
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "rs485_clk", uartx_parents,
318*4882a593Smuzhiyun 			ARRAY_SIZE(uartx_parents),
319*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
320*4882a593Smuzhiyun 			SPEAR320_EXT_CTRL_REG, SPEAR320_RS485_PCLK_SHIFT,
321*4882a593Smuzhiyun 			SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
322*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a9300000.serial");
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "sdhci_clk", sdhci_parents,
325*4882a593Smuzhiyun 			ARRAY_SIZE(sdhci_parents),
326*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
327*4882a593Smuzhiyun 			SPEAR320_CONTROL_REG, SDHCI_PCLK_SHIFT, SDHCI_PCLK_MASK,
328*4882a593Smuzhiyun 			0, &_lock);
329*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "70000000.sdhci");
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "smii_pclk", smii0_parents,
332*4882a593Smuzhiyun 			ARRAY_SIZE(smii0_parents), CLK_SET_RATE_NO_REPARENT,
333*4882a593Smuzhiyun 			SPEAR320_CONTROL_REG, SMII_PCLK_SHIFT, SMII_PCLK_MASK,
334*4882a593Smuzhiyun 			0, &_lock);
335*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "smii_pclk");
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "smii_clk", "smii_pclk", 0, 1, 1);
338*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "smii");
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart1_clk", uartx_parents,
341*4882a593Smuzhiyun 			ARRAY_SIZE(uartx_parents),
342*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
343*4882a593Smuzhiyun 			SPEAR320_CONTROL_REG, UART1_PCLK_SHIFT, UART1_PCLK_MASK,
344*4882a593Smuzhiyun 			0, &_lock);
345*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a3000000.serial");
346*4882a593Smuzhiyun 	/* Enforce ras_apb_clk */
347*4882a593Smuzhiyun 	clk_set_parent(clk, ras_apb_clk);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart2_clk", uartx_parents,
350*4882a593Smuzhiyun 			ARRAY_SIZE(uartx_parents),
351*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
352*4882a593Smuzhiyun 			SPEAR320_EXT_CTRL_REG, SPEAR320_UART2_PCLK_SHIFT,
353*4882a593Smuzhiyun 			SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
354*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a4000000.serial");
355*4882a593Smuzhiyun 	/* Enforce ras_apb_clk */
356*4882a593Smuzhiyun 	clk_set_parent(clk, ras_apb_clk);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart3_clk", uartx_parents,
359*4882a593Smuzhiyun 			ARRAY_SIZE(uartx_parents),
360*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
361*4882a593Smuzhiyun 			SPEAR320_EXT_CTRL_REG, SPEAR320_UART3_PCLK_SHIFT,
362*4882a593Smuzhiyun 			SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
363*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a9100000.serial");
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart4_clk", uartx_parents,
366*4882a593Smuzhiyun 			ARRAY_SIZE(uartx_parents),
367*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
368*4882a593Smuzhiyun 			SPEAR320_EXT_CTRL_REG, SPEAR320_UART4_PCLK_SHIFT,
369*4882a593Smuzhiyun 			SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
370*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "a9200000.serial");
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart5_clk", uartx_parents,
373*4882a593Smuzhiyun 			ARRAY_SIZE(uartx_parents),
374*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
375*4882a593Smuzhiyun 			SPEAR320_EXT_CTRL_REG, SPEAR320_UART5_PCLK_SHIFT,
376*4882a593Smuzhiyun 			SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
377*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "60000000.serial");
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart6_clk", uartx_parents,
380*4882a593Smuzhiyun 			ARRAY_SIZE(uartx_parents),
381*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
382*4882a593Smuzhiyun 			SPEAR320_EXT_CTRL_REG, SPEAR320_UART6_PCLK_SHIFT,
383*4882a593Smuzhiyun 			SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
384*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "60100000.serial");
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun #else
spear320_clk_init(void __iomem * sb,struct clk * rc)387*4882a593Smuzhiyun static inline void spear320_clk_init(void __iomem *sb, struct clk *rc) { }
388*4882a593Smuzhiyun #endif
389*4882a593Smuzhiyun 
spear3xx_clk_init(void __iomem * misc_base,void __iomem * soc_config_base)390*4882a593Smuzhiyun void __init spear3xx_clk_init(void __iomem *misc_base, void __iomem *soc_config_base)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct clk *clk, *clk1, *ras_apb_clk;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
395*4882a593Smuzhiyun 	clk_register_clkdev(clk, "osc_32k_clk", NULL);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
398*4882a593Smuzhiyun 	clk_register_clkdev(clk, "osc_24m_clk", NULL);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* clock derived from 32 KHz osc clk */
401*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
402*4882a593Smuzhiyun 			PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
403*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc900000.rtc");
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* clock derived from 24 MHz osc clk */
406*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
407*4882a593Smuzhiyun 			48000000);
408*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll3_clk", NULL);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_24m_clk", 0, 1,
411*4882a593Smuzhiyun 			1);
412*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc880000.wdt");
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL,
415*4882a593Smuzhiyun 			"osc_24m_clk", 0, PLL1_CTR, PLL1_FRQ, pll_rtbl,
416*4882a593Smuzhiyun 			ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
417*4882a593Smuzhiyun 	clk_register_clkdev(clk, "vco1_clk", NULL);
418*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "pll1_clk", NULL);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL,
421*4882a593Smuzhiyun 			"osc_24m_clk", 0, PLL2_CTR, PLL2_FRQ, pll_rtbl,
422*4882a593Smuzhiyun 			ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
423*4882a593Smuzhiyun 	clk_register_clkdev(clk, "vco2_clk", NULL);
424*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "pll2_clk", NULL);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* clock derived from pll1 clk */
427*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
428*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 1, 1);
429*4882a593Smuzhiyun 	clk_register_clkdev(clk, "cpu_clk", NULL);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
432*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
433*4882a593Smuzhiyun 			HCLK_RATIO_MASK, 0, &_lock);
434*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ahb_clk", NULL);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
437*4882a593Smuzhiyun 			UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
438*4882a593Smuzhiyun 			&_lock, &clk1);
439*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart_syn_clk", NULL);
440*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
443*4882a593Smuzhiyun 			ARRAY_SIZE(uart0_parents),
444*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
445*4882a593Smuzhiyun 			PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
446*4882a593Smuzhiyun 			&_lock);
447*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart0_mclk", NULL);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "uart0", "uart0_mclk",
450*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, UART_CLK_ENB, 0,
451*4882a593Smuzhiyun 			&_lock);
452*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d0000000.serial");
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk", 0,
455*4882a593Smuzhiyun 			FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
456*4882a593Smuzhiyun 			&_lock, &clk1);
457*4882a593Smuzhiyun 	clk_register_clkdev(clk, "firda_syn_clk", NULL);
458*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
461*4882a593Smuzhiyun 			ARRAY_SIZE(firda_parents),
462*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
463*4882a593Smuzhiyun 			PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
464*4882a593Smuzhiyun 			&_lock);
465*4882a593Smuzhiyun 	clk_register_clkdev(clk, "firda_mclk", NULL);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "firda_clk", "firda_mclk",
468*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0,
469*4882a593Smuzhiyun 			&_lock);
470*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "firda");
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* gpt clocks */
473*4882a593Smuzhiyun 	clk_register_gpt("gpt0_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG, gpt_rtbl,
474*4882a593Smuzhiyun 			ARRAY_SIZE(gpt_rtbl), &_lock);
475*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gpt0_clk", gpt0_parents,
476*4882a593Smuzhiyun 			ARRAY_SIZE(gpt0_parents),
477*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
478*4882a593Smuzhiyun 			PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
479*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "gpt0");
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	clk_register_gpt("gpt1_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG, gpt_rtbl,
482*4882a593Smuzhiyun 			ARRAY_SIZE(gpt_rtbl), &_lock);
483*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gpt1_mclk", gpt1_parents,
484*4882a593Smuzhiyun 			ARRAY_SIZE(gpt1_parents),
485*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
486*4882a593Smuzhiyun 			PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
487*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt1_mclk", NULL);
488*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk",
489*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT1_CLK_ENB, 0,
490*4882a593Smuzhiyun 			&_lock);
491*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "gpt1");
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG, gpt_rtbl,
494*4882a593Smuzhiyun 			ARRAY_SIZE(gpt_rtbl), &_lock);
495*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
496*4882a593Smuzhiyun 			ARRAY_SIZE(gpt2_parents),
497*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
498*4882a593Smuzhiyun 			PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
499*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gpt2_mclk", NULL);
500*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk",
501*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT2_CLK_ENB, 0,
502*4882a593Smuzhiyun 			&_lock);
503*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "gpt2");
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* general synths clocks */
506*4882a593Smuzhiyun 	clk = clk_register_aux("gen0_syn_clk", "gen0_syn_gclk", "pll1_clk",
507*4882a593Smuzhiyun 			0, GEN0_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
508*4882a593Smuzhiyun 			&_lock, &clk1);
509*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gen0_syn_clk", NULL);
510*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "gen0_syn_gclk", NULL);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	clk = clk_register_aux("gen1_syn_clk", "gen1_syn_gclk", "pll1_clk",
513*4882a593Smuzhiyun 			0, GEN1_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
514*4882a593Smuzhiyun 			&_lock, &clk1);
515*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gen1_syn_clk", NULL);
516*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "gen1_syn_gclk", NULL);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "gen2_3_par_clk", gen2_3_parents,
519*4882a593Smuzhiyun 			ARRAY_SIZE(gen2_3_parents), CLK_SET_RATE_NO_REPARENT,
520*4882a593Smuzhiyun 			CORE_CLK_CFG, GEN_SYNTH2_3_CLK_SHIFT,
521*4882a593Smuzhiyun 			GEN_SYNTH2_3_CLK_MASK, 0, &_lock);
522*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gen2_3_par_clk", NULL);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	clk = clk_register_aux("gen2_syn_clk", "gen2_syn_gclk",
525*4882a593Smuzhiyun 			"gen2_3_par_clk", 0, GEN2_CLK_SYNT, NULL, aux_rtbl,
526*4882a593Smuzhiyun 			ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
527*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gen2_syn_clk", NULL);
528*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "gen2_syn_gclk", NULL);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	clk = clk_register_aux("gen3_syn_clk", "gen3_syn_gclk",
531*4882a593Smuzhiyun 			"gen2_3_par_clk", 0, GEN3_CLK_SYNT, NULL, aux_rtbl,
532*4882a593Smuzhiyun 			ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
533*4882a593Smuzhiyun 	clk_register_clkdev(clk, "gen3_syn_clk", NULL);
534*4882a593Smuzhiyun 	clk_register_clkdev(clk1, "gen3_syn_gclk", NULL);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* clock derived from pll3 clk */
537*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "usbh_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
538*4882a593Smuzhiyun 			USBH_CLK_ENB, 0, &_lock);
539*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e1800000.ehci");
540*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e1900000.ohci");
541*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e2100000.ohci");
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "usbh.0_clk", "usbh_clk", 0, 1,
544*4882a593Smuzhiyun 			1);
545*4882a593Smuzhiyun 	clk_register_clkdev(clk, "usbh.0_clk", NULL);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "usbh.1_clk", "usbh_clk", 0, 1,
548*4882a593Smuzhiyun 			1);
549*4882a593Smuzhiyun 	clk_register_clkdev(clk, "usbh.1_clk", NULL);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
552*4882a593Smuzhiyun 			USBD_CLK_ENB, 0, &_lock);
553*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e1100000.usbd");
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* clock derived from ahb clk */
556*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
557*4882a593Smuzhiyun 			1);
558*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ahbmult2_clk", NULL);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
561*4882a593Smuzhiyun 			ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT,
562*4882a593Smuzhiyun 			PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock);
563*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ddr_clk", NULL);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
566*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
567*4882a593Smuzhiyun 			PCLK_RATIO_MASK, 0, &_lock);
568*4882a593Smuzhiyun 	clk_register_clkdev(clk, "apb_clk", NULL);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "amem_clk", "ahb_clk", 0, AMEM_CLK_CFG,
571*4882a593Smuzhiyun 			AMEM_CLK_ENB, 0, &_lock);
572*4882a593Smuzhiyun 	clk_register_clkdev(clk, "amem_clk", NULL);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "c3_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
575*4882a593Smuzhiyun 			C3_CLK_ENB, 0, &_lock);
576*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "c3_clk");
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
579*4882a593Smuzhiyun 			DMA_CLK_ENB, 0, &_lock);
580*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc400000.dma");
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
583*4882a593Smuzhiyun 			GMAC_CLK_ENB, 0, &_lock);
584*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "e0800000.eth");
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
587*4882a593Smuzhiyun 			I2C_CLK_ENB, 0, &_lock);
588*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d0180000.i2c");
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
591*4882a593Smuzhiyun 			JPEG_CLK_ENB, 0, &_lock);
592*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "jpeg");
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
595*4882a593Smuzhiyun 			SMI_CLK_ENB, 0, &_lock);
596*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc000000.flash");
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* clock derived from apb clk */
599*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
600*4882a593Smuzhiyun 			ADC_CLK_ENB, 0, &_lock);
601*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d0080000.adc");
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
604*4882a593Smuzhiyun 			GPIO_CLK_ENB, 0, &_lock);
605*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "fc980000.gpio");
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
608*4882a593Smuzhiyun 			SSP_CLK_ENB, 0, &_lock);
609*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "d0100000.spi");
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* RAS clk enable */
612*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, RAS_CLK_ENB,
613*4882a593Smuzhiyun 			RAS_AHB_CLK_ENB, 0, &_lock);
614*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_ahb_clk", NULL);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, RAS_CLK_ENB,
617*4882a593Smuzhiyun 			RAS_APB_CLK_ENB, 0, &_lock);
618*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_apb_clk", NULL);
619*4882a593Smuzhiyun 	ras_apb_clk = clk;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_32k_clk", "osc_32k_clk", 0,
622*4882a593Smuzhiyun 			RAS_CLK_ENB, RAS_32K_CLK_ENB, 0, &_lock);
623*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_32k_clk", NULL);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_24m_clk", "osc_24m_clk", 0,
626*4882a593Smuzhiyun 			RAS_CLK_ENB, RAS_24M_CLK_ENB, 0, &_lock);
627*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_24m_clk", NULL);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_pll1_clk", "pll1_clk", 0,
630*4882a593Smuzhiyun 			RAS_CLK_ENB, RAS_PLL1_CLK_ENB, 0, &_lock);
631*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_pll1_clk", NULL);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
634*4882a593Smuzhiyun 			RAS_CLK_ENB, RAS_PLL2_CLK_ENB, 0, &_lock);
635*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_pll2_clk", NULL);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
638*4882a593Smuzhiyun 			RAS_CLK_ENB, RAS_48M_CLK_ENB, 0, &_lock);
639*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_pll3_clk", NULL);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_syn0_gclk", "gen0_syn_gclk",
642*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT0_CLK_ENB, 0,
643*4882a593Smuzhiyun 			&_lock);
644*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_syn0_gclk", NULL);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_syn1_gclk", "gen1_syn_gclk",
647*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT1_CLK_ENB, 0,
648*4882a593Smuzhiyun 			&_lock);
649*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_syn1_gclk", NULL);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_syn2_gclk", "gen2_syn_gclk",
652*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT2_CLK_ENB, 0,
653*4882a593Smuzhiyun 			&_lock);
654*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_syn2_gclk", NULL);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "ras_syn3_gclk", "gen3_syn_gclk",
657*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT3_CLK_ENB, 0,
658*4882a593Smuzhiyun 			&_lock);
659*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ras_syn3_gclk", NULL);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (of_machine_is_compatible("st,spear300"))
662*4882a593Smuzhiyun 		spear300_clk_init();
663*4882a593Smuzhiyun 	else if (of_machine_is_compatible("st,spear310"))
664*4882a593Smuzhiyun 		spear310_clk_init();
665*4882a593Smuzhiyun 	else if (of_machine_is_compatible("st,spear320"))
666*4882a593Smuzhiyun 		spear320_clk_init(soc_config_base, ras_apb_clk);
667*4882a593Smuzhiyun }
668