xref: /OK3568_Linux_fs/kernel/drivers/clk/socfpga/clk-s10.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier:	GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017, Intel Corporation
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/of_device.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/stratix10-clock.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "stratix10-clk.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static const struct clk_parent_data pll_mux[] = {
16*4882a593Smuzhiyun 	{ .fw_name = "osc1",
17*4882a593Smuzhiyun 	  .name = "osc1" },
18*4882a593Smuzhiyun 	{ .fw_name = "cb-intosc-hs-div2-clk",
19*4882a593Smuzhiyun 	  .name = "cb-intosc-hs-div2-clk" },
20*4882a593Smuzhiyun 	{ .fw_name = "f2s-free-clk",
21*4882a593Smuzhiyun 	  .name = "f2s-free-clk" },
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static const struct clk_parent_data cntr_mux[] = {
25*4882a593Smuzhiyun 	{ .fw_name =  "main_pll",
26*4882a593Smuzhiyun 	  .name = "main_pll", },
27*4882a593Smuzhiyun 	{ .fw_name = "periph_pll",
28*4882a593Smuzhiyun 	  .name = "periph_pll", },
29*4882a593Smuzhiyun 	{ .fw_name = "osc1",
30*4882a593Smuzhiyun 	  .name = "osc1", },
31*4882a593Smuzhiyun 	{ .fw_name = "cb-intosc-hs-div2-clk",
32*4882a593Smuzhiyun 	  .name = "cb-intosc-hs-div2-clk", },
33*4882a593Smuzhiyun 	{ .fw_name = "f2s-free-clk",
34*4882a593Smuzhiyun 	  .name = "f2s-free-clk", },
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct clk_parent_data boot_mux[] = {
38*4882a593Smuzhiyun 	{ .fw_name = "osc1",
39*4882a593Smuzhiyun 	  .name = "osc1" },
40*4882a593Smuzhiyun 	{ .fw_name = "cb-intosc-hs-div2-clk",
41*4882a593Smuzhiyun 	  .name = "cb-intosc-hs-div2-clk" },
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static const struct clk_parent_data noc_free_mux[] = {
45*4882a593Smuzhiyun 	{ .fw_name = "main_noc_base_clk",
46*4882a593Smuzhiyun 	  .name = "main_noc_base_clk", },
47*4882a593Smuzhiyun 	{ .fw_name = "peri_noc_base_clk",
48*4882a593Smuzhiyun 	  .name = "peri_noc_base_clk", },
49*4882a593Smuzhiyun 	{ .fw_name = "osc1",
50*4882a593Smuzhiyun 	  .name = "osc1", },
51*4882a593Smuzhiyun 	{ .fw_name = "cb-intosc-hs-div2-clk",
52*4882a593Smuzhiyun 	  .name = "cb-intosc-hs-div2-clk", },
53*4882a593Smuzhiyun 	{ .fw_name = "f2s-free-clk",
54*4882a593Smuzhiyun 	  .name = "f2s-free-clk", },
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct clk_parent_data emaca_free_mux[] = {
58*4882a593Smuzhiyun 	{ .fw_name = "peri_emaca_clk",
59*4882a593Smuzhiyun 	  .name = "peri_emaca_clk", },
60*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
61*4882a593Smuzhiyun 	  .name = "boot_clk", },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const struct clk_parent_data emacb_free_mux[] = {
65*4882a593Smuzhiyun 	{ .fw_name = "peri_emacb_clk",
66*4882a593Smuzhiyun 	  .name = "peri_emacb_clk", },
67*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
68*4882a593Smuzhiyun 	  .name = "boot_clk", },
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct clk_parent_data emac_ptp_free_mux[] = {
72*4882a593Smuzhiyun 	{ .fw_name = "peri_emac_ptp_clk",
73*4882a593Smuzhiyun 	  .name = "peri_emac_ptp_clk", },
74*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
75*4882a593Smuzhiyun 	  .name = "boot_clk", },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const struct clk_parent_data gpio_db_free_mux[] = {
79*4882a593Smuzhiyun 	{ .fw_name = "peri_gpio_db_clk",
80*4882a593Smuzhiyun 	  .name = "peri_gpio_db_clk", },
81*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
82*4882a593Smuzhiyun 	  .name = "boot_clk", },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const struct clk_parent_data sdmmc_free_mux[] = {
86*4882a593Smuzhiyun 	{ .fw_name = "main_sdmmc_clk",
87*4882a593Smuzhiyun 	  .name = "main_sdmmc_clk", },
88*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
89*4882a593Smuzhiyun 	  .name = "boot_clk", },
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct clk_parent_data s2f_usr1_free_mux[] = {
93*4882a593Smuzhiyun 	{ .fw_name = "peri_s2f_usr1_clk",
94*4882a593Smuzhiyun 	  .name = "peri_s2f_usr1_clk", },
95*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
96*4882a593Smuzhiyun 	  .name = "boot_clk", },
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const struct clk_parent_data psi_ref_free_mux[] = {
100*4882a593Smuzhiyun 	{ .fw_name = "peri_psi_ref_clk",
101*4882a593Smuzhiyun 	  .name = "peri_psi_ref_clk", },
102*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
103*4882a593Smuzhiyun 	  .name = "boot_clk", },
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static const struct clk_parent_data mpu_mux[] = {
107*4882a593Smuzhiyun 	{ .fw_name = "mpu_free_clk",
108*4882a593Smuzhiyun 	  .name = "mpu_free_clk", },
109*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
110*4882a593Smuzhiyun 	  .name = "boot_clk", },
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static const struct clk_parent_data s2f_usr0_mux[] = {
114*4882a593Smuzhiyun 	{ .fw_name = "f2s-free-clk",
115*4882a593Smuzhiyun 	  .name = "f2s-free-clk", },
116*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
117*4882a593Smuzhiyun 	  .name = "boot_clk", },
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct clk_parent_data emac_mux[] = {
121*4882a593Smuzhiyun 	{ .fw_name = "emaca_free_clk",
122*4882a593Smuzhiyun 	  .name = "emaca_free_clk", },
123*4882a593Smuzhiyun 	{ .fw_name = "emacb_free_clk",
124*4882a593Smuzhiyun 	  .name = "emacb_free_clk", },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct clk_parent_data noc_mux[] = {
128*4882a593Smuzhiyun 	{ .fw_name = "noc_free_clk",
129*4882a593Smuzhiyun 	  .name = "noc_free_clk", },
130*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
131*4882a593Smuzhiyun 	  .name = "boot_clk", },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const struct clk_parent_data mpu_free_mux[] = {
135*4882a593Smuzhiyun 	{ .fw_name = "main_mpu_base_clk",
136*4882a593Smuzhiyun 	  .name = "main_mpu_base_clk", },
137*4882a593Smuzhiyun 	{ .fw_name = "peri_mpu_base_clk",
138*4882a593Smuzhiyun 	  .name = "peri_mpu_base_clk", },
139*4882a593Smuzhiyun 	{ .fw_name = "osc1",
140*4882a593Smuzhiyun 	  .name = "osc1", },
141*4882a593Smuzhiyun 	{ .fw_name = "cb-intosc-hs-div2-clk",
142*4882a593Smuzhiyun 	  .name = "cb-intosc-hs-div2-clk", },
143*4882a593Smuzhiyun 	{ .fw_name = "f2s-free-clk",
144*4882a593Smuzhiyun 	  .name = "f2s-free-clk", },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static const struct clk_parent_data sdmmc_mux[] = {
148*4882a593Smuzhiyun 	{ .fw_name = "sdmmc_free_clk",
149*4882a593Smuzhiyun 	  .name = "sdmmc_free_clk", },
150*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
151*4882a593Smuzhiyun 	  .name = "boot_clk", },
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const struct clk_parent_data s2f_user1_mux[] = {
155*4882a593Smuzhiyun 	{ .fw_name = "s2f_user1_free_clk",
156*4882a593Smuzhiyun 	  .name = "s2f_user1_free_clk", },
157*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
158*4882a593Smuzhiyun 	  .name = "boot_clk", },
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static const struct clk_parent_data psi_mux[] = {
162*4882a593Smuzhiyun 	{ .fw_name = "psi_ref_free_clk",
163*4882a593Smuzhiyun 	  .name = "psi_ref_free_clk", },
164*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
165*4882a593Smuzhiyun 	  .name = "boot_clk", },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct clk_parent_data gpio_db_mux[] = {
169*4882a593Smuzhiyun 	{ .fw_name = "gpio_db_free_clk",
170*4882a593Smuzhiyun 	  .name = "gpio_db_free_clk", },
171*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
172*4882a593Smuzhiyun 	  .name = "boot_clk", },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const struct clk_parent_data emac_ptp_mux[] = {
176*4882a593Smuzhiyun 	{ .fw_name = "emac_ptp_free_clk",
177*4882a593Smuzhiyun 	  .name = "emac_ptp_free_clk", },
178*4882a593Smuzhiyun 	{ .fw_name = "boot_clk",
179*4882a593Smuzhiyun 	  .name = "boot_clk", },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* clocks in AO (always on) controller */
183*4882a593Smuzhiyun static const struct stratix10_pll_clock s10_pll_clks[] = {
184*4882a593Smuzhiyun 	{ STRATIX10_BOOT_CLK, "boot_clk", boot_mux, ARRAY_SIZE(boot_mux), 0,
185*4882a593Smuzhiyun 	  0x0},
186*4882a593Smuzhiyun 	{ STRATIX10_MAIN_PLL_CLK, "main_pll", pll_mux, ARRAY_SIZE(pll_mux),
187*4882a593Smuzhiyun 	  0, 0x74},
188*4882a593Smuzhiyun 	{ STRATIX10_PERIPH_PLL_CLK, "periph_pll", pll_mux, ARRAY_SIZE(pll_mux),
189*4882a593Smuzhiyun 	  0, 0xe4},
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const struct stratix10_perip_c_clock s10_main_perip_c_clks[] = {
193*4882a593Smuzhiyun 	{ STRATIX10_MAIN_MPU_BASE_CLK, "main_mpu_base_clk", "main_pll", NULL, 1, 0, 0x84},
194*4882a593Smuzhiyun 	{ STRATIX10_MAIN_NOC_BASE_CLK, "main_noc_base_clk", "main_pll", NULL, 1, 0, 0x88},
195*4882a593Smuzhiyun 	{ STRATIX10_PERI_MPU_BASE_CLK, "peri_mpu_base_clk", "periph_pll", NULL, 1, 0,
196*4882a593Smuzhiyun 	  0xF4},
197*4882a593Smuzhiyun 	{ STRATIX10_PERI_NOC_BASE_CLK, "peri_noc_base_clk", "periph_pll", NULL, 1, 0,
198*4882a593Smuzhiyun 	  0xF8},
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const struct stratix10_perip_cnt_clock s10_main_perip_cnt_clks[] = {
202*4882a593Smuzhiyun 	{ STRATIX10_MPU_FREE_CLK, "mpu_free_clk", NULL, mpu_free_mux, ARRAY_SIZE(mpu_free_mux),
203*4882a593Smuzhiyun 	   0, 0x48, 0, 0, 0},
204*4882a593Smuzhiyun 	{ STRATIX10_NOC_FREE_CLK, "noc_free_clk", NULL, noc_free_mux, ARRAY_SIZE(noc_free_mux),
205*4882a593Smuzhiyun 	  0, 0x4C, 0, 0x3C, 1},
206*4882a593Smuzhiyun 	{ STRATIX10_MAIN_EMACA_CLK, "main_emaca_clk", "main_noc_base_clk", NULL, 1, 0,
207*4882a593Smuzhiyun 	  0x50, 0, 0, 0},
208*4882a593Smuzhiyun 	{ STRATIX10_MAIN_EMACB_CLK, "main_emacb_clk", "main_noc_base_clk", NULL, 1, 0,
209*4882a593Smuzhiyun 	  0x54, 0, 0, 0},
210*4882a593Smuzhiyun 	{ STRATIX10_MAIN_EMAC_PTP_CLK, "main_emac_ptp_clk", "main_noc_base_clk", NULL, 1, 0,
211*4882a593Smuzhiyun 	  0x58, 0, 0, 0},
212*4882a593Smuzhiyun 	{ STRATIX10_MAIN_GPIO_DB_CLK, "main_gpio_db_clk", "main_noc_base_clk", NULL, 1, 0,
213*4882a593Smuzhiyun 	  0x5C, 0, 0, 0},
214*4882a593Smuzhiyun 	{ STRATIX10_MAIN_SDMMC_CLK, "main_sdmmc_clk", "main_noc_base_clk", NULL, 1, 0,
215*4882a593Smuzhiyun 	  0x60, 0, 0, 0},
216*4882a593Smuzhiyun 	{ STRATIX10_MAIN_S2F_USR0_CLK, "main_s2f_usr0_clk", NULL, cntr_mux, ARRAY_SIZE(cntr_mux),
217*4882a593Smuzhiyun 	  0, 0x64, 0, 0, 0},
218*4882a593Smuzhiyun 	{ STRATIX10_MAIN_S2F_USR1_CLK, "main_s2f_usr1_clk", "main_noc_base_clk", NULL, 1, 0,
219*4882a593Smuzhiyun 	  0x68, 0, 0, 0},
220*4882a593Smuzhiyun 	{ STRATIX10_MAIN_PSI_REF_CLK, "main_psi_ref_clk", "main_noc_base_clk", NULL, 1, 0,
221*4882a593Smuzhiyun 	  0x6C, 0, 0, 0},
222*4882a593Smuzhiyun 	{ STRATIX10_PERI_EMACA_CLK, "peri_emaca_clk", NULL, cntr_mux, ARRAY_SIZE(cntr_mux),
223*4882a593Smuzhiyun 	  0, 0xBC, 0, 0, 0},
224*4882a593Smuzhiyun 	{ STRATIX10_PERI_EMACB_CLK, "peri_emacb_clk", NULL, cntr_mux, ARRAY_SIZE(cntr_mux),
225*4882a593Smuzhiyun 	  0, 0xC0, 0, 0, 0},
226*4882a593Smuzhiyun 	{ STRATIX10_PERI_EMAC_PTP_CLK, "peri_emac_ptp_clk", NULL, cntr_mux, ARRAY_SIZE(cntr_mux),
227*4882a593Smuzhiyun 	  0, 0xC4, 0, 0, 0},
228*4882a593Smuzhiyun 	{ STRATIX10_PERI_GPIO_DB_CLK, "peri_gpio_db_clk", NULL, cntr_mux, ARRAY_SIZE(cntr_mux),
229*4882a593Smuzhiyun 	  0, 0xC8, 0, 0, 0},
230*4882a593Smuzhiyun 	{ STRATIX10_PERI_SDMMC_CLK, "peri_sdmmc_clk", NULL, cntr_mux, ARRAY_SIZE(cntr_mux),
231*4882a593Smuzhiyun 	  0, 0xCC, 0, 0, 0},
232*4882a593Smuzhiyun 	{ STRATIX10_PERI_S2F_USR0_CLK, "peri_s2f_usr0_clk", "peri_noc_base_clk", NULL, 1, 0,
233*4882a593Smuzhiyun 	  0xD0, 0, 0, 0},
234*4882a593Smuzhiyun 	{ STRATIX10_PERI_S2F_USR1_CLK, "peri_s2f_usr1_clk", NULL, cntr_mux, ARRAY_SIZE(cntr_mux),
235*4882a593Smuzhiyun 	  0, 0xD4, 0, 0, 0},
236*4882a593Smuzhiyun 	{ STRATIX10_PERI_PSI_REF_CLK, "peri_psi_ref_clk", "peri_noc_base_clk", NULL, 1, 0,
237*4882a593Smuzhiyun 	  0xD8, 0, 0, 0},
238*4882a593Smuzhiyun 	{ STRATIX10_L4_SYS_FREE_CLK, "l4_sys_free_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0,
239*4882a593Smuzhiyun 	  0, 4, 0x3C, 1},
240*4882a593Smuzhiyun 	{ STRATIX10_EMAC_A_FREE_CLK, "emaca_free_clk", NULL, emaca_free_mux, ARRAY_SIZE(emaca_free_mux),
241*4882a593Smuzhiyun 	  0, 0, 2, 0xB0, 0},
242*4882a593Smuzhiyun 	{ STRATIX10_EMAC_B_FREE_CLK, "emacb_free_clk", NULL, emacb_free_mux, ARRAY_SIZE(emacb_free_mux),
243*4882a593Smuzhiyun 	  0, 0, 2, 0xB0, 1},
244*4882a593Smuzhiyun 	{ STRATIX10_EMAC_PTP_FREE_CLK, "emac_ptp_free_clk", NULL, emac_ptp_free_mux,
245*4882a593Smuzhiyun 	  ARRAY_SIZE(emac_ptp_free_mux), 0, 0, 2, 0xB0, 2},
246*4882a593Smuzhiyun 	{ STRATIX10_GPIO_DB_FREE_CLK, "gpio_db_free_clk", NULL, gpio_db_free_mux,
247*4882a593Smuzhiyun 	  ARRAY_SIZE(gpio_db_free_mux), 0, 0, 0, 0xB0, 3},
248*4882a593Smuzhiyun 	{ STRATIX10_SDMMC_FREE_CLK, "sdmmc_free_clk", NULL, sdmmc_free_mux,
249*4882a593Smuzhiyun 	  ARRAY_SIZE(sdmmc_free_mux), 0, 0, 0, 0xB0, 4},
250*4882a593Smuzhiyun 	{ STRATIX10_S2F_USER1_FREE_CLK, "s2f_user1_free_clk", NULL, s2f_usr1_free_mux,
251*4882a593Smuzhiyun 	  ARRAY_SIZE(s2f_usr1_free_mux), 0, 0, 0, 0xB0, 5},
252*4882a593Smuzhiyun 	{ STRATIX10_PSI_REF_FREE_CLK, "psi_ref_free_clk", NULL, psi_ref_free_mux,
253*4882a593Smuzhiyun 	  ARRAY_SIZE(psi_ref_free_mux), 0, 0, 0, 0xB0, 6},
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static const struct stratix10_gate_clock s10_gate_clks[] = {
257*4882a593Smuzhiyun 	{ STRATIX10_MPU_CLK, "mpu_clk", NULL, mpu_mux, ARRAY_SIZE(mpu_mux), 0, 0x30,
258*4882a593Smuzhiyun 	  0, 0, 0, 0, 0x3C, 0, 0},
259*4882a593Smuzhiyun 	{ STRATIX10_MPU_PERIPH_CLK, "mpu_periph_clk", "mpu_clk", NULL, 1, 0, 0x30,
260*4882a593Smuzhiyun 	  0, 0, 0, 0, 0, 0, 4},
261*4882a593Smuzhiyun 	{ STRATIX10_MPU_L2RAM_CLK, "mpu_l2ram_clk", "mpu_clk", NULL, 1, 0, 0x30,
262*4882a593Smuzhiyun 	  0, 0, 0, 0, 0, 0, 2},
263*4882a593Smuzhiyun 	{ STRATIX10_L4_MAIN_CLK, "l4_main_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x30,
264*4882a593Smuzhiyun 	  1, 0x70, 0, 2, 0x3C, 1, 0},
265*4882a593Smuzhiyun 	{ STRATIX10_L4_MP_CLK, "l4_mp_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x30,
266*4882a593Smuzhiyun 	  2, 0x70, 8, 2, 0x3C, 1, 0},
267*4882a593Smuzhiyun 	{ STRATIX10_L4_SP_CLK, "l4_sp_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), CLK_IS_CRITICAL, 0x30,
268*4882a593Smuzhiyun 	  3, 0x70, 16, 2, 0x3C, 1, 0},
269*4882a593Smuzhiyun 	{ STRATIX10_CS_AT_CLK, "cs_at_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x30,
270*4882a593Smuzhiyun 	  4, 0x70, 24, 2, 0x3C, 1, 0},
271*4882a593Smuzhiyun 	{ STRATIX10_CS_TRACE_CLK, "cs_trace_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x30,
272*4882a593Smuzhiyun 	  4, 0x70, 26, 2, 0x3C, 1, 0},
273*4882a593Smuzhiyun 	{ STRATIX10_CS_PDBG_CLK, "cs_pdbg_clk", "cs_at_clk", NULL, 1, 0, 0x30,
274*4882a593Smuzhiyun 	  4, 0x70, 28, 1, 0, 0, 0},
275*4882a593Smuzhiyun 	{ STRATIX10_CS_TIMER_CLK, "cs_timer_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x30,
276*4882a593Smuzhiyun 	  5, 0, 0, 0, 0x3C, 1, 0},
277*4882a593Smuzhiyun 	{ STRATIX10_S2F_USER0_CLK, "s2f_user0_clk", NULL, s2f_usr0_mux, ARRAY_SIZE(s2f_usr0_mux), 0, 0x30,
278*4882a593Smuzhiyun 	  6, 0, 0, 0, 0, 0, 0},
279*4882a593Smuzhiyun 	{ STRATIX10_EMAC0_CLK, "emac0_clk", NULL, emac_mux, ARRAY_SIZE(emac_mux), 0, 0xA4,
280*4882a593Smuzhiyun 	  0, 0, 0, 0, 0xDC, 26, 0},
281*4882a593Smuzhiyun 	{ STRATIX10_EMAC1_CLK, "emac1_clk", NULL, emac_mux, ARRAY_SIZE(emac_mux), 0, 0xA4,
282*4882a593Smuzhiyun 	  1, 0, 0, 0, 0xDC, 27, 0},
283*4882a593Smuzhiyun 	{ STRATIX10_EMAC2_CLK, "emac2_clk", NULL, emac_mux, ARRAY_SIZE(emac_mux), 0, 0xA4,
284*4882a593Smuzhiyun 	  2, 0, 0, 0, 0xDC, 28, 0},
285*4882a593Smuzhiyun 	{ STRATIX10_EMAC_PTP_CLK, "emac_ptp_clk", NULL, emac_ptp_mux, ARRAY_SIZE(emac_ptp_mux), 0, 0xA4,
286*4882a593Smuzhiyun 	  3, 0, 0, 0, 0xB0, 2, 0},
287*4882a593Smuzhiyun 	{ STRATIX10_GPIO_DB_CLK, "gpio_db_clk", NULL, gpio_db_mux, ARRAY_SIZE(gpio_db_mux), 0, 0xA4,
288*4882a593Smuzhiyun 	  4, 0xE0, 0, 16, 0xB0, 3, 0},
289*4882a593Smuzhiyun 	{ STRATIX10_SDMMC_CLK, "sdmmc_clk", NULL, sdmmc_mux, ARRAY_SIZE(sdmmc_mux), 0, 0xA4,
290*4882a593Smuzhiyun 	  5, 0, 0, 0, 0xB0, 4, 4},
291*4882a593Smuzhiyun 	{ STRATIX10_S2F_USER1_CLK, "s2f_user1_clk", NULL, s2f_user1_mux, ARRAY_SIZE(s2f_user1_mux), 0, 0xA4,
292*4882a593Smuzhiyun 	  6, 0, 0, 0, 0xB0, 5, 0},
293*4882a593Smuzhiyun 	{ STRATIX10_PSI_REF_CLK, "psi_ref_clk", NULL, psi_mux, ARRAY_SIZE(psi_mux), 0, 0xA4,
294*4882a593Smuzhiyun 	  7, 0, 0, 0, 0xB0, 6, 0},
295*4882a593Smuzhiyun 	{ STRATIX10_USB_CLK, "usb_clk", "l4_mp_clk", NULL, 1, 0, 0xA4,
296*4882a593Smuzhiyun 	  8, 0, 0, 0, 0, 0, 0},
297*4882a593Smuzhiyun 	{ STRATIX10_SPI_M_CLK, "spi_m_clk", "l4_mp_clk", NULL, 1, 0, 0xA4,
298*4882a593Smuzhiyun 	  9, 0, 0, 0, 0, 0, 0},
299*4882a593Smuzhiyun 	{ STRATIX10_NAND_X_CLK, "nand_x_clk", "l4_mp_clk", NULL, 1, 0, 0xA4,
300*4882a593Smuzhiyun 	  10, 0, 0, 0, 0, 0, 0},
301*4882a593Smuzhiyun 	{ STRATIX10_NAND_CLK, "nand_clk", "nand_x_clk", NULL, 1, 0, 0xA4,
302*4882a593Smuzhiyun 	  10, 0, 0, 0, 0, 0, 4},
303*4882a593Smuzhiyun 	{ STRATIX10_NAND_ECC_CLK, "nand_ecc_clk", "nand_x_clk", NULL, 1, 0, 0xA4,
304*4882a593Smuzhiyun 	  10, 0, 0, 0, 0, 0, 4},
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
s10_clk_register_c_perip(const struct stratix10_perip_c_clock * clks,int nums,struct stratix10_clock_data * data)307*4882a593Smuzhiyun static int s10_clk_register_c_perip(const struct stratix10_perip_c_clock *clks,
308*4882a593Smuzhiyun 				    int nums, struct stratix10_clock_data *data)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct clk *clk;
311*4882a593Smuzhiyun 	void __iomem *base = data->base;
312*4882a593Smuzhiyun 	int i;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	for (i = 0; i < nums; i++) {
315*4882a593Smuzhiyun 		clk = s10_register_periph(&clks[i], base);
316*4882a593Smuzhiyun 		if (IS_ERR(clk)) {
317*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
318*4882a593Smuzhiyun 			       __func__, clks[i].name);
319*4882a593Smuzhiyun 			continue;
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 		data->clk_data.clks[clks[i].id] = clk;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 	return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
s10_clk_register_cnt_perip(const struct stratix10_perip_cnt_clock * clks,int nums,struct stratix10_clock_data * data)326*4882a593Smuzhiyun static int s10_clk_register_cnt_perip(const struct stratix10_perip_cnt_clock *clks,
327*4882a593Smuzhiyun 				      int nums, struct stratix10_clock_data *data)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	struct clk *clk;
330*4882a593Smuzhiyun 	void __iomem *base = data->base;
331*4882a593Smuzhiyun 	int i;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	for (i = 0; i < nums; i++) {
334*4882a593Smuzhiyun 		clk = s10_register_cnt_periph(&clks[i], base);
335*4882a593Smuzhiyun 		if (IS_ERR(clk)) {
336*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
337*4882a593Smuzhiyun 			       __func__, clks[i].name);
338*4882a593Smuzhiyun 			continue;
339*4882a593Smuzhiyun 		}
340*4882a593Smuzhiyun 		data->clk_data.clks[clks[i].id] = clk;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
s10_clk_register_gate(const struct stratix10_gate_clock * clks,int nums,struct stratix10_clock_data * data)346*4882a593Smuzhiyun static int s10_clk_register_gate(const struct stratix10_gate_clock *clks,
347*4882a593Smuzhiyun 				 int nums, struct stratix10_clock_data *data)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct clk *clk;
350*4882a593Smuzhiyun 	void __iomem *base = data->base;
351*4882a593Smuzhiyun 	int i;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	for (i = 0; i < nums; i++) {
354*4882a593Smuzhiyun 		clk = s10_register_gate(&clks[i], base);
355*4882a593Smuzhiyun 		if (IS_ERR(clk)) {
356*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
357*4882a593Smuzhiyun 			       __func__, clks[i].name);
358*4882a593Smuzhiyun 			continue;
359*4882a593Smuzhiyun 		}
360*4882a593Smuzhiyun 		data->clk_data.clks[clks[i].id] = clk;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
s10_clk_register_pll(const struct stratix10_pll_clock * clks,int nums,struct stratix10_clock_data * data)366*4882a593Smuzhiyun static int s10_clk_register_pll(const struct stratix10_pll_clock *clks,
367*4882a593Smuzhiyun 				 int nums, struct stratix10_clock_data *data)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct clk *clk;
370*4882a593Smuzhiyun 	void __iomem *base = data->base;
371*4882a593Smuzhiyun 	int i;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	for (i = 0; i < nums; i++) {
374*4882a593Smuzhiyun 		clk = s10_register_pll(&clks[i], base);
375*4882a593Smuzhiyun 		if (IS_ERR(clk)) {
376*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
377*4882a593Smuzhiyun 			       __func__, clks[i].name);
378*4882a593Smuzhiyun 			continue;
379*4882a593Smuzhiyun 		}
380*4882a593Smuzhiyun 		data->clk_data.clks[clks[i].id] = clk;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
__socfpga_s10_clk_init(struct platform_device * pdev,int nr_clks)386*4882a593Smuzhiyun static struct stratix10_clock_data *__socfpga_s10_clk_init(struct platform_device *pdev,
387*4882a593Smuzhiyun 						    int nr_clks)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
390*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
391*4882a593Smuzhiyun 	struct stratix10_clock_data *clk_data;
392*4882a593Smuzhiyun 	struct clk **clk_table;
393*4882a593Smuzhiyun 	struct resource *res;
394*4882a593Smuzhiyun 	void __iomem *base;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
397*4882a593Smuzhiyun 	base = devm_ioremap_resource(dev, res);
398*4882a593Smuzhiyun 	if (IS_ERR(base)) {
399*4882a593Smuzhiyun 		pr_err("%s: failed to map clock registers\n", __func__);
400*4882a593Smuzhiyun 		return ERR_CAST(base);
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	clk_data = devm_kzalloc(dev, sizeof(*clk_data), GFP_KERNEL);
404*4882a593Smuzhiyun 	if (!clk_data)
405*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	clk_data->base = base;
408*4882a593Smuzhiyun 	clk_table = devm_kcalloc(dev, nr_clks, sizeof(*clk_table), GFP_KERNEL);
409*4882a593Smuzhiyun 	if (!clk_table)
410*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	clk_data->clk_data.clks = clk_table;
413*4882a593Smuzhiyun 	clk_data->clk_data.clk_num = nr_clks;
414*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data->clk_data);
415*4882a593Smuzhiyun 	return clk_data;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
s10_clkmgr_init(struct platform_device * pdev)418*4882a593Smuzhiyun static int s10_clkmgr_init(struct platform_device *pdev)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct stratix10_clock_data *clk_data;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	clk_data = __socfpga_s10_clk_init(pdev, STRATIX10_NUM_CLKS);
423*4882a593Smuzhiyun 	if (IS_ERR(clk_data))
424*4882a593Smuzhiyun 		return PTR_ERR(clk_data);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	s10_clk_register_pll(s10_pll_clks, ARRAY_SIZE(s10_pll_clks), clk_data);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	s10_clk_register_c_perip(s10_main_perip_c_clks,
429*4882a593Smuzhiyun 				 ARRAY_SIZE(s10_main_perip_c_clks), clk_data);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	s10_clk_register_cnt_perip(s10_main_perip_cnt_clks,
432*4882a593Smuzhiyun 				   ARRAY_SIZE(s10_main_perip_cnt_clks),
433*4882a593Smuzhiyun 				   clk_data);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	s10_clk_register_gate(s10_gate_clks, ARRAY_SIZE(s10_gate_clks),
436*4882a593Smuzhiyun 			      clk_data);
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
s10_clkmgr_probe(struct platform_device * pdev)440*4882a593Smuzhiyun static int s10_clkmgr_probe(struct platform_device *pdev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	return	s10_clkmgr_init(pdev);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun static const struct of_device_id stratix10_clkmgr_match_table[] = {
446*4882a593Smuzhiyun 	{ .compatible = "intel,stratix10-clkmgr",
447*4882a593Smuzhiyun 	  .data = s10_clkmgr_init },
448*4882a593Smuzhiyun 	{ }
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static struct platform_driver stratix10_clkmgr_driver = {
452*4882a593Smuzhiyun 	.probe		= s10_clkmgr_probe,
453*4882a593Smuzhiyun 	.driver		= {
454*4882a593Smuzhiyun 		.name	= "stratix10-clkmgr",
455*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
456*4882a593Smuzhiyun 		.of_match_table = stratix10_clkmgr_match_table,
457*4882a593Smuzhiyun 	},
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
s10_clk_init(void)460*4882a593Smuzhiyun static int __init s10_clk_init(void)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	return platform_driver_register(&stratix10_clkmgr_driver);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun core_initcall(s10_clk_init);
465