xref: /OK3568_Linux_fs/kernel/drivers/clk/socfpga/clk-pll-s10.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier:	GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017, Intel Corporation
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "stratix10-clk.h"
10*4882a593Smuzhiyun #include "clk.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* Clock Manager offsets */
13*4882a593Smuzhiyun #define CLK_MGR_PLL_CLK_SRC_SHIFT	16
14*4882a593Smuzhiyun #define CLK_MGR_PLL_CLK_SRC_MASK	0x3
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* PLL Clock enable bits */
17*4882a593Smuzhiyun #define SOCFPGA_PLL_POWER		0
18*4882a593Smuzhiyun #define SOCFPGA_PLL_RESET_MASK		0x2
19*4882a593Smuzhiyun #define SOCFPGA_PLL_REFDIV_MASK		0x00003F00
20*4882a593Smuzhiyun #define SOCFPGA_PLL_REFDIV_SHIFT	8
21*4882a593Smuzhiyun #define SOCFPGA_PLL_AREFDIV_MASK	0x00000F00
22*4882a593Smuzhiyun #define SOCFPGA_PLL_DREFDIV_MASK	0x00003000
23*4882a593Smuzhiyun #define SOCFPGA_PLL_DREFDIV_SHIFT	12
24*4882a593Smuzhiyun #define SOCFPGA_PLL_MDIV_MASK		0xFF000000
25*4882a593Smuzhiyun #define SOCFPGA_PLL_MDIV_SHIFT		24
26*4882a593Smuzhiyun #define SOCFPGA_AGILEX_PLL_MDIV_MASK	0x000003FF
27*4882a593Smuzhiyun #define SWCTRLBTCLKSEL_MASK		0x200
28*4882a593Smuzhiyun #define SWCTRLBTCLKSEL_SHIFT		9
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define SOCFPGA_BOOT_CLK		"boot_clk"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define to_socfpga_clk(p) container_of(p, struct socfpga_pll, hw.hw)
33*4882a593Smuzhiyun 
agilex_clk_pll_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)34*4882a593Smuzhiyun static unsigned long agilex_clk_pll_recalc_rate(struct clk_hw *hwclk,
35*4882a593Smuzhiyun 						unsigned long parent_rate)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
38*4882a593Smuzhiyun 	unsigned long arefdiv, reg, mdiv;
39*4882a593Smuzhiyun 	unsigned long long vco_freq;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* read VCO1 reg for numerator and denominator */
42*4882a593Smuzhiyun 	reg = readl(socfpgaclk->hw.reg);
43*4882a593Smuzhiyun 	arefdiv = (reg & SOCFPGA_PLL_AREFDIV_MASK) >> SOCFPGA_PLL_REFDIV_SHIFT;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	vco_freq = (unsigned long long)parent_rate / arefdiv;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* Read mdiv and fdiv from the fdbck register */
48*4882a593Smuzhiyun 	reg = readl(socfpgaclk->hw.reg + 0x24);
49*4882a593Smuzhiyun 	mdiv = reg & SOCFPGA_AGILEX_PLL_MDIV_MASK;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	vco_freq = (unsigned long long)vco_freq * mdiv;
52*4882a593Smuzhiyun 	return (unsigned long)vco_freq;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
clk_pll_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)55*4882a593Smuzhiyun static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
56*4882a593Smuzhiyun 					 unsigned long parent_rate)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
59*4882a593Smuzhiyun 	unsigned long mdiv;
60*4882a593Smuzhiyun 	unsigned long refdiv;
61*4882a593Smuzhiyun 	unsigned long reg;
62*4882a593Smuzhiyun 	unsigned long long vco_freq;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* read VCO1 reg for numerator and denominator */
65*4882a593Smuzhiyun 	reg = readl(socfpgaclk->hw.reg);
66*4882a593Smuzhiyun 	refdiv = (reg & SOCFPGA_PLL_REFDIV_MASK) >> SOCFPGA_PLL_REFDIV_SHIFT;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	vco_freq = parent_rate;
69*4882a593Smuzhiyun 	do_div(vco_freq, refdiv);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Read mdiv and fdiv from the fdbck register */
72*4882a593Smuzhiyun 	reg = readl(socfpgaclk->hw.reg + 0x4);
73*4882a593Smuzhiyun 	mdiv = (reg & SOCFPGA_PLL_MDIV_MASK) >> SOCFPGA_PLL_MDIV_SHIFT;
74*4882a593Smuzhiyun 	vco_freq = (unsigned long long)vco_freq * (mdiv + 6);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return (unsigned long)vco_freq;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
clk_boot_clk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)79*4882a593Smuzhiyun static unsigned long clk_boot_clk_recalc_rate(struct clk_hw *hwclk,
80*4882a593Smuzhiyun 					 unsigned long parent_rate)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
83*4882a593Smuzhiyun 	u32 div = 1;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	div = ((readl(socfpgaclk->hw.reg) &
86*4882a593Smuzhiyun 		SWCTRLBTCLKSEL_MASK) >>
87*4882a593Smuzhiyun 		SWCTRLBTCLKSEL_SHIFT);
88*4882a593Smuzhiyun 	div += 1;
89*4882a593Smuzhiyun 	return parent_rate /= div;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 
clk_pll_get_parent(struct clk_hw * hwclk)93*4882a593Smuzhiyun static u8 clk_pll_get_parent(struct clk_hw *hwclk)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
96*4882a593Smuzhiyun 	u32 pll_src;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	pll_src = readl(socfpgaclk->hw.reg);
99*4882a593Smuzhiyun 	return (pll_src >> CLK_MGR_PLL_CLK_SRC_SHIFT) &
100*4882a593Smuzhiyun 		CLK_MGR_PLL_CLK_SRC_MASK;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
clk_boot_get_parent(struct clk_hw * hwclk)103*4882a593Smuzhiyun static u8 clk_boot_get_parent(struct clk_hw *hwclk)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
106*4882a593Smuzhiyun 	u32 pll_src;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	pll_src = readl(socfpgaclk->hw.reg);
109*4882a593Smuzhiyun 	return (pll_src >> SWCTRLBTCLKSEL_SHIFT) &
110*4882a593Smuzhiyun 		SWCTRLBTCLKSEL_MASK;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
clk_pll_prepare(struct clk_hw * hwclk)113*4882a593Smuzhiyun static int clk_pll_prepare(struct clk_hw *hwclk)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
116*4882a593Smuzhiyun 	u32 reg;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Bring PLL out of reset */
119*4882a593Smuzhiyun 	reg = readl(socfpgaclk->hw.reg);
120*4882a593Smuzhiyun 	reg |= SOCFPGA_PLL_RESET_MASK;
121*4882a593Smuzhiyun 	writel(reg, socfpgaclk->hw.reg);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct clk_ops agilex_clk_pll_ops = {
127*4882a593Smuzhiyun 	.recalc_rate = agilex_clk_pll_recalc_rate,
128*4882a593Smuzhiyun 	.get_parent = clk_pll_get_parent,
129*4882a593Smuzhiyun 	.prepare = clk_pll_prepare,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct clk_ops clk_pll_ops = {
133*4882a593Smuzhiyun 	.recalc_rate = clk_pll_recalc_rate,
134*4882a593Smuzhiyun 	.get_parent = clk_pll_get_parent,
135*4882a593Smuzhiyun 	.prepare = clk_pll_prepare,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static const struct clk_ops clk_boot_ops = {
139*4882a593Smuzhiyun 	.recalc_rate = clk_boot_clk_recalc_rate,
140*4882a593Smuzhiyun 	.get_parent = clk_boot_get_parent,
141*4882a593Smuzhiyun 	.prepare = clk_pll_prepare,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
s10_register_pll(const struct stratix10_pll_clock * clks,void __iomem * reg)144*4882a593Smuzhiyun struct clk *s10_register_pll(const struct stratix10_pll_clock *clks,
145*4882a593Smuzhiyun 			     void __iomem *reg)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct clk *clk;
148*4882a593Smuzhiyun 	struct socfpga_pll *pll_clk;
149*4882a593Smuzhiyun 	struct clk_init_data init;
150*4882a593Smuzhiyun 	const char *name = clks->name;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
153*4882a593Smuzhiyun 	if (WARN_ON(!pll_clk))
154*4882a593Smuzhiyun 		return NULL;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	pll_clk->hw.reg = reg + clks->offset;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (streq(name, SOCFPGA_BOOT_CLK))
159*4882a593Smuzhiyun 		init.ops = &clk_boot_ops;
160*4882a593Smuzhiyun 	else
161*4882a593Smuzhiyun 		init.ops = &clk_pll_ops;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	init.name = name;
164*4882a593Smuzhiyun 	init.flags = clks->flags;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	init.num_parents = clks->num_parents;
167*4882a593Smuzhiyun 	init.parent_names = NULL;
168*4882a593Smuzhiyun 	init.parent_data = clks->parent_data;
169*4882a593Smuzhiyun 	pll_clk->hw.hw.init = &init;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	pll_clk->hw.bit_idx = SOCFPGA_PLL_POWER;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	clk = clk_register(NULL, &pll_clk->hw.hw);
174*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk))) {
175*4882a593Smuzhiyun 		kfree(pll_clk);
176*4882a593Smuzhiyun 		return NULL;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 	return clk;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
agilex_register_pll(const struct stratix10_pll_clock * clks,void __iomem * reg)181*4882a593Smuzhiyun struct clk *agilex_register_pll(const struct stratix10_pll_clock *clks,
182*4882a593Smuzhiyun 				void __iomem *reg)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct clk *clk;
185*4882a593Smuzhiyun 	struct socfpga_pll *pll_clk;
186*4882a593Smuzhiyun 	struct clk_init_data init;
187*4882a593Smuzhiyun 	const char *name = clks->name;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
190*4882a593Smuzhiyun 	if (WARN_ON(!pll_clk))
191*4882a593Smuzhiyun 		return NULL;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	pll_clk->hw.reg = reg + clks->offset;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (streq(name, SOCFPGA_BOOT_CLK))
196*4882a593Smuzhiyun 		init.ops = &clk_boot_ops;
197*4882a593Smuzhiyun 	else
198*4882a593Smuzhiyun 		init.ops = &agilex_clk_pll_ops;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	init.name = name;
201*4882a593Smuzhiyun 	init.flags = clks->flags;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	init.num_parents = clks->num_parents;
204*4882a593Smuzhiyun 	init.parent_names = NULL;
205*4882a593Smuzhiyun 	init.parent_data = clks->parent_data;
206*4882a593Smuzhiyun 	pll_clk->hw.hw.init = &init;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	pll_clk->hw.bit_idx = SOCFPGA_PLL_POWER;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	clk = clk_register(NULL, &pll_clk->hw.hw);
211*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk))) {
212*4882a593Smuzhiyun 		kfree(pll_clk);
213*4882a593Smuzhiyun 		return NULL;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 	return clk;
216*4882a593Smuzhiyun }
217