xref: /OK3568_Linux_fs/kernel/drivers/clk/socfpga/clk-pll-a10.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Altera Corporation. All rights reserved
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "clk.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Clock Manager offsets */
14*4882a593Smuzhiyun #define CLK_MGR_PLL_CLK_SRC_SHIFT	8
15*4882a593Smuzhiyun #define CLK_MGR_PLL_CLK_SRC_MASK	0x3
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* Clock bypass bits */
18*4882a593Smuzhiyun #define SOCFPGA_PLL_BG_PWRDWN		0
19*4882a593Smuzhiyun #define SOCFPGA_PLL_PWR_DOWN		1
20*4882a593Smuzhiyun #define SOCFPGA_PLL_EXT_ENA		2
21*4882a593Smuzhiyun #define SOCFPGA_PLL_DIVF_MASK		0x00001FFF
22*4882a593Smuzhiyun #define SOCFPGA_PLL_DIVF_SHIFT	0
23*4882a593Smuzhiyun #define SOCFPGA_PLL_DIVQ_MASK		0x003F0000
24*4882a593Smuzhiyun #define SOCFPGA_PLL_DIVQ_SHIFT	16
25*4882a593Smuzhiyun #define SOCFGPA_MAX_PARENTS	5
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SOCFPGA_MAIN_PLL_CLK		"main_pll"
28*4882a593Smuzhiyun #define SOCFPGA_PERIP_PLL_CLK		"periph_pll"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define to_socfpga_clk(p) container_of(p, struct socfpga_pll, hw.hw)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun void __iomem *clk_mgr_a10_base_addr;
33*4882a593Smuzhiyun 
clk_pll_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)34*4882a593Smuzhiyun static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
35*4882a593Smuzhiyun 					 unsigned long parent_rate)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
38*4882a593Smuzhiyun 	unsigned long divf, divq, reg;
39*4882a593Smuzhiyun 	unsigned long long vco_freq;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* read VCO1 reg for numerator and denominator */
42*4882a593Smuzhiyun 	reg = readl(socfpgaclk->hw.reg + 0x4);
43*4882a593Smuzhiyun 	divf = (reg & SOCFPGA_PLL_DIVF_MASK) >> SOCFPGA_PLL_DIVF_SHIFT;
44*4882a593Smuzhiyun 	divq = (reg & SOCFPGA_PLL_DIVQ_MASK) >> SOCFPGA_PLL_DIVQ_SHIFT;
45*4882a593Smuzhiyun 	vco_freq = (unsigned long long)parent_rate * (divf + 1);
46*4882a593Smuzhiyun 	do_div(vco_freq, (1 + divq));
47*4882a593Smuzhiyun 	return (unsigned long)vco_freq;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
clk_pll_get_parent(struct clk_hw * hwclk)50*4882a593Smuzhiyun static u8 clk_pll_get_parent(struct clk_hw *hwclk)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
53*4882a593Smuzhiyun 	u32 pll_src;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	pll_src = readl(socfpgaclk->hw.reg);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return (pll_src >> CLK_MGR_PLL_CLK_SRC_SHIFT) &
58*4882a593Smuzhiyun 		CLK_MGR_PLL_CLK_SRC_MASK;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static const struct clk_ops clk_pll_ops = {
62*4882a593Smuzhiyun 	.recalc_rate = clk_pll_recalc_rate,
63*4882a593Smuzhiyun 	.get_parent = clk_pll_get_parent,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
__socfpga_pll_init(struct device_node * node,const struct clk_ops * ops)66*4882a593Smuzhiyun static struct clk * __init __socfpga_pll_init(struct device_node *node,
67*4882a593Smuzhiyun 	const struct clk_ops *ops)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	u32 reg;
70*4882a593Smuzhiyun 	struct clk *clk;
71*4882a593Smuzhiyun 	struct socfpga_pll *pll_clk;
72*4882a593Smuzhiyun 	const char *clk_name = node->name;
73*4882a593Smuzhiyun 	const char *parent_name[SOCFGPA_MAX_PARENTS];
74*4882a593Smuzhiyun 	struct clk_init_data init;
75*4882a593Smuzhiyun 	struct device_node *clkmgr_np;
76*4882a593Smuzhiyun 	int rc;
77*4882a593Smuzhiyun 	int i = 0;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	of_property_read_u32(node, "reg", &reg);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
82*4882a593Smuzhiyun 	if (WARN_ON(!pll_clk))
83*4882a593Smuzhiyun 		return NULL;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	clkmgr_np = of_find_compatible_node(NULL, NULL, "altr,clk-mgr");
86*4882a593Smuzhiyun 	clk_mgr_a10_base_addr = of_iomap(clkmgr_np, 0);
87*4882a593Smuzhiyun 	of_node_put(clkmgr_np);
88*4882a593Smuzhiyun 	BUG_ON(!clk_mgr_a10_base_addr);
89*4882a593Smuzhiyun 	pll_clk->hw.reg = clk_mgr_a10_base_addr + reg;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	of_property_read_string(node, "clock-output-names", &clk_name);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	init.name = clk_name;
94*4882a593Smuzhiyun 	init.ops = ops;
95*4882a593Smuzhiyun 	init.flags = 0;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	while (i < SOCFGPA_MAX_PARENTS && (parent_name[i] =
98*4882a593Smuzhiyun 			of_clk_get_parent_name(node, i)) != NULL)
99*4882a593Smuzhiyun 		i++;
100*4882a593Smuzhiyun 	init.num_parents = i;
101*4882a593Smuzhiyun 	init.parent_names = parent_name;
102*4882a593Smuzhiyun 	pll_clk->hw.hw.init = &init;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	pll_clk->hw.bit_idx = SOCFPGA_PLL_EXT_ENA;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	clk = clk_register(NULL, &pll_clk->hw.hw);
107*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk))) {
108*4882a593Smuzhiyun 		kfree(pll_clk);
109*4882a593Smuzhiyun 		return NULL;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 	rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
112*4882a593Smuzhiyun 	return clk;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
socfpga_a10_pll_init(struct device_node * node)115*4882a593Smuzhiyun void __init socfpga_a10_pll_init(struct device_node *node)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	__socfpga_pll_init(node, &clk_pll_ops);
118*4882a593Smuzhiyun }
119