xref: /OK3568_Linux_fs/kernel/drivers/clk/socfpga/clk-periph.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright 2011-2012 Calxeda, Inc.
4*4882a593Smuzhiyun  *  Copyright (C) 2012-2013 Altera Corporation <www.altera.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based from clk-highbank.c
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "clk.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define to_socfpga_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw)
16*4882a593Smuzhiyun 
clk_periclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)17*4882a593Smuzhiyun static unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk,
18*4882a593Smuzhiyun 					     unsigned long parent_rate)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk);
21*4882a593Smuzhiyun 	u32 div, val;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	if (socfpgaclk->fixed_div) {
24*4882a593Smuzhiyun 		div = socfpgaclk->fixed_div;
25*4882a593Smuzhiyun 	} else {
26*4882a593Smuzhiyun 		if (socfpgaclk->div_reg) {
27*4882a593Smuzhiyun 			val = readl(socfpgaclk->div_reg) >> socfpgaclk->shift;
28*4882a593Smuzhiyun 			val &= GENMASK(socfpgaclk->width - 1, 0);
29*4882a593Smuzhiyun 			parent_rate /= (val + 1);
30*4882a593Smuzhiyun 		}
31*4882a593Smuzhiyun 		div = ((readl(socfpgaclk->hw.reg) & 0x1ff) + 1);
32*4882a593Smuzhiyun 	}
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	return parent_rate / div;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
clk_periclk_get_parent(struct clk_hw * hwclk)37*4882a593Smuzhiyun static u8 clk_periclk_get_parent(struct clk_hw *hwclk)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	u32 clk_src;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	clk_src = readl(clk_mgr_base_addr + CLKMGR_DBCTRL);
42*4882a593Smuzhiyun 	return clk_src & 0x1;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct clk_ops periclk_ops = {
46*4882a593Smuzhiyun 	.recalc_rate = clk_periclk_recalc_rate,
47*4882a593Smuzhiyun 	.get_parent = clk_periclk_get_parent,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
__socfpga_periph_init(struct device_node * node,const struct clk_ops * ops)50*4882a593Smuzhiyun static __init void __socfpga_periph_init(struct device_node *node,
51*4882a593Smuzhiyun 	const struct clk_ops *ops)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	u32 reg;
54*4882a593Smuzhiyun 	struct clk *clk;
55*4882a593Smuzhiyun 	struct socfpga_periph_clk *periph_clk;
56*4882a593Smuzhiyun 	const char *clk_name = node->name;
57*4882a593Smuzhiyun 	const char *parent_name[SOCFPGA_MAX_PARENTS];
58*4882a593Smuzhiyun 	struct clk_init_data init;
59*4882a593Smuzhiyun 	int rc;
60*4882a593Smuzhiyun 	u32 fixed_div;
61*4882a593Smuzhiyun 	u32 div_reg[3];
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	of_property_read_u32(node, "reg", &reg);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL);
66*4882a593Smuzhiyun 	if (WARN_ON(!periph_clk))
67*4882a593Smuzhiyun 		return;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	periph_clk->hw.reg = clk_mgr_base_addr + reg;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	rc = of_property_read_u32_array(node, "div-reg", div_reg, 3);
72*4882a593Smuzhiyun 	if (!rc) {
73*4882a593Smuzhiyun 		periph_clk->div_reg = clk_mgr_base_addr + div_reg[0];
74*4882a593Smuzhiyun 		periph_clk->shift = div_reg[1];
75*4882a593Smuzhiyun 		periph_clk->width = div_reg[2];
76*4882a593Smuzhiyun 	} else {
77*4882a593Smuzhiyun 		periph_clk->div_reg = NULL;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	rc = of_property_read_u32(node, "fixed-divider", &fixed_div);
81*4882a593Smuzhiyun 	if (rc)
82*4882a593Smuzhiyun 		periph_clk->fixed_div = 0;
83*4882a593Smuzhiyun 	else
84*4882a593Smuzhiyun 		periph_clk->fixed_div = fixed_div;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	of_property_read_string(node, "clock-output-names", &clk_name);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	init.name = clk_name;
89*4882a593Smuzhiyun 	init.ops = ops;
90*4882a593Smuzhiyun 	init.flags = 0;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	init.num_parents = of_clk_parent_fill(node, parent_name,
93*4882a593Smuzhiyun 					      SOCFPGA_MAX_PARENTS);
94*4882a593Smuzhiyun 	init.parent_names = parent_name;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	periph_clk->hw.hw.init = &init;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	clk = clk_register(NULL, &periph_clk->hw.hw);
99*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk))) {
100*4882a593Smuzhiyun 		kfree(periph_clk);
101*4882a593Smuzhiyun 		return;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 	rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
socfpga_periph_init(struct device_node * node)106*4882a593Smuzhiyun void __init socfpga_periph_init(struct device_node *node)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	__socfpga_periph_init(node, &periclk_ops);
109*4882a593Smuzhiyun }
110