1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017, Intel Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "stratix10-clk.h"
10*4882a593Smuzhiyun #include "clk.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define CLK_MGR_FREE_SHIFT 16
13*4882a593Smuzhiyun #define CLK_MGR_FREE_MASK 0x7
14*4882a593Smuzhiyun #define SWCTRLBTCLKSEN_SHIFT 8
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define to_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw)
17*4882a593Smuzhiyun
clk_peri_c_clk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)18*4882a593Smuzhiyun static unsigned long clk_peri_c_clk_recalc_rate(struct clk_hw *hwclk,
19*4882a593Smuzhiyun unsigned long parent_rate)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun struct socfpga_periph_clk *socfpgaclk = to_periph_clk(hwclk);
22*4882a593Smuzhiyun unsigned long div = 1;
23*4882a593Smuzhiyun u32 val;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun val = readl(socfpgaclk->hw.reg);
26*4882a593Smuzhiyun val &= GENMASK(SWCTRLBTCLKSEN_SHIFT - 1, 0);
27*4882a593Smuzhiyun parent_rate /= val;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun return parent_rate / div;
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
clk_peri_cnt_clk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)32*4882a593Smuzhiyun static unsigned long clk_peri_cnt_clk_recalc_rate(struct clk_hw *hwclk,
33*4882a593Smuzhiyun unsigned long parent_rate)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct socfpga_periph_clk *socfpgaclk = to_periph_clk(hwclk);
36*4882a593Smuzhiyun unsigned long div = 1;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun if (socfpgaclk->fixed_div) {
39*4882a593Smuzhiyun div = socfpgaclk->fixed_div;
40*4882a593Smuzhiyun } else {
41*4882a593Smuzhiyun if (socfpgaclk->hw.reg)
42*4882a593Smuzhiyun div = ((readl(socfpgaclk->hw.reg) & 0x7ff) + 1);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun return parent_rate / div;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
clk_periclk_get_parent(struct clk_hw * hwclk)48*4882a593Smuzhiyun static u8 clk_periclk_get_parent(struct clk_hw *hwclk)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct socfpga_periph_clk *socfpgaclk = to_periph_clk(hwclk);
51*4882a593Smuzhiyun u32 clk_src, mask;
52*4882a593Smuzhiyun u8 parent = 0;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* handle the bypass first */
55*4882a593Smuzhiyun if (socfpgaclk->bypass_reg) {
56*4882a593Smuzhiyun mask = (0x1 << socfpgaclk->bypass_shift);
57*4882a593Smuzhiyun parent = ((readl(socfpgaclk->bypass_reg) & mask) >>
58*4882a593Smuzhiyun socfpgaclk->bypass_shift);
59*4882a593Smuzhiyun if (parent)
60*4882a593Smuzhiyun return parent;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (socfpgaclk->hw.reg) {
64*4882a593Smuzhiyun clk_src = readl(socfpgaclk->hw.reg);
65*4882a593Smuzhiyun parent = (clk_src >> CLK_MGR_FREE_SHIFT) &
66*4882a593Smuzhiyun CLK_MGR_FREE_MASK;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun return parent;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const struct clk_ops peri_c_clk_ops = {
72*4882a593Smuzhiyun .recalc_rate = clk_peri_c_clk_recalc_rate,
73*4882a593Smuzhiyun .get_parent = clk_periclk_get_parent,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const struct clk_ops peri_cnt_clk_ops = {
77*4882a593Smuzhiyun .recalc_rate = clk_peri_cnt_clk_recalc_rate,
78*4882a593Smuzhiyun .get_parent = clk_periclk_get_parent,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
s10_register_periph(const struct stratix10_perip_c_clock * clks,void __iomem * reg)81*4882a593Smuzhiyun struct clk *s10_register_periph(const struct stratix10_perip_c_clock *clks,
82*4882a593Smuzhiyun void __iomem *reg)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct clk *clk;
85*4882a593Smuzhiyun struct socfpga_periph_clk *periph_clk;
86*4882a593Smuzhiyun struct clk_init_data init;
87*4882a593Smuzhiyun const char *name = clks->name;
88*4882a593Smuzhiyun const char *parent_name = clks->parent_name;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL);
91*4882a593Smuzhiyun if (WARN_ON(!periph_clk))
92*4882a593Smuzhiyun return NULL;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun periph_clk->hw.reg = reg + clks->offset;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun init.name = name;
97*4882a593Smuzhiyun init.ops = &peri_c_clk_ops;
98*4882a593Smuzhiyun init.flags = clks->flags;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun init.num_parents = clks->num_parents;
101*4882a593Smuzhiyun init.parent_names = parent_name ? &parent_name : NULL;
102*4882a593Smuzhiyun if (init.parent_names == NULL)
103*4882a593Smuzhiyun init.parent_data = clks->parent_data;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun periph_clk->hw.hw.init = &init;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun clk = clk_register(NULL, &periph_clk->hw.hw);
108*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
109*4882a593Smuzhiyun kfree(periph_clk);
110*4882a593Smuzhiyun return NULL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun return clk;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
s10_register_cnt_periph(const struct stratix10_perip_cnt_clock * clks,void __iomem * regbase)115*4882a593Smuzhiyun struct clk *s10_register_cnt_periph(const struct stratix10_perip_cnt_clock *clks,
116*4882a593Smuzhiyun void __iomem *regbase)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct clk *clk;
119*4882a593Smuzhiyun struct socfpga_periph_clk *periph_clk;
120*4882a593Smuzhiyun struct clk_init_data init;
121*4882a593Smuzhiyun const char *name = clks->name;
122*4882a593Smuzhiyun const char *parent_name = clks->parent_name;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL);
125*4882a593Smuzhiyun if (WARN_ON(!periph_clk))
126*4882a593Smuzhiyun return NULL;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (clks->offset)
129*4882a593Smuzhiyun periph_clk->hw.reg = regbase + clks->offset;
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun periph_clk->hw.reg = NULL;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (clks->bypass_reg)
134*4882a593Smuzhiyun periph_clk->bypass_reg = regbase + clks->bypass_reg;
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun periph_clk->bypass_reg = NULL;
137*4882a593Smuzhiyun periph_clk->bypass_shift = clks->bypass_shift;
138*4882a593Smuzhiyun periph_clk->fixed_div = clks->fixed_divider;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun init.name = name;
141*4882a593Smuzhiyun init.ops = &peri_cnt_clk_ops;
142*4882a593Smuzhiyun init.flags = clks->flags;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun init.num_parents = clks->num_parents;
145*4882a593Smuzhiyun init.parent_names = parent_name ? &parent_name : NULL;
146*4882a593Smuzhiyun if (init.parent_names == NULL)
147*4882a593Smuzhiyun init.parent_data = clks->parent_data;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun periph_clk->hw.hw.init = &init;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun clk = clk_register(NULL, &periph_clk->hw.hw);
152*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
153*4882a593Smuzhiyun kfree(periph_clk);
154*4882a593Smuzhiyun return NULL;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun return clk;
157*4882a593Smuzhiyun }
158