1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Altera Corporation. All rights reserved
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "clk.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define CLK_MGR_FREE_SHIFT 16
13*4882a593Smuzhiyun #define CLK_MGR_FREE_MASK 0x7
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define SOCFPGA_MPU_FREE_CLK "mpu_free_clk"
16*4882a593Smuzhiyun #define SOCFPGA_NOC_FREE_CLK "noc_free_clk"
17*4882a593Smuzhiyun #define SOCFPGA_SDMMC_FREE_CLK "sdmmc_free_clk"
18*4882a593Smuzhiyun #define to_socfpga_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw)
19*4882a593Smuzhiyun
clk_periclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)20*4882a593Smuzhiyun static unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk,
21*4882a593Smuzhiyun unsigned long parent_rate)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk);
24*4882a593Smuzhiyun u32 div;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun if (socfpgaclk->fixed_div) {
27*4882a593Smuzhiyun div = socfpgaclk->fixed_div;
28*4882a593Smuzhiyun } else if (socfpgaclk->div_reg) {
29*4882a593Smuzhiyun div = readl(socfpgaclk->div_reg) >> socfpgaclk->shift;
30*4882a593Smuzhiyun div &= GENMASK(socfpgaclk->width - 1, 0);
31*4882a593Smuzhiyun div += 1;
32*4882a593Smuzhiyun } else {
33*4882a593Smuzhiyun div = ((readl(socfpgaclk->hw.reg) & 0x7ff) + 1);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun return parent_rate / div;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
clk_periclk_get_parent(struct clk_hw * hwclk)39*4882a593Smuzhiyun static u8 clk_periclk_get_parent(struct clk_hw *hwclk)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk);
42*4882a593Smuzhiyun u32 clk_src;
43*4882a593Smuzhiyun const char *name = clk_hw_get_name(hwclk);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun clk_src = readl(socfpgaclk->hw.reg);
46*4882a593Smuzhiyun if (streq(name, SOCFPGA_MPU_FREE_CLK) ||
47*4882a593Smuzhiyun streq(name, SOCFPGA_NOC_FREE_CLK) ||
48*4882a593Smuzhiyun streq(name, SOCFPGA_SDMMC_FREE_CLK))
49*4882a593Smuzhiyun return (clk_src >> CLK_MGR_FREE_SHIFT) &
50*4882a593Smuzhiyun CLK_MGR_FREE_MASK;
51*4882a593Smuzhiyun else
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const struct clk_ops periclk_ops = {
56*4882a593Smuzhiyun .recalc_rate = clk_periclk_recalc_rate,
57*4882a593Smuzhiyun .get_parent = clk_periclk_get_parent,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
__socfpga_periph_init(struct device_node * node,const struct clk_ops * ops)60*4882a593Smuzhiyun static __init void __socfpga_periph_init(struct device_node *node,
61*4882a593Smuzhiyun const struct clk_ops *ops)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun u32 reg;
64*4882a593Smuzhiyun struct clk *clk;
65*4882a593Smuzhiyun struct socfpga_periph_clk *periph_clk;
66*4882a593Smuzhiyun const char *clk_name = node->name;
67*4882a593Smuzhiyun const char *parent_name[SOCFPGA_MAX_PARENTS];
68*4882a593Smuzhiyun struct clk_init_data init;
69*4882a593Smuzhiyun int rc;
70*4882a593Smuzhiyun u32 fixed_div;
71*4882a593Smuzhiyun u32 div_reg[3];
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun of_property_read_u32(node, "reg", ®);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL);
76*4882a593Smuzhiyun if (WARN_ON(!periph_clk))
77*4882a593Smuzhiyun return;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun periph_clk->hw.reg = clk_mgr_a10_base_addr + reg;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun rc = of_property_read_u32_array(node, "div-reg", div_reg, 3);
82*4882a593Smuzhiyun if (!rc) {
83*4882a593Smuzhiyun periph_clk->div_reg = clk_mgr_a10_base_addr + div_reg[0];
84*4882a593Smuzhiyun periph_clk->shift = div_reg[1];
85*4882a593Smuzhiyun periph_clk->width = div_reg[2];
86*4882a593Smuzhiyun } else {
87*4882a593Smuzhiyun periph_clk->div_reg = NULL;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun rc = of_property_read_u32(node, "fixed-divider", &fixed_div);
91*4882a593Smuzhiyun if (rc)
92*4882a593Smuzhiyun periph_clk->fixed_div = 0;
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun periph_clk->fixed_div = fixed_div;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun of_property_read_string(node, "clock-output-names", &clk_name);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun init.name = clk_name;
99*4882a593Smuzhiyun init.ops = ops;
100*4882a593Smuzhiyun init.flags = 0;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun init.num_parents = of_clk_parent_fill(node, parent_name, SOCFPGA_MAX_PARENTS);
103*4882a593Smuzhiyun init.parent_names = parent_name;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun periph_clk->hw.hw.init = &init;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun clk = clk_register(NULL, &periph_clk->hw.hw);
108*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
109*4882a593Smuzhiyun kfree(periph_clk);
110*4882a593Smuzhiyun return;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
113*4882a593Smuzhiyun if (rc < 0) {
114*4882a593Smuzhiyun pr_err("Could not register clock provider for node:%s\n",
115*4882a593Smuzhiyun clk_name);
116*4882a593Smuzhiyun goto err_clk;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun err_clk:
122*4882a593Smuzhiyun clk_unregister(clk);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
socfpga_a10_periph_init(struct device_node * node)125*4882a593Smuzhiyun void __init socfpga_a10_periph_init(struct device_node *node)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun __socfpga_periph_init(node, &periclk_ops);
128*4882a593Smuzhiyun }
129