1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2011-2012 Calxeda, Inc.
4*4882a593Smuzhiyun * Copyright (C) 2012-2013 Altera Corporation <www.altera.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based from clk-highbank.c
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define SOCFPGA_L4_MP_CLK "l4_mp_clk"
18*4882a593Smuzhiyun #define SOCFPGA_L4_SP_CLK "l4_sp_clk"
19*4882a593Smuzhiyun #define SOCFPGA_NAND_CLK "nand_clk"
20*4882a593Smuzhiyun #define SOCFPGA_NAND_X_CLK "nand_x_clk"
21*4882a593Smuzhiyun #define SOCFPGA_MMC_CLK "sdmmc_clk"
22*4882a593Smuzhiyun #define SOCFPGA_GPIO_DB_CLK_OFFSET 0xA8
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define to_socfpga_gate_clk(p) container_of(p, struct socfpga_gate_clk, hw.hw)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* SDMMC Group for System Manager defines */
27*4882a593Smuzhiyun #define SYSMGR_SDMMCGRP_CTRL_OFFSET 0x108
28*4882a593Smuzhiyun
socfpga_clk_get_parent(struct clk_hw * hwclk)29*4882a593Smuzhiyun static u8 socfpga_clk_get_parent(struct clk_hw *hwclk)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun u32 l4_src;
32*4882a593Smuzhiyun u32 perpll_src;
33*4882a593Smuzhiyun const char *name = clk_hw_get_name(hwclk);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun if (streq(name, SOCFPGA_L4_MP_CLK)) {
36*4882a593Smuzhiyun l4_src = readl(clk_mgr_base_addr + CLKMGR_L4SRC);
37*4882a593Smuzhiyun return l4_src &= 0x1;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun if (streq(name, SOCFPGA_L4_SP_CLK)) {
40*4882a593Smuzhiyun l4_src = readl(clk_mgr_base_addr + CLKMGR_L4SRC);
41*4882a593Smuzhiyun return !!(l4_src & 2);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun perpll_src = readl(clk_mgr_base_addr + CLKMGR_PERPLL_SRC);
45*4882a593Smuzhiyun if (streq(name, SOCFPGA_MMC_CLK))
46*4882a593Smuzhiyun return perpll_src &= 0x3;
47*4882a593Smuzhiyun if (streq(name, SOCFPGA_NAND_CLK) ||
48*4882a593Smuzhiyun streq(name, SOCFPGA_NAND_X_CLK))
49*4882a593Smuzhiyun return (perpll_src >> 2) & 3;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* QSPI clock */
52*4882a593Smuzhiyun return (perpll_src >> 4) & 3;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
socfpga_clk_set_parent(struct clk_hw * hwclk,u8 parent)56*4882a593Smuzhiyun static int socfpga_clk_set_parent(struct clk_hw *hwclk, u8 parent)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun u32 src_reg;
59*4882a593Smuzhiyun const char *name = clk_hw_get_name(hwclk);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (streq(name, SOCFPGA_L4_MP_CLK)) {
62*4882a593Smuzhiyun src_reg = readl(clk_mgr_base_addr + CLKMGR_L4SRC);
63*4882a593Smuzhiyun src_reg &= ~0x1;
64*4882a593Smuzhiyun src_reg |= parent;
65*4882a593Smuzhiyun writel(src_reg, clk_mgr_base_addr + CLKMGR_L4SRC);
66*4882a593Smuzhiyun } else if (streq(name, SOCFPGA_L4_SP_CLK)) {
67*4882a593Smuzhiyun src_reg = readl(clk_mgr_base_addr + CLKMGR_L4SRC);
68*4882a593Smuzhiyun src_reg &= ~0x2;
69*4882a593Smuzhiyun src_reg |= (parent << 1);
70*4882a593Smuzhiyun writel(src_reg, clk_mgr_base_addr + CLKMGR_L4SRC);
71*4882a593Smuzhiyun } else {
72*4882a593Smuzhiyun src_reg = readl(clk_mgr_base_addr + CLKMGR_PERPLL_SRC);
73*4882a593Smuzhiyun if (streq(name, SOCFPGA_MMC_CLK)) {
74*4882a593Smuzhiyun src_reg &= ~0x3;
75*4882a593Smuzhiyun src_reg |= parent;
76*4882a593Smuzhiyun } else if (streq(name, SOCFPGA_NAND_CLK) ||
77*4882a593Smuzhiyun streq(name, SOCFPGA_NAND_X_CLK)) {
78*4882a593Smuzhiyun src_reg &= ~0xC;
79*4882a593Smuzhiyun src_reg |= (parent << 2);
80*4882a593Smuzhiyun } else {/* QSPI clock */
81*4882a593Smuzhiyun src_reg &= ~0x30;
82*4882a593Smuzhiyun src_reg |= (parent << 4);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun writel(src_reg, clk_mgr_base_addr + CLKMGR_PERPLL_SRC);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
socfpga_clk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)90*4882a593Smuzhiyun static unsigned long socfpga_clk_recalc_rate(struct clk_hw *hwclk,
91*4882a593Smuzhiyun unsigned long parent_rate)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct socfpga_gate_clk *socfpgaclk = to_socfpga_gate_clk(hwclk);
94*4882a593Smuzhiyun u32 div = 1, val;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (socfpgaclk->fixed_div)
97*4882a593Smuzhiyun div = socfpgaclk->fixed_div;
98*4882a593Smuzhiyun else if (socfpgaclk->div_reg) {
99*4882a593Smuzhiyun val = readl(socfpgaclk->div_reg) >> socfpgaclk->shift;
100*4882a593Smuzhiyun val &= GENMASK(socfpgaclk->width - 1, 0);
101*4882a593Smuzhiyun /* Check for GPIO_DB_CLK by its offset */
102*4882a593Smuzhiyun if ((uintptr_t) socfpgaclk->div_reg & SOCFPGA_GPIO_DB_CLK_OFFSET)
103*4882a593Smuzhiyun div = val + 1;
104*4882a593Smuzhiyun else
105*4882a593Smuzhiyun div = (1 << val);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return parent_rate / div;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
socfpga_clk_prepare(struct clk_hw * hwclk)111*4882a593Smuzhiyun static int socfpga_clk_prepare(struct clk_hw *hwclk)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct socfpga_gate_clk *socfpgaclk = to_socfpga_gate_clk(hwclk);
114*4882a593Smuzhiyun struct regmap *sys_mgr_base_addr;
115*4882a593Smuzhiyun int i;
116*4882a593Smuzhiyun u32 hs_timing;
117*4882a593Smuzhiyun u32 clk_phase[2];
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (socfpgaclk->clk_phase[0] || socfpgaclk->clk_phase[1]) {
120*4882a593Smuzhiyun sys_mgr_base_addr = syscon_regmap_lookup_by_compatible("altr,sys-mgr");
121*4882a593Smuzhiyun if (IS_ERR(sys_mgr_base_addr)) {
122*4882a593Smuzhiyun pr_err("%s: failed to find altr,sys-mgr regmap!\n", __func__);
123*4882a593Smuzhiyun return -EINVAL;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
127*4882a593Smuzhiyun switch (socfpgaclk->clk_phase[i]) {
128*4882a593Smuzhiyun case 0:
129*4882a593Smuzhiyun clk_phase[i] = 0;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case 45:
132*4882a593Smuzhiyun clk_phase[i] = 1;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case 90:
135*4882a593Smuzhiyun clk_phase[i] = 2;
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun case 135:
138*4882a593Smuzhiyun clk_phase[i] = 3;
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun case 180:
141*4882a593Smuzhiyun clk_phase[i] = 4;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun case 225:
144*4882a593Smuzhiyun clk_phase[i] = 5;
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case 270:
147*4882a593Smuzhiyun clk_phase[i] = 6;
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun case 315:
150*4882a593Smuzhiyun clk_phase[i] = 7;
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun default:
153*4882a593Smuzhiyun clk_phase[i] = 0;
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun hs_timing = SYSMGR_SDMMC_CTRL_SET(clk_phase[0], clk_phase[1]);
158*4882a593Smuzhiyun regmap_write(sys_mgr_base_addr, SYSMGR_SDMMCGRP_CTRL_OFFSET,
159*4882a593Smuzhiyun hs_timing);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static struct clk_ops gateclk_ops = {
165*4882a593Smuzhiyun .prepare = socfpga_clk_prepare,
166*4882a593Smuzhiyun .recalc_rate = socfpga_clk_recalc_rate,
167*4882a593Smuzhiyun .get_parent = socfpga_clk_get_parent,
168*4882a593Smuzhiyun .set_parent = socfpga_clk_set_parent,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
socfpga_gate_init(struct device_node * node)171*4882a593Smuzhiyun void __init socfpga_gate_init(struct device_node *node)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun u32 clk_gate[2];
174*4882a593Smuzhiyun u32 div_reg[3];
175*4882a593Smuzhiyun u32 clk_phase[2];
176*4882a593Smuzhiyun u32 fixed_div;
177*4882a593Smuzhiyun struct clk *clk;
178*4882a593Smuzhiyun struct socfpga_gate_clk *socfpga_clk;
179*4882a593Smuzhiyun const char *clk_name = node->name;
180*4882a593Smuzhiyun const char *parent_name[SOCFPGA_MAX_PARENTS];
181*4882a593Smuzhiyun struct clk_init_data init;
182*4882a593Smuzhiyun struct clk_ops *ops;
183*4882a593Smuzhiyun int rc;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun socfpga_clk = kzalloc(sizeof(*socfpga_clk), GFP_KERNEL);
186*4882a593Smuzhiyun if (WARN_ON(!socfpga_clk))
187*4882a593Smuzhiyun return;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ops = kmemdup(&gateclk_ops, sizeof(gateclk_ops), GFP_KERNEL);
190*4882a593Smuzhiyun if (WARN_ON(!ops))
191*4882a593Smuzhiyun return;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun rc = of_property_read_u32_array(node, "clk-gate", clk_gate, 2);
194*4882a593Smuzhiyun if (rc)
195*4882a593Smuzhiyun clk_gate[0] = 0;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (clk_gate[0]) {
198*4882a593Smuzhiyun socfpga_clk->hw.reg = clk_mgr_base_addr + clk_gate[0];
199*4882a593Smuzhiyun socfpga_clk->hw.bit_idx = clk_gate[1];
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun ops->enable = clk_gate_ops.enable;
202*4882a593Smuzhiyun ops->disable = clk_gate_ops.disable;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun rc = of_property_read_u32(node, "fixed-divider", &fixed_div);
206*4882a593Smuzhiyun if (rc)
207*4882a593Smuzhiyun socfpga_clk->fixed_div = 0;
208*4882a593Smuzhiyun else
209*4882a593Smuzhiyun socfpga_clk->fixed_div = fixed_div;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun rc = of_property_read_u32_array(node, "div-reg", div_reg, 3);
212*4882a593Smuzhiyun if (!rc) {
213*4882a593Smuzhiyun socfpga_clk->div_reg = clk_mgr_base_addr + div_reg[0];
214*4882a593Smuzhiyun socfpga_clk->shift = div_reg[1];
215*4882a593Smuzhiyun socfpga_clk->width = div_reg[2];
216*4882a593Smuzhiyun } else {
217*4882a593Smuzhiyun socfpga_clk->div_reg = NULL;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun rc = of_property_read_u32_array(node, "clk-phase", clk_phase, 2);
221*4882a593Smuzhiyun if (!rc) {
222*4882a593Smuzhiyun socfpga_clk->clk_phase[0] = clk_phase[0];
223*4882a593Smuzhiyun socfpga_clk->clk_phase[1] = clk_phase[1];
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun of_property_read_string(node, "clock-output-names", &clk_name);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun init.name = clk_name;
229*4882a593Smuzhiyun init.ops = ops;
230*4882a593Smuzhiyun init.flags = 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun init.num_parents = of_clk_parent_fill(node, parent_name, SOCFPGA_MAX_PARENTS);
233*4882a593Smuzhiyun if (init.num_parents < 2) {
234*4882a593Smuzhiyun ops->get_parent = NULL;
235*4882a593Smuzhiyun ops->set_parent = NULL;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun init.parent_names = parent_name;
239*4882a593Smuzhiyun socfpga_clk->hw.hw.init = &init;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun clk = clk_register(NULL, &socfpga_clk->hw.hw);
242*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
243*4882a593Smuzhiyun kfree(socfpga_clk);
244*4882a593Smuzhiyun return;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
247*4882a593Smuzhiyun if (WARN_ON(rc))
248*4882a593Smuzhiyun return;
249*4882a593Smuzhiyun }
250