1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Altera Corporation. All rights reserved
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "clk.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define streq(a, b) (strcmp((a), (b)) == 0)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define to_socfpga_gate_clk(p) container_of(p, struct socfpga_gate_clk, hw.hw)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* SDMMC Group for System Manager defines */
19*4882a593Smuzhiyun #define SYSMGR_SDMMCGRP_CTRL_OFFSET 0x28
20*4882a593Smuzhiyun
socfpga_gate_clk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)21*4882a593Smuzhiyun static unsigned long socfpga_gate_clk_recalc_rate(struct clk_hw *hwclk,
22*4882a593Smuzhiyun unsigned long parent_rate)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun struct socfpga_gate_clk *socfpgaclk = to_socfpga_gate_clk(hwclk);
25*4882a593Smuzhiyun u32 div = 1, val;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun if (socfpgaclk->fixed_div)
28*4882a593Smuzhiyun div = socfpgaclk->fixed_div;
29*4882a593Smuzhiyun else if (socfpgaclk->div_reg) {
30*4882a593Smuzhiyun val = readl(socfpgaclk->div_reg) >> socfpgaclk->shift;
31*4882a593Smuzhiyun val &= GENMASK(socfpgaclk->width - 1, 0);
32*4882a593Smuzhiyun div = (1 << val);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return parent_rate / div;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
socfpga_clk_prepare(struct clk_hw * hwclk)38*4882a593Smuzhiyun static int socfpga_clk_prepare(struct clk_hw *hwclk)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct socfpga_gate_clk *socfpgaclk = to_socfpga_gate_clk(hwclk);
41*4882a593Smuzhiyun int i;
42*4882a593Smuzhiyun u32 hs_timing;
43*4882a593Smuzhiyun u32 clk_phase[2];
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (socfpgaclk->clk_phase[0] || socfpgaclk->clk_phase[1]) {
46*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clk_phase); i++) {
47*4882a593Smuzhiyun switch (socfpgaclk->clk_phase[i]) {
48*4882a593Smuzhiyun case 0:
49*4882a593Smuzhiyun clk_phase[i] = 0;
50*4882a593Smuzhiyun break;
51*4882a593Smuzhiyun case 45:
52*4882a593Smuzhiyun clk_phase[i] = 1;
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun case 90:
55*4882a593Smuzhiyun clk_phase[i] = 2;
56*4882a593Smuzhiyun break;
57*4882a593Smuzhiyun case 135:
58*4882a593Smuzhiyun clk_phase[i] = 3;
59*4882a593Smuzhiyun break;
60*4882a593Smuzhiyun case 180:
61*4882a593Smuzhiyun clk_phase[i] = 4;
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun case 225:
64*4882a593Smuzhiyun clk_phase[i] = 5;
65*4882a593Smuzhiyun break;
66*4882a593Smuzhiyun case 270:
67*4882a593Smuzhiyun clk_phase[i] = 6;
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun case 315:
70*4882a593Smuzhiyun clk_phase[i] = 7;
71*4882a593Smuzhiyun break;
72*4882a593Smuzhiyun default:
73*4882a593Smuzhiyun clk_phase[i] = 0;
74*4882a593Smuzhiyun break;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun hs_timing = SYSMGR_SDMMC_CTRL_SET_AS10(clk_phase[0], clk_phase[1]);
79*4882a593Smuzhiyun if (!IS_ERR(socfpgaclk->sys_mgr_base_addr))
80*4882a593Smuzhiyun regmap_write(socfpgaclk->sys_mgr_base_addr,
81*4882a593Smuzhiyun SYSMGR_SDMMCGRP_CTRL_OFFSET, hs_timing);
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun pr_err("%s: cannot set clk_phase because sys_mgr_base_addr is not available!\n",
84*4882a593Smuzhiyun __func__);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static struct clk_ops gateclk_ops = {
90*4882a593Smuzhiyun .prepare = socfpga_clk_prepare,
91*4882a593Smuzhiyun .recalc_rate = socfpga_gate_clk_recalc_rate,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
__socfpga_gate_init(struct device_node * node,const struct clk_ops * ops)94*4882a593Smuzhiyun static void __init __socfpga_gate_init(struct device_node *node,
95*4882a593Smuzhiyun const struct clk_ops *ops)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun u32 clk_gate[2];
98*4882a593Smuzhiyun u32 div_reg[3];
99*4882a593Smuzhiyun u32 clk_phase[2];
100*4882a593Smuzhiyun u32 fixed_div;
101*4882a593Smuzhiyun struct clk *clk;
102*4882a593Smuzhiyun struct socfpga_gate_clk *socfpga_clk;
103*4882a593Smuzhiyun const char *clk_name = node->name;
104*4882a593Smuzhiyun const char *parent_name[SOCFPGA_MAX_PARENTS];
105*4882a593Smuzhiyun struct clk_init_data init;
106*4882a593Smuzhiyun int rc;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun socfpga_clk = kzalloc(sizeof(*socfpga_clk), GFP_KERNEL);
109*4882a593Smuzhiyun if (WARN_ON(!socfpga_clk))
110*4882a593Smuzhiyun return;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun rc = of_property_read_u32_array(node, "clk-gate", clk_gate, 2);
113*4882a593Smuzhiyun if (rc)
114*4882a593Smuzhiyun clk_gate[0] = 0;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (clk_gate[0]) {
117*4882a593Smuzhiyun socfpga_clk->hw.reg = clk_mgr_a10_base_addr + clk_gate[0];
118*4882a593Smuzhiyun socfpga_clk->hw.bit_idx = clk_gate[1];
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun gateclk_ops.enable = clk_gate_ops.enable;
121*4882a593Smuzhiyun gateclk_ops.disable = clk_gate_ops.disable;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun rc = of_property_read_u32(node, "fixed-divider", &fixed_div);
125*4882a593Smuzhiyun if (rc)
126*4882a593Smuzhiyun socfpga_clk->fixed_div = 0;
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun socfpga_clk->fixed_div = fixed_div;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun rc = of_property_read_u32_array(node, "div-reg", div_reg, 3);
131*4882a593Smuzhiyun if (!rc) {
132*4882a593Smuzhiyun socfpga_clk->div_reg = clk_mgr_a10_base_addr + div_reg[0];
133*4882a593Smuzhiyun socfpga_clk->shift = div_reg[1];
134*4882a593Smuzhiyun socfpga_clk->width = div_reg[2];
135*4882a593Smuzhiyun } else {
136*4882a593Smuzhiyun socfpga_clk->div_reg = NULL;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun rc = of_property_read_u32_array(node, "clk-phase", clk_phase, 2);
140*4882a593Smuzhiyun if (!rc) {
141*4882a593Smuzhiyun socfpga_clk->clk_phase[0] = clk_phase[0];
142*4882a593Smuzhiyun socfpga_clk->clk_phase[1] = clk_phase[1];
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun socfpga_clk->sys_mgr_base_addr =
145*4882a593Smuzhiyun syscon_regmap_lookup_by_compatible("altr,sys-mgr");
146*4882a593Smuzhiyun if (IS_ERR(socfpga_clk->sys_mgr_base_addr)) {
147*4882a593Smuzhiyun pr_err("%s: failed to find altr,sys-mgr regmap!\n",
148*4882a593Smuzhiyun __func__);
149*4882a593Smuzhiyun kfree(socfpga_clk);
150*4882a593Smuzhiyun return;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun of_property_read_string(node, "clock-output-names", &clk_name);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun init.name = clk_name;
157*4882a593Smuzhiyun init.ops = ops;
158*4882a593Smuzhiyun init.flags = 0;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun init.num_parents = of_clk_parent_fill(node, parent_name, SOCFPGA_MAX_PARENTS);
161*4882a593Smuzhiyun init.parent_names = parent_name;
162*4882a593Smuzhiyun socfpga_clk->hw.hw.init = &init;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun clk = clk_register(NULL, &socfpga_clk->hw.hw);
165*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
166*4882a593Smuzhiyun kfree(socfpga_clk);
167*4882a593Smuzhiyun return;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
170*4882a593Smuzhiyun if (WARN_ON(rc))
171*4882a593Smuzhiyun return;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
socfpga_a10_gate_init(struct device_node * node)174*4882a593Smuzhiyun void __init socfpga_a10_gate_init(struct device_node *node)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun __socfpga_gate_init(node, &gateclk_ops);
177*4882a593Smuzhiyun }
178