1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2019, Intel Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/of_device.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <dt-bindings/clock/agilex-clock.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "stratix10-clk.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static const struct clk_parent_data pll_mux[] = {
16*4882a593Smuzhiyun { .fw_name = "osc1",
17*4882a593Smuzhiyun .name = "osc1", },
18*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
19*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
20*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
21*4882a593Smuzhiyun .name = "f2s-free-clk", },
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const struct clk_parent_data boot_mux[] = {
25*4882a593Smuzhiyun { .fw_name = "osc1",
26*4882a593Smuzhiyun .name = "osc1", },
27*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
28*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct clk_parent_data mpu_free_mux[] = {
32*4882a593Smuzhiyun { .fw_name = "main_pll_c0",
33*4882a593Smuzhiyun .name = "main_pll_c0", },
34*4882a593Smuzhiyun { .fw_name = "peri_pll_c0",
35*4882a593Smuzhiyun .name = "peri_pll_c0", },
36*4882a593Smuzhiyun { .fw_name = "osc1",
37*4882a593Smuzhiyun .name = "osc1", },
38*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
39*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
40*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
41*4882a593Smuzhiyun .name = "f2s-free-clk", },
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct clk_parent_data noc_free_mux[] = {
45*4882a593Smuzhiyun { .fw_name = "main_pll_c1",
46*4882a593Smuzhiyun .name = "main_pll_c1", },
47*4882a593Smuzhiyun { .fw_name = "peri_pll_c1",
48*4882a593Smuzhiyun .name = "peri_pll_c1", },
49*4882a593Smuzhiyun { .fw_name = "osc1",
50*4882a593Smuzhiyun .name = "osc1", },
51*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
52*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
53*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
54*4882a593Smuzhiyun .name = "f2s-free-clk", },
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const struct clk_parent_data emaca_free_mux[] = {
58*4882a593Smuzhiyun { .fw_name = "main_pll_c2",
59*4882a593Smuzhiyun .name = "main_pll_c2", },
60*4882a593Smuzhiyun { .fw_name = "peri_pll_c2",
61*4882a593Smuzhiyun .name = "peri_pll_c2", },
62*4882a593Smuzhiyun { .fw_name = "osc1",
63*4882a593Smuzhiyun .name = "osc1", },
64*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
65*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
66*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
67*4882a593Smuzhiyun .name = "f2s-free-clk", },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const struct clk_parent_data emacb_free_mux[] = {
71*4882a593Smuzhiyun { .fw_name = "main_pll_c3",
72*4882a593Smuzhiyun .name = "main_pll_c3", },
73*4882a593Smuzhiyun { .fw_name = "peri_pll_c3",
74*4882a593Smuzhiyun .name = "peri_pll_c3", },
75*4882a593Smuzhiyun { .fw_name = "osc1",
76*4882a593Smuzhiyun .name = "osc1", },
77*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
78*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
79*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
80*4882a593Smuzhiyun .name = "f2s-free-clk", },
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct clk_parent_data emac_ptp_free_mux[] = {
84*4882a593Smuzhiyun { .fw_name = "main_pll_c3",
85*4882a593Smuzhiyun .name = "main_pll_c3", },
86*4882a593Smuzhiyun { .fw_name = "peri_pll_c3",
87*4882a593Smuzhiyun .name = "peri_pll_c3", },
88*4882a593Smuzhiyun { .fw_name = "osc1",
89*4882a593Smuzhiyun .name = "osc1", },
90*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
91*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
92*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
93*4882a593Smuzhiyun .name = "f2s-free-clk", },
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static const struct clk_parent_data gpio_db_free_mux[] = {
97*4882a593Smuzhiyun { .fw_name = "main_pll_c3",
98*4882a593Smuzhiyun .name = "main_pll_c3", },
99*4882a593Smuzhiyun { .fw_name = "peri_pll_c3",
100*4882a593Smuzhiyun .name = "peri_pll_c3", },
101*4882a593Smuzhiyun { .fw_name = "osc1",
102*4882a593Smuzhiyun .name = "osc1", },
103*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
104*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
105*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
106*4882a593Smuzhiyun .name = "f2s-free-clk", },
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static const struct clk_parent_data psi_ref_free_mux[] = {
110*4882a593Smuzhiyun { .fw_name = "main_pll_c2",
111*4882a593Smuzhiyun .name = "main_pll_c2", },
112*4882a593Smuzhiyun { .fw_name = "peri_pll_c2",
113*4882a593Smuzhiyun .name = "peri_pll_c2", },
114*4882a593Smuzhiyun { .fw_name = "osc1",
115*4882a593Smuzhiyun .name = "osc1", },
116*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
117*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
118*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
119*4882a593Smuzhiyun .name = "f2s-free-clk", },
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct clk_parent_data sdmmc_free_mux[] = {
123*4882a593Smuzhiyun { .fw_name = "main_pll_c3",
124*4882a593Smuzhiyun .name = "main_pll_c3", },
125*4882a593Smuzhiyun { .fw_name = "peri_pll_c3",
126*4882a593Smuzhiyun .name = "peri_pll_c3", },
127*4882a593Smuzhiyun { .fw_name = "osc1",
128*4882a593Smuzhiyun .name = "osc1", },
129*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
130*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
131*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
132*4882a593Smuzhiyun .name = "f2s-free-clk", },
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const struct clk_parent_data s2f_usr0_free_mux[] = {
136*4882a593Smuzhiyun { .fw_name = "main_pll_c2",
137*4882a593Smuzhiyun .name = "main_pll_c2", },
138*4882a593Smuzhiyun { .fw_name = "peri_pll_c2",
139*4882a593Smuzhiyun .name = "peri_pll_c2", },
140*4882a593Smuzhiyun { .fw_name = "osc1",
141*4882a593Smuzhiyun .name = "osc1", },
142*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
143*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
144*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
145*4882a593Smuzhiyun .name = "f2s-free-clk", },
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const struct clk_parent_data s2f_usr1_free_mux[] = {
149*4882a593Smuzhiyun { .fw_name = "main_pll_c2",
150*4882a593Smuzhiyun .name = "main_pll_c2", },
151*4882a593Smuzhiyun { .fw_name = "peri_pll_c2",
152*4882a593Smuzhiyun .name = "peri_pll_c2", },
153*4882a593Smuzhiyun { .fw_name = "osc1",
154*4882a593Smuzhiyun .name = "osc1", },
155*4882a593Smuzhiyun { .fw_name = "cb-intosc-hs-div2-clk",
156*4882a593Smuzhiyun .name = "cb-intosc-hs-div2-clk", },
157*4882a593Smuzhiyun { .fw_name = "f2s-free-clk",
158*4882a593Smuzhiyun .name = "f2s-free-clk", },
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct clk_parent_data mpu_mux[] = {
162*4882a593Smuzhiyun { .fw_name = "mpu_free_clk",
163*4882a593Smuzhiyun .name = "mpu_free_clk", },
164*4882a593Smuzhiyun { .fw_name = "boot_clk",
165*4882a593Smuzhiyun .name = "boot_clk", },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const struct clk_parent_data emac_mux[] = {
169*4882a593Smuzhiyun { .fw_name = "emaca_free_clk",
170*4882a593Smuzhiyun .name = "emaca_free_clk", },
171*4882a593Smuzhiyun { .fw_name = "emacb_free_clk",
172*4882a593Smuzhiyun .name = "emacb_free_clk", },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct clk_parent_data noc_mux[] = {
176*4882a593Smuzhiyun { .fw_name = "noc_free_clk",
177*4882a593Smuzhiyun .name = "noc_free_clk", },
178*4882a593Smuzhiyun { .fw_name = "boot_clk",
179*4882a593Smuzhiyun .name = "boot_clk", },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static const struct clk_parent_data sdmmc_mux[] = {
183*4882a593Smuzhiyun { .fw_name = "sdmmc_free_clk",
184*4882a593Smuzhiyun .name = "sdmmc_free_clk", },
185*4882a593Smuzhiyun { .fw_name = "boot_clk",
186*4882a593Smuzhiyun .name = "boot_clk", },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct clk_parent_data s2f_user0_mux[] = {
190*4882a593Smuzhiyun { .fw_name = "s2f_user0_free_clk",
191*4882a593Smuzhiyun .name = "s2f_user0_free_clk", },
192*4882a593Smuzhiyun { .fw_name = "boot_clk",
193*4882a593Smuzhiyun .name = "boot_clk", },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static const struct clk_parent_data s2f_user1_mux[] = {
197*4882a593Smuzhiyun { .fw_name = "s2f_user1_free_clk",
198*4882a593Smuzhiyun .name = "s2f_user1_free_clk", },
199*4882a593Smuzhiyun { .fw_name = "boot_clk",
200*4882a593Smuzhiyun .name = "boot_clk", },
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct clk_parent_data psi_mux[] = {
204*4882a593Smuzhiyun { .fw_name = "psi_ref_free_clk",
205*4882a593Smuzhiyun .name = "psi_ref_free_clk", },
206*4882a593Smuzhiyun { .fw_name = "boot_clk",
207*4882a593Smuzhiyun .name = "boot_clk", },
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct clk_parent_data gpio_db_mux[] = {
211*4882a593Smuzhiyun { .fw_name = "gpio_db_free_clk",
212*4882a593Smuzhiyun .name = "gpio_db_free_clk", },
213*4882a593Smuzhiyun { .fw_name = "boot_clk",
214*4882a593Smuzhiyun .name = "boot_clk", },
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const struct clk_parent_data emac_ptp_mux[] = {
218*4882a593Smuzhiyun { .fw_name = "emac_ptp_free_clk",
219*4882a593Smuzhiyun .name = "emac_ptp_free_clk", },
220*4882a593Smuzhiyun { .fw_name = "boot_clk",
221*4882a593Smuzhiyun .name = "boot_clk", },
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* clocks in AO (always on) controller */
225*4882a593Smuzhiyun static const struct stratix10_pll_clock agilex_pll_clks[] = {
226*4882a593Smuzhiyun { AGILEX_BOOT_CLK, "boot_clk", boot_mux, ARRAY_SIZE(boot_mux), 0,
227*4882a593Smuzhiyun 0x0},
228*4882a593Smuzhiyun { AGILEX_MAIN_PLL_CLK, "main_pll", pll_mux, ARRAY_SIZE(pll_mux),
229*4882a593Smuzhiyun 0, 0x48},
230*4882a593Smuzhiyun { AGILEX_PERIPH_PLL_CLK, "periph_pll", pll_mux, ARRAY_SIZE(pll_mux),
231*4882a593Smuzhiyun 0, 0x9c},
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const struct stratix10_perip_c_clock agilex_main_perip_c_clks[] = {
235*4882a593Smuzhiyun { AGILEX_MAIN_PLL_C0_CLK, "main_pll_c0", "main_pll", NULL, 1, 0, 0x58},
236*4882a593Smuzhiyun { AGILEX_MAIN_PLL_C1_CLK, "main_pll_c1", "main_pll", NULL, 1, 0, 0x5C},
237*4882a593Smuzhiyun { AGILEX_MAIN_PLL_C2_CLK, "main_pll_c2", "main_pll", NULL, 1, 0, 0x64},
238*4882a593Smuzhiyun { AGILEX_MAIN_PLL_C3_CLK, "main_pll_c3", "main_pll", NULL, 1, 0, 0x68},
239*4882a593Smuzhiyun { AGILEX_PERIPH_PLL_C0_CLK, "peri_pll_c0", "periph_pll", NULL, 1, 0, 0xAC},
240*4882a593Smuzhiyun { AGILEX_PERIPH_PLL_C1_CLK, "peri_pll_c1", "periph_pll", NULL, 1, 0, 0xB0},
241*4882a593Smuzhiyun { AGILEX_PERIPH_PLL_C2_CLK, "peri_pll_c2", "periph_pll", NULL, 1, 0, 0xB8},
242*4882a593Smuzhiyun { AGILEX_PERIPH_PLL_C3_CLK, "peri_pll_c3", "periph_pll", NULL, 1, 0, 0xBC},
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static const struct stratix10_perip_cnt_clock agilex_main_perip_cnt_clks[] = {
246*4882a593Smuzhiyun { AGILEX_MPU_FREE_CLK, "mpu_free_clk", NULL, mpu_free_mux, ARRAY_SIZE(mpu_free_mux),
247*4882a593Smuzhiyun 0, 0x3C, 0, 0, 0},
248*4882a593Smuzhiyun { AGILEX_NOC_FREE_CLK, "noc_free_clk", NULL, noc_free_mux, ARRAY_SIZE(noc_free_mux),
249*4882a593Smuzhiyun 0, 0x40, 0, 0, 0},
250*4882a593Smuzhiyun { AGILEX_L4_SYS_FREE_CLK, "l4_sys_free_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0,
251*4882a593Smuzhiyun 0, 4, 0x30, 1},
252*4882a593Smuzhiyun { AGILEX_EMAC_A_FREE_CLK, "emaca_free_clk", NULL, emaca_free_mux, ARRAY_SIZE(emaca_free_mux),
253*4882a593Smuzhiyun 0, 0xD4, 0, 0x88, 0},
254*4882a593Smuzhiyun { AGILEX_EMAC_B_FREE_CLK, "emacb_free_clk", NULL, emacb_free_mux, ARRAY_SIZE(emacb_free_mux),
255*4882a593Smuzhiyun 0, 0xD8, 0, 0x88, 1},
256*4882a593Smuzhiyun { AGILEX_EMAC_PTP_FREE_CLK, "emac_ptp_free_clk", NULL, emac_ptp_free_mux,
257*4882a593Smuzhiyun ARRAY_SIZE(emac_ptp_free_mux), 0, 0xDC, 0, 0x88, 2},
258*4882a593Smuzhiyun { AGILEX_GPIO_DB_FREE_CLK, "gpio_db_free_clk", NULL, gpio_db_free_mux,
259*4882a593Smuzhiyun ARRAY_SIZE(gpio_db_free_mux), 0, 0xE0, 0, 0x88, 3},
260*4882a593Smuzhiyun { AGILEX_SDMMC_FREE_CLK, "sdmmc_free_clk", NULL, sdmmc_free_mux,
261*4882a593Smuzhiyun ARRAY_SIZE(sdmmc_free_mux), 0, 0xE4, 0, 0, 0},
262*4882a593Smuzhiyun { AGILEX_S2F_USER0_FREE_CLK, "s2f_user0_free_clk", NULL, s2f_usr0_free_mux,
263*4882a593Smuzhiyun ARRAY_SIZE(s2f_usr0_free_mux), 0, 0xE8, 0, 0x30, 2},
264*4882a593Smuzhiyun { AGILEX_S2F_USER1_FREE_CLK, "s2f_user1_free_clk", NULL, s2f_usr1_free_mux,
265*4882a593Smuzhiyun ARRAY_SIZE(s2f_usr1_free_mux), 0, 0xEC, 0, 0x88, 5},
266*4882a593Smuzhiyun { AGILEX_PSI_REF_FREE_CLK, "psi_ref_free_clk", NULL, psi_ref_free_mux,
267*4882a593Smuzhiyun ARRAY_SIZE(psi_ref_free_mux), 0, 0xF0, 0, 0x88, 6},
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct stratix10_gate_clock agilex_gate_clks[] = {
271*4882a593Smuzhiyun { AGILEX_MPU_CLK, "mpu_clk", NULL, mpu_mux, ARRAY_SIZE(mpu_mux), 0, 0x24,
272*4882a593Smuzhiyun 0, 0, 0, 0, 0x30, 0, 0},
273*4882a593Smuzhiyun { AGILEX_MPU_PERIPH_CLK, "mpu_periph_clk", "mpu_clk", NULL, 1, 0, 0x24,
274*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 4},
275*4882a593Smuzhiyun { AGILEX_MPU_CCU_CLK, "mpu_ccu_clk", "mpu_clk", NULL, 1, 0, 0x24,
276*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 2},
277*4882a593Smuzhiyun { AGILEX_L4_MAIN_CLK, "l4_main_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x24,
278*4882a593Smuzhiyun 1, 0x44, 0, 2, 0x30, 1, 0},
279*4882a593Smuzhiyun { AGILEX_L4_MP_CLK, "l4_mp_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x24,
280*4882a593Smuzhiyun 2, 0x44, 8, 2, 0x30, 1, 0},
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * The l4_sp_clk feeds a 100 MHz clock to various peripherals, one of them
283*4882a593Smuzhiyun * being the SP timers, thus cannot get gated.
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun { AGILEX_L4_SP_CLK, "l4_sp_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), CLK_IS_CRITICAL, 0x24,
286*4882a593Smuzhiyun 3, 0x44, 16, 2, 0x30, 1, 0},
287*4882a593Smuzhiyun { AGILEX_CS_AT_CLK, "cs_at_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x24,
288*4882a593Smuzhiyun 4, 0x44, 24, 2, 0x30, 1, 0},
289*4882a593Smuzhiyun { AGILEX_CS_TRACE_CLK, "cs_trace_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x24,
290*4882a593Smuzhiyun 4, 0x44, 26, 2, 0x30, 1, 0},
291*4882a593Smuzhiyun { AGILEX_CS_PDBG_CLK, "cs_pdbg_clk", "cs_at_clk", NULL, 1, 0, 0x24,
292*4882a593Smuzhiyun 4, 0x44, 28, 1, 0, 0, 0},
293*4882a593Smuzhiyun { AGILEX_CS_TIMER_CLK, "cs_timer_clk", NULL, noc_mux, ARRAY_SIZE(noc_mux), 0, 0x24,
294*4882a593Smuzhiyun 5, 0, 0, 0, 0x30, 1, 0},
295*4882a593Smuzhiyun { AGILEX_EMAC0_CLK, "emac0_clk", NULL, emac_mux, ARRAY_SIZE(emac_mux), 0, 0x7C,
296*4882a593Smuzhiyun 0, 0, 0, 0, 0x94, 26, 0},
297*4882a593Smuzhiyun { AGILEX_EMAC1_CLK, "emac1_clk", NULL, emac_mux, ARRAY_SIZE(emac_mux), 0, 0x7C,
298*4882a593Smuzhiyun 1, 0, 0, 0, 0x94, 27, 0},
299*4882a593Smuzhiyun { AGILEX_EMAC2_CLK, "emac2_clk", NULL, emac_mux, ARRAY_SIZE(emac_mux), 0, 0x7C,
300*4882a593Smuzhiyun 2, 0, 0, 0, 0x94, 28, 0},
301*4882a593Smuzhiyun { AGILEX_EMAC_PTP_CLK, "emac_ptp_clk", NULL, emac_ptp_mux, ARRAY_SIZE(emac_ptp_mux), 0, 0x7C,
302*4882a593Smuzhiyun 3, 0, 0, 0, 0x88, 2, 0},
303*4882a593Smuzhiyun { AGILEX_GPIO_DB_CLK, "gpio_db_clk", NULL, gpio_db_mux, ARRAY_SIZE(gpio_db_mux), 0, 0x7C,
304*4882a593Smuzhiyun 4, 0x98, 0, 16, 0x88, 3, 0},
305*4882a593Smuzhiyun { AGILEX_SDMMC_CLK, "sdmmc_clk", NULL, sdmmc_mux, ARRAY_SIZE(sdmmc_mux), 0, 0x7C,
306*4882a593Smuzhiyun 5, 0, 0, 0, 0x88, 4, 4},
307*4882a593Smuzhiyun { AGILEX_S2F_USER0_CLK, "s2f_user0_clk", NULL, s2f_user0_mux, ARRAY_SIZE(s2f_user0_mux), 0, 0x24,
308*4882a593Smuzhiyun 6, 0, 0, 0, 0x30, 2, 0},
309*4882a593Smuzhiyun { AGILEX_S2F_USER1_CLK, "s2f_user1_clk", NULL, s2f_user1_mux, ARRAY_SIZE(s2f_user1_mux), 0, 0x7C,
310*4882a593Smuzhiyun 6, 0, 0, 0, 0x88, 5, 0},
311*4882a593Smuzhiyun { AGILEX_PSI_REF_CLK, "psi_ref_clk", NULL, psi_mux, ARRAY_SIZE(psi_mux), 0, 0x7C,
312*4882a593Smuzhiyun 7, 0, 0, 0, 0x88, 6, 0},
313*4882a593Smuzhiyun { AGILEX_USB_CLK, "usb_clk", "l4_mp_clk", NULL, 1, 0, 0x7C,
314*4882a593Smuzhiyun 8, 0, 0, 0, 0, 0, 0},
315*4882a593Smuzhiyun { AGILEX_SPI_M_CLK, "spi_m_clk", "l4_mp_clk", NULL, 1, 0, 0x7C,
316*4882a593Smuzhiyun 9, 0, 0, 0, 0, 0, 0},
317*4882a593Smuzhiyun { AGILEX_NAND_X_CLK, "nand_x_clk", "l4_mp_clk", NULL, 1, 0, 0x7C,
318*4882a593Smuzhiyun 10, 0, 0, 0, 0, 0, 0},
319*4882a593Smuzhiyun { AGILEX_NAND_CLK, "nand_clk", "nand_x_clk", NULL, 1, 0, 0x7C,
320*4882a593Smuzhiyun 10, 0, 0, 0, 0, 0, 4},
321*4882a593Smuzhiyun { AGILEX_NAND_ECC_CLK, "nand_ecc_clk", "nand_x_clk", NULL, 1, 0, 0x7C,
322*4882a593Smuzhiyun 10, 0, 0, 0, 0, 0, 4},
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
agilex_clk_register_c_perip(const struct stratix10_perip_c_clock * clks,int nums,struct stratix10_clock_data * data)325*4882a593Smuzhiyun static int agilex_clk_register_c_perip(const struct stratix10_perip_c_clock *clks,
326*4882a593Smuzhiyun int nums, struct stratix10_clock_data *data)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct clk *clk;
329*4882a593Smuzhiyun void __iomem *base = data->base;
330*4882a593Smuzhiyun int i;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun for (i = 0; i < nums; i++) {
333*4882a593Smuzhiyun clk = s10_register_periph(&clks[i], base);
334*4882a593Smuzhiyun if (IS_ERR(clk)) {
335*4882a593Smuzhiyun pr_err("%s: failed to register clock %s\n",
336*4882a593Smuzhiyun __func__, clks[i].name);
337*4882a593Smuzhiyun continue;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun data->clk_data.clks[clks[i].id] = clk;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
agilex_clk_register_cnt_perip(const struct stratix10_perip_cnt_clock * clks,int nums,struct stratix10_clock_data * data)344*4882a593Smuzhiyun static int agilex_clk_register_cnt_perip(const struct stratix10_perip_cnt_clock *clks,
345*4882a593Smuzhiyun int nums, struct stratix10_clock_data *data)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct clk *clk;
348*4882a593Smuzhiyun void __iomem *base = data->base;
349*4882a593Smuzhiyun int i;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun for (i = 0; i < nums; i++) {
352*4882a593Smuzhiyun clk = s10_register_cnt_periph(&clks[i], base);
353*4882a593Smuzhiyun if (IS_ERR(clk)) {
354*4882a593Smuzhiyun pr_err("%s: failed to register clock %s\n",
355*4882a593Smuzhiyun __func__, clks[i].name);
356*4882a593Smuzhiyun continue;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun data->clk_data.clks[clks[i].id] = clk;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
agilex_clk_register_gate(const struct stratix10_gate_clock * clks,int nums,struct stratix10_clock_data * data)364*4882a593Smuzhiyun static int agilex_clk_register_gate(const struct stratix10_gate_clock *clks, int nums, struct stratix10_clock_data *data)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct clk *clk;
367*4882a593Smuzhiyun void __iomem *base = data->base;
368*4882a593Smuzhiyun int i;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun for (i = 0; i < nums; i++) {
371*4882a593Smuzhiyun clk = s10_register_gate(&clks[i], base);
372*4882a593Smuzhiyun if (IS_ERR(clk)) {
373*4882a593Smuzhiyun pr_err("%s: failed to register clock %s\n",
374*4882a593Smuzhiyun __func__, clks[i].name);
375*4882a593Smuzhiyun continue;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun data->clk_data.clks[clks[i].id] = clk;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
agilex_clk_register_pll(const struct stratix10_pll_clock * clks,int nums,struct stratix10_clock_data * data)383*4882a593Smuzhiyun static int agilex_clk_register_pll(const struct stratix10_pll_clock *clks,
384*4882a593Smuzhiyun int nums, struct stratix10_clock_data *data)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct clk *clk;
387*4882a593Smuzhiyun void __iomem *base = data->base;
388*4882a593Smuzhiyun int i;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun for (i = 0; i < nums; i++) {
391*4882a593Smuzhiyun clk = agilex_register_pll(&clks[i], base);
392*4882a593Smuzhiyun if (IS_ERR(clk)) {
393*4882a593Smuzhiyun pr_err("%s: failed to register clock %s\n",
394*4882a593Smuzhiyun __func__, clks[i].name);
395*4882a593Smuzhiyun continue;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun data->clk_data.clks[clks[i].id] = clk;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
__socfpga_agilex_clk_init(struct platform_device * pdev,int nr_clks)403*4882a593Smuzhiyun static struct stratix10_clock_data *__socfpga_agilex_clk_init(struct platform_device *pdev,
404*4882a593Smuzhiyun int nr_clks)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
407*4882a593Smuzhiyun struct device *dev = &pdev->dev;
408*4882a593Smuzhiyun struct stratix10_clock_data *clk_data;
409*4882a593Smuzhiyun struct clk **clk_table;
410*4882a593Smuzhiyun struct resource *res;
411*4882a593Smuzhiyun void __iomem *base;
412*4882a593Smuzhiyun int ret;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
415*4882a593Smuzhiyun base = devm_ioremap_resource(dev, res);
416*4882a593Smuzhiyun if (IS_ERR(base))
417*4882a593Smuzhiyun return ERR_CAST(base);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun clk_data = devm_kzalloc(dev, sizeof(*clk_data), GFP_KERNEL);
420*4882a593Smuzhiyun if (!clk_data)
421*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun clk_data->base = base;
424*4882a593Smuzhiyun clk_table = devm_kcalloc(dev, nr_clks, sizeof(*clk_table), GFP_KERNEL);
425*4882a593Smuzhiyun if (!clk_table)
426*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun clk_data->clk_data.clks = clk_table;
429*4882a593Smuzhiyun clk_data->clk_data.clk_num = nr_clks;
430*4882a593Smuzhiyun ret = of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data->clk_data);
431*4882a593Smuzhiyun if (ret)
432*4882a593Smuzhiyun return ERR_PTR(ret);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return clk_data;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
agilex_clkmgr_probe(struct platform_device * pdev)437*4882a593Smuzhiyun static int agilex_clkmgr_probe(struct platform_device *pdev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct stratix10_clock_data *clk_data;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun clk_data = __socfpga_agilex_clk_init(pdev, AGILEX_NUM_CLKS);
442*4882a593Smuzhiyun if (IS_ERR(clk_data))
443*4882a593Smuzhiyun return PTR_ERR(clk_data);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun agilex_clk_register_pll(agilex_pll_clks, ARRAY_SIZE(agilex_pll_clks), clk_data);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun agilex_clk_register_c_perip(agilex_main_perip_c_clks,
448*4882a593Smuzhiyun ARRAY_SIZE(agilex_main_perip_c_clks), clk_data);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun agilex_clk_register_cnt_perip(agilex_main_perip_cnt_clks,
451*4882a593Smuzhiyun ARRAY_SIZE(agilex_main_perip_cnt_clks),
452*4882a593Smuzhiyun clk_data);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun agilex_clk_register_gate(agilex_gate_clks, ARRAY_SIZE(agilex_gate_clks),
455*4882a593Smuzhiyun clk_data);
456*4882a593Smuzhiyun return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static const struct of_device_id agilex_clkmgr_match_table[] = {
460*4882a593Smuzhiyun { .compatible = "intel,agilex-clkmgr",
461*4882a593Smuzhiyun .data = agilex_clkmgr_probe },
462*4882a593Smuzhiyun { }
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static struct platform_driver agilex_clkmgr_driver = {
466*4882a593Smuzhiyun .probe = agilex_clkmgr_probe,
467*4882a593Smuzhiyun .driver = {
468*4882a593Smuzhiyun .name = "agilex-clkmgr",
469*4882a593Smuzhiyun .suppress_bind_attrs = true,
470*4882a593Smuzhiyun .of_match_table = agilex_clkmgr_match_table,
471*4882a593Smuzhiyun },
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
agilex_clk_init(void)474*4882a593Smuzhiyun static int __init agilex_clk_init(void)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun return platform_driver_register(&agilex_clkmgr_driver);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun core_initcall(agilex_clk_init);
479