1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Clock tree for CSR SiRFAtlas7
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/reset-controller.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define SIRFSOC_CLKC_MEMPLL_AB_FREQ 0x0000
17*4882a593Smuzhiyun #define SIRFSOC_CLKC_MEMPLL_AB_SSC 0x0004
18*4882a593Smuzhiyun #define SIRFSOC_CLKC_MEMPLL_AB_CTRL0 0x0008
19*4882a593Smuzhiyun #define SIRFSOC_CLKC_MEMPLL_AB_CTRL1 0x000c
20*4882a593Smuzhiyun #define SIRFSOC_CLKC_MEMPLL_AB_STATUS 0x0010
21*4882a593Smuzhiyun #define SIRFSOC_CLKC_MEMPLL_AB_SSRAM_ADDR 0x0014
22*4882a593Smuzhiyun #define SIRFSOC_CLKC_MEMPLL_AB_SSRAM_DATA 0x0018
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPUPLL_AB_FREQ 0x001c
25*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPUPLL_AB_SSC 0x0020
26*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPUPLL_AB_CTRL0 0x0024
27*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPUPLL_AB_CTRL1 0x0028
28*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPUPLL_AB_STATUS 0x002c
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS0PLL_AB_FREQ 0x0030
31*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS0PLL_AB_SSC 0x0034
32*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS0PLL_AB_CTRL0 0x0038
33*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS0PLL_AB_CTRL1 0x003c
34*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS0PLL_AB_STATUS 0x0040
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS1PLL_AB_FREQ 0x0044
37*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS1PLL_AB_SSC 0x0048
38*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS1PLL_AB_CTRL0 0x004c
39*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS1PLL_AB_CTRL1 0x0050
40*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS1PLL_AB_STATUS 0x0054
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS2PLL_AB_FREQ 0x0058
43*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS2PLL_AB_SSC 0x005c
44*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS2PLL_AB_CTRL0 0x0060
45*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS2PLL_AB_CTRL1 0x0064
46*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS2PLL_AB_STATUS 0x0068
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS3PLL_AB_FREQ 0x006c
49*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS3PLL_AB_SSC 0x0070
50*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS3PLL_AB_CTRL0 0x0074
51*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS3PLL_AB_CTRL1 0x0078
52*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS3PLL_AB_STATUS 0x007c
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SIRFSOC_ABPLL_CTRL0_SSEN 0x00001000
55*4882a593Smuzhiyun #define SIRFSOC_ABPLL_CTRL0_BYPASS 0x00000010
56*4882a593Smuzhiyun #define SIRFSOC_ABPLL_CTRL0_RESET 0x00000001
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SIRFSOC_CLKC_AUDIO_DTO_INC 0x0088
59*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_DTO_INC 0x008c
60*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_DTO_INC 0x0090
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SIRFSOC_CLKC_AUDIO_DTO_SRC 0x0094
63*4882a593Smuzhiyun #define SIRFSOC_CLKC_AUDIO_DTO_ENA 0x0098
64*4882a593Smuzhiyun #define SIRFSOC_CLKC_AUDIO_DTO_DROFF 0x009c
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_DTO_SRC 0x00a0
67*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_DTO_ENA 0x00a4
68*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_DTO_DROFF 0x00a8
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_DTO_SRC 0x00ac
71*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_DTO_ENA 0x00b0
72*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_DTO_DROFF 0x00b4
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define SIRFSOC_CLKC_I2S_CLK_SEL 0x00b8
75*4882a593Smuzhiyun #define SIRFSOC_CLKC_I2S_SEL_STAT 0x00bc
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SIRFSOC_CLKC_USBPHY_CLKDIV_CFG 0x00c0
78*4882a593Smuzhiyun #define SIRFSOC_CLKC_USBPHY_CLKDIV_ENA 0x00c4
79*4882a593Smuzhiyun #define SIRFSOC_CLKC_USBPHY_CLK_SEL 0x00c8
80*4882a593Smuzhiyun #define SIRFSOC_CLKC_USBPHY_CLK_SEL_STAT 0x00cc
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define SIRFSOC_CLKC_BTSS_CLKDIV_CFG 0x00d0
83*4882a593Smuzhiyun #define SIRFSOC_CLKC_BTSS_CLKDIV_ENA 0x00d4
84*4882a593Smuzhiyun #define SIRFSOC_CLKC_BTSS_CLK_SEL 0x00d8
85*4882a593Smuzhiyun #define SIRFSOC_CLKC_BTSS_CLK_SEL_STAT 0x00dc
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SIRFSOC_CLKC_RGMII_CLKDIV_CFG 0x00e0
88*4882a593Smuzhiyun #define SIRFSOC_CLKC_RGMII_CLKDIV_ENA 0x00e4
89*4882a593Smuzhiyun #define SIRFSOC_CLKC_RGMII_CLK_SEL 0x00e8
90*4882a593Smuzhiyun #define SIRFSOC_CLKC_RGMII_CLK_SEL_STAT 0x00ec
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPU_CLKDIV_CFG 0x00f0
93*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPU_CLKDIV_ENA 0x00f4
94*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPU_CLK_SEL 0x00f8
95*4882a593Smuzhiyun #define SIRFSOC_CLKC_CPU_CLK_SEL_STAT 0x00fc
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY01_CLKDIV_CFG 0x0100
98*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY01_CLKDIV_ENA 0x0104
99*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY01_CLK_SEL 0x0108
100*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY01_CLK_SEL_STAT 0x010c
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY23_CLKDIV_CFG 0x0110
103*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY23_CLKDIV_ENA 0x0114
104*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY23_CLK_SEL 0x0118
105*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY23_CLK_SEL_STAT 0x011c
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY45_CLKDIV_CFG 0x0120
108*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY45_CLKDIV_ENA 0x0124
109*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY45_CLK_SEL 0x0128
110*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY45_CLK_SEL_STAT 0x012c
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY67_CLKDIV_CFG 0x0130
113*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY67_CLKDIV_ENA 0x0134
114*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY67_CLK_SEL 0x0138
115*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDPHY67_CLK_SEL_STAT 0x013c
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define SIRFSOC_CLKC_CAN_CLKDIV_CFG 0x0140
118*4882a593Smuzhiyun #define SIRFSOC_CLKC_CAN_CLKDIV_ENA 0x0144
119*4882a593Smuzhiyun #define SIRFSOC_CLKC_CAN_CLK_SEL 0x0148
120*4882a593Smuzhiyun #define SIRFSOC_CLKC_CAN_CLK_SEL_STAT 0x014c
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define SIRFSOC_CLKC_DEINT_CLKDIV_CFG 0x0150
123*4882a593Smuzhiyun #define SIRFSOC_CLKC_DEINT_CLKDIV_ENA 0x0154
124*4882a593Smuzhiyun #define SIRFSOC_CLKC_DEINT_CLK_SEL 0x0158
125*4882a593Smuzhiyun #define SIRFSOC_CLKC_DEINT_CLK_SEL_STAT 0x015c
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define SIRFSOC_CLKC_NAND_CLKDIV_CFG 0x0160
128*4882a593Smuzhiyun #define SIRFSOC_CLKC_NAND_CLKDIV_ENA 0x0164
129*4882a593Smuzhiyun #define SIRFSOC_CLKC_NAND_CLK_SEL 0x0168
130*4882a593Smuzhiyun #define SIRFSOC_CLKC_NAND_CLK_SEL_STAT 0x016c
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_CLKDIV_CFG 0x0170
133*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_CLKDIV_ENA 0x0174
134*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_CLK_SEL 0x0178
135*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP0_CLK_SEL_STAT 0x017c
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_CLKDIV_CFG 0x0180
138*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_CLKDIV_ENA 0x0184
139*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_CLK_SEL 0x0188
140*4882a593Smuzhiyun #define SIRFSOC_CLKC_DISP1_CLK_SEL_STAT 0x018c
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define SIRFSOC_CLKC_GPU_CLKDIV_CFG 0x0190
143*4882a593Smuzhiyun #define SIRFSOC_CLKC_GPU_CLKDIV_ENA 0x0194
144*4882a593Smuzhiyun #define SIRFSOC_CLKC_GPU_CLK_SEL 0x0198
145*4882a593Smuzhiyun #define SIRFSOC_CLKC_GPU_CLK_SEL_STAT 0x019c
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define SIRFSOC_CLKC_GNSS_CLKDIV_CFG 0x01a0
148*4882a593Smuzhiyun #define SIRFSOC_CLKC_GNSS_CLKDIV_ENA 0x01a4
149*4882a593Smuzhiyun #define SIRFSOC_CLKC_GNSS_CLK_SEL 0x01a8
150*4882a593Smuzhiyun #define SIRFSOC_CLKC_GNSS_CLK_SEL_STAT 0x01ac
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define SIRFSOC_CLKC_SHARED_DIVIDER_CFG0 0x01b0
153*4882a593Smuzhiyun #define SIRFSOC_CLKC_SHARED_DIVIDER_CFG1 0x01b4
154*4882a593Smuzhiyun #define SIRFSOC_CLKC_SHARED_DIVIDER_ENA 0x01b8
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS_CLK_SEL 0x01bc
157*4882a593Smuzhiyun #define SIRFSOC_CLKC_SYS_CLK_SEL_STAT 0x01c0
158*4882a593Smuzhiyun #define SIRFSOC_CLKC_IO_CLK_SEL 0x01c4
159*4882a593Smuzhiyun #define SIRFSOC_CLKC_IO_CLK_SEL_STAT 0x01c8
160*4882a593Smuzhiyun #define SIRFSOC_CLKC_G2D_CLK_SEL 0x01cc
161*4882a593Smuzhiyun #define SIRFSOC_CLKC_G2D_CLK_SEL_STAT 0x01d0
162*4882a593Smuzhiyun #define SIRFSOC_CLKC_JPENC_CLK_SEL 0x01d4
163*4882a593Smuzhiyun #define SIRFSOC_CLKC_JPENC_CLK_SEL_STAT 0x01d8
164*4882a593Smuzhiyun #define SIRFSOC_CLKC_VDEC_CLK_SEL 0x01dc
165*4882a593Smuzhiyun #define SIRFSOC_CLKC_VDEC_CLK_SEL_STAT 0x01e0
166*4882a593Smuzhiyun #define SIRFSOC_CLKC_GMAC_CLK_SEL 0x01e4
167*4882a593Smuzhiyun #define SIRFSOC_CLKC_GMAC_CLK_SEL_STAT 0x01e8
168*4882a593Smuzhiyun #define SIRFSOC_CLKC_USB_CLK_SEL 0x01ec
169*4882a593Smuzhiyun #define SIRFSOC_CLKC_USB_CLK_SEL_STAT 0x01f0
170*4882a593Smuzhiyun #define SIRFSOC_CLKC_KAS_CLK_SEL 0x01f4
171*4882a593Smuzhiyun #define SIRFSOC_CLKC_KAS_CLK_SEL_STAT 0x01f8
172*4882a593Smuzhiyun #define SIRFSOC_CLKC_SEC_CLK_SEL 0x01fc
173*4882a593Smuzhiyun #define SIRFSOC_CLKC_SEC_CLK_SEL_STAT 0x0200
174*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDR_CLK_SEL 0x0204
175*4882a593Smuzhiyun #define SIRFSOC_CLKC_SDR_CLK_SEL_STAT 0x0208
176*4882a593Smuzhiyun #define SIRFSOC_CLKC_VIP_CLK_SEL 0x020c
177*4882a593Smuzhiyun #define SIRFSOC_CLKC_VIP_CLK_SEL_STAT 0x0210
178*4882a593Smuzhiyun #define SIRFSOC_CLKC_NOCD_CLK_SEL 0x0214
179*4882a593Smuzhiyun #define SIRFSOC_CLKC_NOCD_CLK_SEL_STAT 0x0218
180*4882a593Smuzhiyun #define SIRFSOC_CLKC_NOCR_CLK_SEL 0x021c
181*4882a593Smuzhiyun #define SIRFSOC_CLKC_NOCR_CLK_SEL_STAT 0x0220
182*4882a593Smuzhiyun #define SIRFSOC_CLKC_TPIU_CLK_SEL 0x0224
183*4882a593Smuzhiyun #define SIRFSOC_CLKC_TPIU_CLK_SEL_STAT 0x0228
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define SIRFSOC_CLKC_ROOT_CLK_EN0_SET 0x022c
186*4882a593Smuzhiyun #define SIRFSOC_CLKC_ROOT_CLK_EN0_CLR 0x0230
187*4882a593Smuzhiyun #define SIRFSOC_CLKC_ROOT_CLK_EN0_STAT 0x0234
188*4882a593Smuzhiyun #define SIRFSOC_CLKC_ROOT_CLK_EN1_SET 0x0238
189*4882a593Smuzhiyun #define SIRFSOC_CLKC_ROOT_CLK_EN1_CLR 0x023c
190*4882a593Smuzhiyun #define SIRFSOC_CLKC_ROOT_CLK_EN1_STAT 0x0240
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN0_SET 0x0244
193*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN0_CLR 0x0248
194*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN0_STAT 0x024c
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define SIRFSOC_CLKC_RSTC_A7_SW_RST 0x0308
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN1_SET 0x04a0
199*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN2_SET 0x04b8
200*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN3_SET 0x04d0
201*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN4_SET 0x04e8
202*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN5_SET 0x0500
203*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN6_SET 0x0518
204*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN7_SET 0x0530
205*4882a593Smuzhiyun #define SIRFSOC_CLKC_LEAF_CLK_EN8_SET 0x0548
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define SIRFSOC_NOC_CLK_IDLEREQ_SET 0x02D0
208*4882a593Smuzhiyun #define SIRFSOC_NOC_CLK_IDLEREQ_CLR 0x02D4
209*4882a593Smuzhiyun #define SIRFSOC_NOC_CLK_SLVRDY_SET 0x02E8
210*4882a593Smuzhiyun #define SIRFSOC_NOC_CLK_SLVRDY_CLR 0x02EC
211*4882a593Smuzhiyun #define SIRFSOC_NOC_CLK_IDLE_STATUS 0x02F4
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct clk_pll {
214*4882a593Smuzhiyun struct clk_hw hw;
215*4882a593Smuzhiyun u16 regofs; /* register offset */
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun #define to_pllclk(_hw) container_of(_hw, struct clk_pll, hw)
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun struct clk_dto {
220*4882a593Smuzhiyun struct clk_hw hw;
221*4882a593Smuzhiyun u16 inc_offset; /* dto increment offset */
222*4882a593Smuzhiyun u16 src_offset; /* dto src offset */
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun #define to_dtoclk(_hw) container_of(_hw, struct clk_dto, hw)
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun enum clk_unit_type {
227*4882a593Smuzhiyun CLK_UNIT_NOC_OTHER,
228*4882a593Smuzhiyun CLK_UNIT_NOC_CLOCK,
229*4882a593Smuzhiyun CLK_UNIT_NOC_SOCKET,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun struct clk_unit {
233*4882a593Smuzhiyun struct clk_hw hw;
234*4882a593Smuzhiyun u16 regofs;
235*4882a593Smuzhiyun u16 bit;
236*4882a593Smuzhiyun u32 type;
237*4882a593Smuzhiyun u8 idle_bit;
238*4882a593Smuzhiyun spinlock_t *lock;
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun #define to_unitclk(_hw) container_of(_hw, struct clk_unit, hw)
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun struct atlas7_div_init_data {
243*4882a593Smuzhiyun const char *div_name;
244*4882a593Smuzhiyun const char *parent_name;
245*4882a593Smuzhiyun const char *gate_name;
246*4882a593Smuzhiyun unsigned long flags;
247*4882a593Smuzhiyun u8 divider_flags;
248*4882a593Smuzhiyun u8 gate_flags;
249*4882a593Smuzhiyun u32 div_offset;
250*4882a593Smuzhiyun u8 shift;
251*4882a593Smuzhiyun u8 width;
252*4882a593Smuzhiyun u32 gate_offset;
253*4882a593Smuzhiyun u8 gate_bit;
254*4882a593Smuzhiyun spinlock_t *lock;
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun struct atlas7_mux_init_data {
258*4882a593Smuzhiyun const char *mux_name;
259*4882a593Smuzhiyun const char * const *parent_names;
260*4882a593Smuzhiyun u8 parent_num;
261*4882a593Smuzhiyun unsigned long flags;
262*4882a593Smuzhiyun u8 mux_flags;
263*4882a593Smuzhiyun u32 mux_offset;
264*4882a593Smuzhiyun u8 shift;
265*4882a593Smuzhiyun u8 width;
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun struct atlas7_unit_init_data {
269*4882a593Smuzhiyun u32 index;
270*4882a593Smuzhiyun const char *unit_name;
271*4882a593Smuzhiyun const char *parent_name;
272*4882a593Smuzhiyun unsigned long flags;
273*4882a593Smuzhiyun u32 regofs;
274*4882a593Smuzhiyun u8 bit;
275*4882a593Smuzhiyun u32 type;
276*4882a593Smuzhiyun u8 idle_bit;
277*4882a593Smuzhiyun spinlock_t *lock;
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun struct atlas7_reset_desc {
281*4882a593Smuzhiyun const char *name;
282*4882a593Smuzhiyun u32 clk_ofs;
283*4882a593Smuzhiyun u8 clk_bit;
284*4882a593Smuzhiyun u32 rst_ofs;
285*4882a593Smuzhiyun u8 rst_bit;
286*4882a593Smuzhiyun spinlock_t *lock;
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static void __iomem *sirfsoc_clk_vbase;
290*4882a593Smuzhiyun static struct clk_onecell_data clk_data;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const struct clk_div_table pll_div_table[] = {
293*4882a593Smuzhiyun { .val = 0, .div = 1 },
294*4882a593Smuzhiyun { .val = 1, .div = 2 },
295*4882a593Smuzhiyun { .val = 2, .div = 4 },
296*4882a593Smuzhiyun { .val = 3, .div = 8 },
297*4882a593Smuzhiyun { .val = 4, .div = 16 },
298*4882a593Smuzhiyun { .val = 5, .div = 32 },
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static DEFINE_SPINLOCK(cpupll_ctrl1_lock);
302*4882a593Smuzhiyun static DEFINE_SPINLOCK(mempll_ctrl1_lock);
303*4882a593Smuzhiyun static DEFINE_SPINLOCK(sys0pll_ctrl1_lock);
304*4882a593Smuzhiyun static DEFINE_SPINLOCK(sys1pll_ctrl1_lock);
305*4882a593Smuzhiyun static DEFINE_SPINLOCK(sys2pll_ctrl1_lock);
306*4882a593Smuzhiyun static DEFINE_SPINLOCK(sys3pll_ctrl1_lock);
307*4882a593Smuzhiyun static DEFINE_SPINLOCK(usbphy_div_lock);
308*4882a593Smuzhiyun static DEFINE_SPINLOCK(btss_div_lock);
309*4882a593Smuzhiyun static DEFINE_SPINLOCK(rgmii_div_lock);
310*4882a593Smuzhiyun static DEFINE_SPINLOCK(cpu_div_lock);
311*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdphy01_div_lock);
312*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdphy23_div_lock);
313*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdphy45_div_lock);
314*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdphy67_div_lock);
315*4882a593Smuzhiyun static DEFINE_SPINLOCK(can_div_lock);
316*4882a593Smuzhiyun static DEFINE_SPINLOCK(deint_div_lock);
317*4882a593Smuzhiyun static DEFINE_SPINLOCK(nand_div_lock);
318*4882a593Smuzhiyun static DEFINE_SPINLOCK(disp0_div_lock);
319*4882a593Smuzhiyun static DEFINE_SPINLOCK(disp1_div_lock);
320*4882a593Smuzhiyun static DEFINE_SPINLOCK(gpu_div_lock);
321*4882a593Smuzhiyun static DEFINE_SPINLOCK(gnss_div_lock);
322*4882a593Smuzhiyun /* gate register shared */
323*4882a593Smuzhiyun static DEFINE_SPINLOCK(share_div_lock);
324*4882a593Smuzhiyun static DEFINE_SPINLOCK(root0_gate_lock);
325*4882a593Smuzhiyun static DEFINE_SPINLOCK(root1_gate_lock);
326*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf0_gate_lock);
327*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf1_gate_lock);
328*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf2_gate_lock);
329*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf3_gate_lock);
330*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf4_gate_lock);
331*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf5_gate_lock);
332*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf6_gate_lock);
333*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf7_gate_lock);
334*4882a593Smuzhiyun static DEFINE_SPINLOCK(leaf8_gate_lock);
335*4882a593Smuzhiyun
clkc_readl(unsigned reg)336*4882a593Smuzhiyun static inline unsigned long clkc_readl(unsigned reg)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun return readl(sirfsoc_clk_vbase + reg);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
clkc_writel(u32 val,unsigned reg)341*4882a593Smuzhiyun static inline void clkc_writel(u32 val, unsigned reg)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun writel(val, sirfsoc_clk_vbase + reg);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * ABPLL
348*4882a593Smuzhiyun * integer mode: Fvco = Fin * 2 * NF / NR
349*4882a593Smuzhiyun * Spread Spectrum mode: Fvco = Fin * SSN / NR
350*4882a593Smuzhiyun * SSN = 2^24 / (256 * ((ssdiv >> ssdepth) << ssdepth) + (ssmod << ssdepth))
351*4882a593Smuzhiyun */
pll_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)352*4882a593Smuzhiyun static unsigned long pll_clk_recalc_rate(struct clk_hw *hw,
353*4882a593Smuzhiyun unsigned long parent_rate)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun unsigned long fin = parent_rate;
356*4882a593Smuzhiyun struct clk_pll *clk = to_pllclk(hw);
357*4882a593Smuzhiyun u64 rate;
358*4882a593Smuzhiyun u32 regctrl0 = clkc_readl(clk->regofs + SIRFSOC_CLKC_MEMPLL_AB_CTRL0 -
359*4882a593Smuzhiyun SIRFSOC_CLKC_MEMPLL_AB_FREQ);
360*4882a593Smuzhiyun u32 regfreq = clkc_readl(clk->regofs);
361*4882a593Smuzhiyun u32 regssc = clkc_readl(clk->regofs + SIRFSOC_CLKC_MEMPLL_AB_SSC -
362*4882a593Smuzhiyun SIRFSOC_CLKC_MEMPLL_AB_FREQ);
363*4882a593Smuzhiyun u32 nr = (regfreq >> 16 & (BIT(3) - 1)) + 1;
364*4882a593Smuzhiyun u32 nf = (regfreq & (BIT(9) - 1)) + 1;
365*4882a593Smuzhiyun u32 ssdiv = regssc >> 8 & (BIT(12) - 1);
366*4882a593Smuzhiyun u32 ssdepth = regssc >> 20 & (BIT(2) - 1);
367*4882a593Smuzhiyun u32 ssmod = regssc & (BIT(8) - 1);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (regctrl0 & SIRFSOC_ABPLL_CTRL0_BYPASS)
370*4882a593Smuzhiyun return fin;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (regctrl0 & SIRFSOC_ABPLL_CTRL0_SSEN) {
373*4882a593Smuzhiyun rate = fin;
374*4882a593Smuzhiyun rate *= 1 << 24;
375*4882a593Smuzhiyun do_div(rate, nr);
376*4882a593Smuzhiyun do_div(rate, (256 * ((ssdiv >> ssdepth) << ssdepth)
377*4882a593Smuzhiyun + (ssmod << ssdepth)));
378*4882a593Smuzhiyun } else {
379*4882a593Smuzhiyun rate = 2 * fin;
380*4882a593Smuzhiyun rate *= nf;
381*4882a593Smuzhiyun do_div(rate, nr);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun return rate;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const struct clk_ops ab_pll_ops = {
387*4882a593Smuzhiyun .recalc_rate = pll_clk_recalc_rate,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static const char * const pll_clk_parents[] = {
391*4882a593Smuzhiyun "xin",
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct clk_init_data clk_cpupll_init = {
395*4882a593Smuzhiyun .name = "cpupll_vco",
396*4882a593Smuzhiyun .ops = &ab_pll_ops,
397*4882a593Smuzhiyun .parent_names = pll_clk_parents,
398*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(pll_clk_parents),
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static struct clk_pll clk_cpupll = {
402*4882a593Smuzhiyun .regofs = SIRFSOC_CLKC_CPUPLL_AB_FREQ,
403*4882a593Smuzhiyun .hw = {
404*4882a593Smuzhiyun .init = &clk_cpupll_init,
405*4882a593Smuzhiyun },
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const struct clk_init_data clk_mempll_init = {
409*4882a593Smuzhiyun .name = "mempll_vco",
410*4882a593Smuzhiyun .ops = &ab_pll_ops,
411*4882a593Smuzhiyun .parent_names = pll_clk_parents,
412*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(pll_clk_parents),
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static struct clk_pll clk_mempll = {
416*4882a593Smuzhiyun .regofs = SIRFSOC_CLKC_MEMPLL_AB_FREQ,
417*4882a593Smuzhiyun .hw = {
418*4882a593Smuzhiyun .init = &clk_mempll_init,
419*4882a593Smuzhiyun },
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static const struct clk_init_data clk_sys0pll_init = {
423*4882a593Smuzhiyun .name = "sys0pll_vco",
424*4882a593Smuzhiyun .ops = &ab_pll_ops,
425*4882a593Smuzhiyun .parent_names = pll_clk_parents,
426*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(pll_clk_parents),
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun static struct clk_pll clk_sys0pll = {
430*4882a593Smuzhiyun .regofs = SIRFSOC_CLKC_SYS0PLL_AB_FREQ,
431*4882a593Smuzhiyun .hw = {
432*4882a593Smuzhiyun .init = &clk_sys0pll_init,
433*4882a593Smuzhiyun },
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct clk_init_data clk_sys1pll_init = {
437*4882a593Smuzhiyun .name = "sys1pll_vco",
438*4882a593Smuzhiyun .ops = &ab_pll_ops,
439*4882a593Smuzhiyun .parent_names = pll_clk_parents,
440*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(pll_clk_parents),
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static struct clk_pll clk_sys1pll = {
444*4882a593Smuzhiyun .regofs = SIRFSOC_CLKC_SYS1PLL_AB_FREQ,
445*4882a593Smuzhiyun .hw = {
446*4882a593Smuzhiyun .init = &clk_sys1pll_init,
447*4882a593Smuzhiyun },
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static const struct clk_init_data clk_sys2pll_init = {
451*4882a593Smuzhiyun .name = "sys2pll_vco",
452*4882a593Smuzhiyun .ops = &ab_pll_ops,
453*4882a593Smuzhiyun .parent_names = pll_clk_parents,
454*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(pll_clk_parents),
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static struct clk_pll clk_sys2pll = {
458*4882a593Smuzhiyun .regofs = SIRFSOC_CLKC_SYS2PLL_AB_FREQ,
459*4882a593Smuzhiyun .hw = {
460*4882a593Smuzhiyun .init = &clk_sys2pll_init,
461*4882a593Smuzhiyun },
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun static const struct clk_init_data clk_sys3pll_init = {
465*4882a593Smuzhiyun .name = "sys3pll_vco",
466*4882a593Smuzhiyun .ops = &ab_pll_ops,
467*4882a593Smuzhiyun .parent_names = pll_clk_parents,
468*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(pll_clk_parents),
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static struct clk_pll clk_sys3pll = {
472*4882a593Smuzhiyun .regofs = SIRFSOC_CLKC_SYS3PLL_AB_FREQ,
473*4882a593Smuzhiyun .hw = {
474*4882a593Smuzhiyun .init = &clk_sys3pll_init,
475*4882a593Smuzhiyun },
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /*
479*4882a593Smuzhiyun * DTO in clkc, default enable double resolution mode
480*4882a593Smuzhiyun * double resolution mode:fout = fin * finc / 2^29
481*4882a593Smuzhiyun * normal mode:fout = fin * finc / 2^28
482*4882a593Smuzhiyun */
483*4882a593Smuzhiyun #define DTO_RESL_DOUBLE (1ULL << 29)
484*4882a593Smuzhiyun #define DTO_RESL_NORMAL (1ULL << 28)
485*4882a593Smuzhiyun
dto_clk_is_enabled(struct clk_hw * hw)486*4882a593Smuzhiyun static int dto_clk_is_enabled(struct clk_hw *hw)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct clk_dto *clk = to_dtoclk(hw);
489*4882a593Smuzhiyun int reg;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun reg = clk->src_offset + SIRFSOC_CLKC_AUDIO_DTO_ENA - SIRFSOC_CLKC_AUDIO_DTO_SRC;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return !!(clkc_readl(reg) & BIT(0));
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
dto_clk_enable(struct clk_hw * hw)496*4882a593Smuzhiyun static int dto_clk_enable(struct clk_hw *hw)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun u32 val, reg;
499*4882a593Smuzhiyun struct clk_dto *clk = to_dtoclk(hw);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun reg = clk->src_offset + SIRFSOC_CLKC_AUDIO_DTO_ENA - SIRFSOC_CLKC_AUDIO_DTO_SRC;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun val = clkc_readl(reg) | BIT(0);
504*4882a593Smuzhiyun clkc_writel(val, reg);
505*4882a593Smuzhiyun return 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
dto_clk_disable(struct clk_hw * hw)508*4882a593Smuzhiyun static void dto_clk_disable(struct clk_hw *hw)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun u32 val, reg;
511*4882a593Smuzhiyun struct clk_dto *clk = to_dtoclk(hw);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun reg = clk->src_offset + SIRFSOC_CLKC_AUDIO_DTO_ENA - SIRFSOC_CLKC_AUDIO_DTO_SRC;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun val = clkc_readl(reg) & ~BIT(0);
516*4882a593Smuzhiyun clkc_writel(val, reg);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
dto_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)519*4882a593Smuzhiyun static unsigned long dto_clk_recalc_rate(struct clk_hw *hw,
520*4882a593Smuzhiyun unsigned long parent_rate)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun u64 rate = parent_rate;
523*4882a593Smuzhiyun struct clk_dto *clk = to_dtoclk(hw);
524*4882a593Smuzhiyun u32 finc = clkc_readl(clk->inc_offset);
525*4882a593Smuzhiyun u32 droff = clkc_readl(clk->src_offset + SIRFSOC_CLKC_AUDIO_DTO_DROFF - SIRFSOC_CLKC_AUDIO_DTO_SRC);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun rate *= finc;
528*4882a593Smuzhiyun if (droff & BIT(0))
529*4882a593Smuzhiyun /* Double resolution off */
530*4882a593Smuzhiyun do_div(rate, DTO_RESL_NORMAL);
531*4882a593Smuzhiyun else
532*4882a593Smuzhiyun do_div(rate, DTO_RESL_DOUBLE);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return rate;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
dto_clk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)537*4882a593Smuzhiyun static long dto_clk_round_rate(struct clk_hw *hw, unsigned long rate,
538*4882a593Smuzhiyun unsigned long *parent_rate)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun u64 dividend = rate * DTO_RESL_DOUBLE;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun do_div(dividend, *parent_rate);
543*4882a593Smuzhiyun dividend *= *parent_rate;
544*4882a593Smuzhiyun do_div(dividend, DTO_RESL_DOUBLE);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return dividend;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
dto_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)549*4882a593Smuzhiyun static int dto_clk_set_rate(struct clk_hw *hw, unsigned long rate,
550*4882a593Smuzhiyun unsigned long parent_rate)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun u64 dividend = rate * DTO_RESL_DOUBLE;
553*4882a593Smuzhiyun struct clk_dto *clk = to_dtoclk(hw);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun do_div(dividend, parent_rate);
556*4882a593Smuzhiyun clkc_writel(0, clk->src_offset + SIRFSOC_CLKC_AUDIO_DTO_DROFF - SIRFSOC_CLKC_AUDIO_DTO_SRC);
557*4882a593Smuzhiyun clkc_writel(dividend, clk->inc_offset);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
dto_clk_get_parent(struct clk_hw * hw)562*4882a593Smuzhiyun static u8 dto_clk_get_parent(struct clk_hw *hw)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun struct clk_dto *clk = to_dtoclk(hw);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun return clkc_readl(clk->src_offset);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /*
570*4882a593Smuzhiyun * dto need CLK_SET_PARENT_GATE
571*4882a593Smuzhiyun */
dto_clk_set_parent(struct clk_hw * hw,u8 index)572*4882a593Smuzhiyun static int dto_clk_set_parent(struct clk_hw *hw, u8 index)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct clk_dto *clk = to_dtoclk(hw);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun clkc_writel(index, clk->src_offset);
577*4882a593Smuzhiyun return 0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static const struct clk_ops dto_ops = {
581*4882a593Smuzhiyun .is_enabled = dto_clk_is_enabled,
582*4882a593Smuzhiyun .enable = dto_clk_enable,
583*4882a593Smuzhiyun .disable = dto_clk_disable,
584*4882a593Smuzhiyun .recalc_rate = dto_clk_recalc_rate,
585*4882a593Smuzhiyun .round_rate = dto_clk_round_rate,
586*4882a593Smuzhiyun .set_rate = dto_clk_set_rate,
587*4882a593Smuzhiyun .get_parent = dto_clk_get_parent,
588*4882a593Smuzhiyun .set_parent = dto_clk_set_parent,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* dto parent clock as syspllvco/clk1 */
592*4882a593Smuzhiyun static const char * const audiodto_clk_parents[] = {
593*4882a593Smuzhiyun "sys0pll_clk1",
594*4882a593Smuzhiyun "sys1pll_clk1",
595*4882a593Smuzhiyun "sys3pll_clk1",
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static const struct clk_init_data clk_audiodto_init = {
599*4882a593Smuzhiyun .name = "audio_dto",
600*4882a593Smuzhiyun .ops = &dto_ops,
601*4882a593Smuzhiyun .parent_names = audiodto_clk_parents,
602*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(audiodto_clk_parents),
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static struct clk_dto clk_audio_dto = {
606*4882a593Smuzhiyun .inc_offset = SIRFSOC_CLKC_AUDIO_DTO_INC,
607*4882a593Smuzhiyun .src_offset = SIRFSOC_CLKC_AUDIO_DTO_SRC,
608*4882a593Smuzhiyun .hw = {
609*4882a593Smuzhiyun .init = &clk_audiodto_init,
610*4882a593Smuzhiyun },
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const char * const disp0dto_clk_parents[] = {
614*4882a593Smuzhiyun "sys0pll_clk1",
615*4882a593Smuzhiyun "sys1pll_clk1",
616*4882a593Smuzhiyun "sys3pll_clk1",
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static const struct clk_init_data clk_disp0dto_init = {
620*4882a593Smuzhiyun .name = "disp0_dto",
621*4882a593Smuzhiyun .ops = &dto_ops,
622*4882a593Smuzhiyun .parent_names = disp0dto_clk_parents,
623*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(disp0dto_clk_parents),
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static struct clk_dto clk_disp0_dto = {
627*4882a593Smuzhiyun .inc_offset = SIRFSOC_CLKC_DISP0_DTO_INC,
628*4882a593Smuzhiyun .src_offset = SIRFSOC_CLKC_DISP0_DTO_SRC,
629*4882a593Smuzhiyun .hw = {
630*4882a593Smuzhiyun .init = &clk_disp0dto_init,
631*4882a593Smuzhiyun },
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static const char * const disp1dto_clk_parents[] = {
635*4882a593Smuzhiyun "sys0pll_clk1",
636*4882a593Smuzhiyun "sys1pll_clk1",
637*4882a593Smuzhiyun "sys3pll_clk1",
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun static const struct clk_init_data clk_disp1dto_init = {
641*4882a593Smuzhiyun .name = "disp1_dto",
642*4882a593Smuzhiyun .ops = &dto_ops,
643*4882a593Smuzhiyun .parent_names = disp1dto_clk_parents,
644*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(disp1dto_clk_parents),
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static struct clk_dto clk_disp1_dto = {
648*4882a593Smuzhiyun .inc_offset = SIRFSOC_CLKC_DISP1_DTO_INC,
649*4882a593Smuzhiyun .src_offset = SIRFSOC_CLKC_DISP1_DTO_SRC,
650*4882a593Smuzhiyun .hw = {
651*4882a593Smuzhiyun .init = &clk_disp1dto_init,
652*4882a593Smuzhiyun },
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun static struct atlas7_div_init_data divider_list[] __initdata = {
656*4882a593Smuzhiyun /* div_name, parent_name, gate_name, clk_flag, divider_flag, gate_flag, div_offset, shift, wdith, gate_offset, bit_enable, lock */
657*4882a593Smuzhiyun { "sys0pll_qa1", "sys0pll_fixdiv", "sys0pll_a1", 0, 0, 0, SIRFSOC_CLKC_USBPHY_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_USBPHY_CLKDIV_ENA, 0, &usbphy_div_lock },
658*4882a593Smuzhiyun { "sys1pll_qa1", "sys1pll_fixdiv", "sys1pll_a1", 0, 0, 0, SIRFSOC_CLKC_USBPHY_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_USBPHY_CLKDIV_ENA, 4, &usbphy_div_lock },
659*4882a593Smuzhiyun { "sys2pll_qa1", "sys2pll_fixdiv", "sys2pll_a1", 0, 0, 0, SIRFSOC_CLKC_USBPHY_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_USBPHY_CLKDIV_ENA, 8, &usbphy_div_lock },
660*4882a593Smuzhiyun { "sys3pll_qa1", "sys3pll_fixdiv", "sys3pll_a1", 0, 0, 0, SIRFSOC_CLKC_USBPHY_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_USBPHY_CLKDIV_ENA, 12, &usbphy_div_lock },
661*4882a593Smuzhiyun { "sys0pll_qa2", "sys0pll_fixdiv", "sys0pll_a2", 0, 0, 0, SIRFSOC_CLKC_BTSS_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_BTSS_CLKDIV_ENA, 0, &btss_div_lock },
662*4882a593Smuzhiyun { "sys1pll_qa2", "sys1pll_fixdiv", "sys1pll_a2", 0, 0, 0, SIRFSOC_CLKC_BTSS_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_BTSS_CLKDIV_ENA, 4, &btss_div_lock },
663*4882a593Smuzhiyun { "sys2pll_qa2", "sys2pll_fixdiv", "sys2pll_a2", 0, 0, 0, SIRFSOC_CLKC_BTSS_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_BTSS_CLKDIV_ENA, 8, &btss_div_lock },
664*4882a593Smuzhiyun { "sys3pll_qa2", "sys3pll_fixdiv", "sys3pll_a2", 0, 0, 0, SIRFSOC_CLKC_BTSS_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_BTSS_CLKDIV_ENA, 12, &btss_div_lock },
665*4882a593Smuzhiyun { "sys0pll_qa3", "sys0pll_fixdiv", "sys0pll_a3", 0, 0, 0, SIRFSOC_CLKC_RGMII_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_RGMII_CLKDIV_ENA, 0, &rgmii_div_lock },
666*4882a593Smuzhiyun { "sys1pll_qa3", "sys1pll_fixdiv", "sys1pll_a3", 0, 0, 0, SIRFSOC_CLKC_RGMII_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_RGMII_CLKDIV_ENA, 4, &rgmii_div_lock },
667*4882a593Smuzhiyun { "sys2pll_qa3", "sys2pll_fixdiv", "sys2pll_a3", 0, 0, 0, SIRFSOC_CLKC_RGMII_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_RGMII_CLKDIV_ENA, 8, &rgmii_div_lock },
668*4882a593Smuzhiyun { "sys3pll_qa3", "sys3pll_fixdiv", "sys3pll_a3", 0, 0, 0, SIRFSOC_CLKC_RGMII_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_RGMII_CLKDIV_ENA, 12, &rgmii_div_lock },
669*4882a593Smuzhiyun { "sys0pll_qa4", "sys0pll_fixdiv", "sys0pll_a4", 0, 0, 0, SIRFSOC_CLKC_CPU_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_CPU_CLKDIV_ENA, 0, &cpu_div_lock },
670*4882a593Smuzhiyun { "sys1pll_qa4", "sys1pll_fixdiv", "sys1pll_a4", 0, 0, CLK_IGNORE_UNUSED, SIRFSOC_CLKC_CPU_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_CPU_CLKDIV_ENA, 4, &cpu_div_lock },
671*4882a593Smuzhiyun { "sys0pll_qa5", "sys0pll_fixdiv", "sys0pll_a5", 0, 0, 0, SIRFSOC_CLKC_SDPHY01_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_SDPHY01_CLKDIV_ENA, 0, &sdphy01_div_lock },
672*4882a593Smuzhiyun { "sys1pll_qa5", "sys1pll_fixdiv", "sys1pll_a5", 0, 0, 0, SIRFSOC_CLKC_SDPHY01_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_SDPHY01_CLKDIV_ENA, 4, &sdphy01_div_lock },
673*4882a593Smuzhiyun { "sys2pll_qa5", "sys2pll_fixdiv", "sys2pll_a5", 0, 0, 0, SIRFSOC_CLKC_SDPHY01_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_SDPHY01_CLKDIV_ENA, 8, &sdphy01_div_lock },
674*4882a593Smuzhiyun { "sys3pll_qa5", "sys3pll_fixdiv", "sys3pll_a5", 0, 0, 0, SIRFSOC_CLKC_SDPHY01_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_SDPHY01_CLKDIV_ENA, 12, &sdphy01_div_lock },
675*4882a593Smuzhiyun { "sys0pll_qa6", "sys0pll_fixdiv", "sys0pll_a6", 0, 0, 0, SIRFSOC_CLKC_SDPHY23_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_SDPHY23_CLKDIV_ENA, 0, &sdphy23_div_lock },
676*4882a593Smuzhiyun { "sys1pll_qa6", "sys1pll_fixdiv", "sys1pll_a6", 0, 0, 0, SIRFSOC_CLKC_SDPHY23_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_SDPHY23_CLKDIV_ENA, 4, &sdphy23_div_lock },
677*4882a593Smuzhiyun { "sys2pll_qa6", "sys2pll_fixdiv", "sys2pll_a6", 0, 0, 0, SIRFSOC_CLKC_SDPHY23_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_SDPHY23_CLKDIV_ENA, 8, &sdphy23_div_lock },
678*4882a593Smuzhiyun { "sys3pll_qa6", "sys3pll_fixdiv", "sys3pll_a6", 0, 0, 0, SIRFSOC_CLKC_SDPHY23_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_SDPHY23_CLKDIV_ENA, 12, &sdphy23_div_lock },
679*4882a593Smuzhiyun { "sys0pll_qa7", "sys0pll_fixdiv", "sys0pll_a7", 0, 0, 0, SIRFSOC_CLKC_SDPHY45_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_SDPHY45_CLKDIV_ENA, 0, &sdphy45_div_lock },
680*4882a593Smuzhiyun { "sys1pll_qa7", "sys1pll_fixdiv", "sys1pll_a7", 0, 0, 0, SIRFSOC_CLKC_SDPHY45_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_SDPHY45_CLKDIV_ENA, 4, &sdphy45_div_lock },
681*4882a593Smuzhiyun { "sys2pll_qa7", "sys2pll_fixdiv", "sys2pll_a7", 0, 0, 0, SIRFSOC_CLKC_SDPHY45_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_SDPHY45_CLKDIV_ENA, 8, &sdphy45_div_lock },
682*4882a593Smuzhiyun { "sys3pll_qa7", "sys3pll_fixdiv", "sys3pll_a7", 0, 0, 0, SIRFSOC_CLKC_SDPHY45_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_SDPHY45_CLKDIV_ENA, 12, &sdphy45_div_lock },
683*4882a593Smuzhiyun { "sys0pll_qa8", "sys0pll_fixdiv", "sys0pll_a8", 0, 0, 0, SIRFSOC_CLKC_SDPHY67_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_SDPHY67_CLKDIV_ENA, 0, &sdphy67_div_lock },
684*4882a593Smuzhiyun { "sys1pll_qa8", "sys1pll_fixdiv", "sys1pll_a8", 0, 0, 0, SIRFSOC_CLKC_SDPHY67_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_SDPHY67_CLKDIV_ENA, 4, &sdphy67_div_lock },
685*4882a593Smuzhiyun { "sys2pll_qa8", "sys2pll_fixdiv", "sys2pll_a8", 0, 0, 0, SIRFSOC_CLKC_SDPHY67_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_SDPHY67_CLKDIV_ENA, 8, &sdphy67_div_lock },
686*4882a593Smuzhiyun { "sys3pll_qa8", "sys3pll_fixdiv", "sys3pll_a8", 0, 0, 0, SIRFSOC_CLKC_SDPHY67_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_SDPHY67_CLKDIV_ENA, 12, &sdphy67_div_lock },
687*4882a593Smuzhiyun { "sys0pll_qa9", "sys0pll_fixdiv", "sys0pll_a9", 0, 0, 0, SIRFSOC_CLKC_CAN_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_CAN_CLKDIV_ENA, 0, &can_div_lock },
688*4882a593Smuzhiyun { "sys1pll_qa9", "sys1pll_fixdiv", "sys1pll_a9", 0, 0, 0, SIRFSOC_CLKC_CAN_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_CAN_CLKDIV_ENA, 4, &can_div_lock },
689*4882a593Smuzhiyun { "sys2pll_qa9", "sys2pll_fixdiv", "sys2pll_a9", 0, 0, 0, SIRFSOC_CLKC_CAN_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_CAN_CLKDIV_ENA, 8, &can_div_lock },
690*4882a593Smuzhiyun { "sys3pll_qa9", "sys3pll_fixdiv", "sys3pll_a9", 0, 0, 0, SIRFSOC_CLKC_CAN_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_CAN_CLKDIV_ENA, 12, &can_div_lock },
691*4882a593Smuzhiyun { "sys0pll_qa10", "sys0pll_fixdiv", "sys0pll_a10", 0, 0, 0, SIRFSOC_CLKC_DEINT_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_DEINT_CLKDIV_ENA, 0, &deint_div_lock },
692*4882a593Smuzhiyun { "sys1pll_qa10", "sys1pll_fixdiv", "sys1pll_a10", 0, 0, 0, SIRFSOC_CLKC_DEINT_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_DEINT_CLKDIV_ENA, 4, &deint_div_lock },
693*4882a593Smuzhiyun { "sys2pll_qa10", "sys2pll_fixdiv", "sys2pll_a10", 0, 0, 0, SIRFSOC_CLKC_DEINT_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_DEINT_CLKDIV_ENA, 8, &deint_div_lock },
694*4882a593Smuzhiyun { "sys3pll_qa10", "sys3pll_fixdiv", "sys3pll_a10", 0, 0, 0, SIRFSOC_CLKC_DEINT_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_DEINT_CLKDIV_ENA, 12, &deint_div_lock },
695*4882a593Smuzhiyun { "sys0pll_qa11", "sys0pll_fixdiv", "sys0pll_a11", 0, 0, 0, SIRFSOC_CLKC_NAND_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_NAND_CLKDIV_ENA, 0, &nand_div_lock },
696*4882a593Smuzhiyun { "sys1pll_qa11", "sys1pll_fixdiv", "sys1pll_a11", 0, 0, 0, SIRFSOC_CLKC_NAND_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_NAND_CLKDIV_ENA, 4, &nand_div_lock },
697*4882a593Smuzhiyun { "sys2pll_qa11", "sys2pll_fixdiv", "sys2pll_a11", 0, 0, 0, SIRFSOC_CLKC_NAND_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_NAND_CLKDIV_ENA, 8, &nand_div_lock },
698*4882a593Smuzhiyun { "sys3pll_qa11", "sys3pll_fixdiv", "sys3pll_a11", 0, 0, 0, SIRFSOC_CLKC_NAND_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_NAND_CLKDIV_ENA, 12, &nand_div_lock },
699*4882a593Smuzhiyun { "sys0pll_qa12", "sys0pll_fixdiv", "sys0pll_a12", 0, 0, 0, SIRFSOC_CLKC_DISP0_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_DISP0_CLKDIV_ENA, 0, &disp0_div_lock },
700*4882a593Smuzhiyun { "sys1pll_qa12", "sys1pll_fixdiv", "sys1pll_a12", 0, 0, 0, SIRFSOC_CLKC_DISP0_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_DISP0_CLKDIV_ENA, 4, &disp0_div_lock },
701*4882a593Smuzhiyun { "sys2pll_qa12", "sys2pll_fixdiv", "sys2pll_a12", 0, 0, 0, SIRFSOC_CLKC_DISP0_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_DISP0_CLKDIV_ENA, 8, &disp0_div_lock },
702*4882a593Smuzhiyun { "sys3pll_qa12", "sys3pll_fixdiv", "sys3pll_a12", 0, 0, 0, SIRFSOC_CLKC_DISP0_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_DISP0_CLKDIV_ENA, 12, &disp0_div_lock },
703*4882a593Smuzhiyun { "sys0pll_qa13", "sys0pll_fixdiv", "sys0pll_a13", 0, 0, 0, SIRFSOC_CLKC_DISP1_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_DISP1_CLKDIV_ENA, 0, &disp1_div_lock },
704*4882a593Smuzhiyun { "sys1pll_qa13", "sys1pll_fixdiv", "sys1pll_a13", 0, 0, 0, SIRFSOC_CLKC_DISP1_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_DISP1_CLKDIV_ENA, 4, &disp1_div_lock },
705*4882a593Smuzhiyun { "sys2pll_qa13", "sys2pll_fixdiv", "sys2pll_a13", 0, 0, 0, SIRFSOC_CLKC_DISP1_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_DISP1_CLKDIV_ENA, 8, &disp1_div_lock },
706*4882a593Smuzhiyun { "sys3pll_qa13", "sys3pll_fixdiv", "sys3pll_a13", 0, 0, 0, SIRFSOC_CLKC_DISP1_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_DISP1_CLKDIV_ENA, 12, &disp1_div_lock },
707*4882a593Smuzhiyun { "sys0pll_qa14", "sys0pll_fixdiv", "sys0pll_a14", 0, 0, 0, SIRFSOC_CLKC_GPU_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_GPU_CLKDIV_ENA, 0, &gpu_div_lock },
708*4882a593Smuzhiyun { "sys1pll_qa14", "sys1pll_fixdiv", "sys1pll_a14", 0, 0, 0, SIRFSOC_CLKC_GPU_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_GPU_CLKDIV_ENA, 4, &gpu_div_lock },
709*4882a593Smuzhiyun { "sys2pll_qa14", "sys2pll_fixdiv", "sys2pll_a14", 0, 0, 0, SIRFSOC_CLKC_GPU_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_GPU_CLKDIV_ENA, 8, &gpu_div_lock },
710*4882a593Smuzhiyun { "sys3pll_qa14", "sys3pll_fixdiv", "sys3pll_a14", 0, 0, 0, SIRFSOC_CLKC_GPU_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_GPU_CLKDIV_ENA, 12, &gpu_div_lock },
711*4882a593Smuzhiyun { "sys0pll_qa15", "sys0pll_fixdiv", "sys0pll_a15", 0, 0, 0, SIRFSOC_CLKC_GNSS_CLKDIV_CFG, 0, 6, SIRFSOC_CLKC_GNSS_CLKDIV_ENA, 0, &gnss_div_lock },
712*4882a593Smuzhiyun { "sys1pll_qa15", "sys1pll_fixdiv", "sys1pll_a15", 0, 0, 0, SIRFSOC_CLKC_GNSS_CLKDIV_CFG, 8, 6, SIRFSOC_CLKC_GNSS_CLKDIV_ENA, 4, &gnss_div_lock },
713*4882a593Smuzhiyun { "sys2pll_qa15", "sys2pll_fixdiv", "sys2pll_a15", 0, 0, 0, SIRFSOC_CLKC_GNSS_CLKDIV_CFG, 16, 6, SIRFSOC_CLKC_GNSS_CLKDIV_ENA, 8, &gnss_div_lock },
714*4882a593Smuzhiyun { "sys3pll_qa15", "sys3pll_fixdiv", "sys3pll_a15", 0, 0, 0, SIRFSOC_CLKC_GNSS_CLKDIV_CFG, 24, 6, SIRFSOC_CLKC_GNSS_CLKDIV_ENA, 12, &gnss_div_lock },
715*4882a593Smuzhiyun { "sys1pll_qa18", "sys1pll_fixdiv", "sys1pll_a18", 0, 0, 0, SIRFSOC_CLKC_SHARED_DIVIDER_CFG0, 24, 6, SIRFSOC_CLKC_SHARED_DIVIDER_ENA, 12, &share_div_lock },
716*4882a593Smuzhiyun { "sys1pll_qa19", "sys1pll_fixdiv", "sys1pll_a19", 0, 0, CLK_IGNORE_UNUSED, SIRFSOC_CLKC_SHARED_DIVIDER_CFG0, 16, 6, SIRFSOC_CLKC_SHARED_DIVIDER_ENA, 8, &share_div_lock },
717*4882a593Smuzhiyun { "sys1pll_qa20", "sys1pll_fixdiv", "sys1pll_a20", 0, 0, 0, SIRFSOC_CLKC_SHARED_DIVIDER_CFG0, 8, 6, SIRFSOC_CLKC_SHARED_DIVIDER_ENA, 4, &share_div_lock },
718*4882a593Smuzhiyun { "sys2pll_qa20", "sys2pll_fixdiv", "sys2pll_a20", 0, 0, 0, SIRFSOC_CLKC_SHARED_DIVIDER_CFG0, 0, 6, SIRFSOC_CLKC_SHARED_DIVIDER_ENA, 0, &share_div_lock },
719*4882a593Smuzhiyun { "sys1pll_qa17", "sys1pll_fixdiv", "sys1pll_a17", 0, 0, CLK_IGNORE_UNUSED, SIRFSOC_CLKC_SHARED_DIVIDER_CFG1, 8, 6, SIRFSOC_CLKC_SHARED_DIVIDER_ENA, 20, &share_div_lock },
720*4882a593Smuzhiyun { "sys0pll_qa20", "sys0pll_fixdiv", "sys0pll_a20", 0, 0, 0, SIRFSOC_CLKC_SHARED_DIVIDER_CFG1, 0, 6, SIRFSOC_CLKC_SHARED_DIVIDER_ENA, 16, &share_div_lock },
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun static const char * const i2s_clk_parents[] = {
724*4882a593Smuzhiyun "xin",
725*4882a593Smuzhiyun "xinw",
726*4882a593Smuzhiyun "audio_dto",
727*4882a593Smuzhiyun /* "pwm_i2s01" */
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static const char * const usbphy_clk_parents[] = {
731*4882a593Smuzhiyun "xin",
732*4882a593Smuzhiyun "xinw",
733*4882a593Smuzhiyun "sys0pll_a1",
734*4882a593Smuzhiyun "sys1pll_a1",
735*4882a593Smuzhiyun "sys2pll_a1",
736*4882a593Smuzhiyun "sys3pll_a1",
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static const char * const btss_clk_parents[] = {
740*4882a593Smuzhiyun "xin",
741*4882a593Smuzhiyun "xinw",
742*4882a593Smuzhiyun "sys0pll_a2",
743*4882a593Smuzhiyun "sys1pll_a2",
744*4882a593Smuzhiyun "sys2pll_a2",
745*4882a593Smuzhiyun "sys3pll_a2",
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static const char * const rgmii_clk_parents[] = {
749*4882a593Smuzhiyun "xin",
750*4882a593Smuzhiyun "xinw",
751*4882a593Smuzhiyun "sys0pll_a3",
752*4882a593Smuzhiyun "sys1pll_a3",
753*4882a593Smuzhiyun "sys2pll_a3",
754*4882a593Smuzhiyun "sys3pll_a3",
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static const char * const cpu_clk_parents[] = {
758*4882a593Smuzhiyun "xin",
759*4882a593Smuzhiyun "xinw",
760*4882a593Smuzhiyun "sys0pll_a4",
761*4882a593Smuzhiyun "sys1pll_a4",
762*4882a593Smuzhiyun "cpupll_clk1",
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun static const char * const sdphy01_clk_parents[] = {
766*4882a593Smuzhiyun "xin",
767*4882a593Smuzhiyun "xinw",
768*4882a593Smuzhiyun "sys0pll_a5",
769*4882a593Smuzhiyun "sys1pll_a5",
770*4882a593Smuzhiyun "sys2pll_a5",
771*4882a593Smuzhiyun "sys3pll_a5",
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const char * const sdphy23_clk_parents[] = {
775*4882a593Smuzhiyun "xin",
776*4882a593Smuzhiyun "xinw",
777*4882a593Smuzhiyun "sys0pll_a6",
778*4882a593Smuzhiyun "sys1pll_a6",
779*4882a593Smuzhiyun "sys2pll_a6",
780*4882a593Smuzhiyun "sys3pll_a6",
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static const char * const sdphy45_clk_parents[] = {
784*4882a593Smuzhiyun "xin",
785*4882a593Smuzhiyun "xinw",
786*4882a593Smuzhiyun "sys0pll_a7",
787*4882a593Smuzhiyun "sys1pll_a7",
788*4882a593Smuzhiyun "sys2pll_a7",
789*4882a593Smuzhiyun "sys3pll_a7",
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun static const char * const sdphy67_clk_parents[] = {
793*4882a593Smuzhiyun "xin",
794*4882a593Smuzhiyun "xinw",
795*4882a593Smuzhiyun "sys0pll_a8",
796*4882a593Smuzhiyun "sys1pll_a8",
797*4882a593Smuzhiyun "sys2pll_a8",
798*4882a593Smuzhiyun "sys3pll_a8",
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun static const char * const can_clk_parents[] = {
802*4882a593Smuzhiyun "xin",
803*4882a593Smuzhiyun "xinw",
804*4882a593Smuzhiyun "sys0pll_a9",
805*4882a593Smuzhiyun "sys1pll_a9",
806*4882a593Smuzhiyun "sys2pll_a9",
807*4882a593Smuzhiyun "sys3pll_a9",
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static const char * const deint_clk_parents[] = {
811*4882a593Smuzhiyun "xin",
812*4882a593Smuzhiyun "xinw",
813*4882a593Smuzhiyun "sys0pll_a10",
814*4882a593Smuzhiyun "sys1pll_a10",
815*4882a593Smuzhiyun "sys2pll_a10",
816*4882a593Smuzhiyun "sys3pll_a10",
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun static const char * const nand_clk_parents[] = {
820*4882a593Smuzhiyun "xin",
821*4882a593Smuzhiyun "xinw",
822*4882a593Smuzhiyun "sys0pll_a11",
823*4882a593Smuzhiyun "sys1pll_a11",
824*4882a593Smuzhiyun "sys2pll_a11",
825*4882a593Smuzhiyun "sys3pll_a11",
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun static const char * const disp0_clk_parents[] = {
829*4882a593Smuzhiyun "xin",
830*4882a593Smuzhiyun "xinw",
831*4882a593Smuzhiyun "sys0pll_a12",
832*4882a593Smuzhiyun "sys1pll_a12",
833*4882a593Smuzhiyun "sys2pll_a12",
834*4882a593Smuzhiyun "sys3pll_a12",
835*4882a593Smuzhiyun "disp0_dto",
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun static const char * const disp1_clk_parents[] = {
839*4882a593Smuzhiyun "xin",
840*4882a593Smuzhiyun "xinw",
841*4882a593Smuzhiyun "sys0pll_a13",
842*4882a593Smuzhiyun "sys1pll_a13",
843*4882a593Smuzhiyun "sys2pll_a13",
844*4882a593Smuzhiyun "sys3pll_a13",
845*4882a593Smuzhiyun "disp1_dto",
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static const char * const gpu_clk_parents[] = {
849*4882a593Smuzhiyun "xin",
850*4882a593Smuzhiyun "xinw",
851*4882a593Smuzhiyun "sys0pll_a14",
852*4882a593Smuzhiyun "sys1pll_a14",
853*4882a593Smuzhiyun "sys2pll_a14",
854*4882a593Smuzhiyun "sys3pll_a14",
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun static const char * const gnss_clk_parents[] = {
858*4882a593Smuzhiyun "xin",
859*4882a593Smuzhiyun "xinw",
860*4882a593Smuzhiyun "sys0pll_a15",
861*4882a593Smuzhiyun "sys1pll_a15",
862*4882a593Smuzhiyun "sys2pll_a15",
863*4882a593Smuzhiyun "sys3pll_a15",
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun static const char * const sys_clk_parents[] = {
867*4882a593Smuzhiyun "xin",
868*4882a593Smuzhiyun "xinw",
869*4882a593Smuzhiyun "sys2pll_a20",
870*4882a593Smuzhiyun "sys1pll_a20",
871*4882a593Smuzhiyun "sys1pll_a19",
872*4882a593Smuzhiyun "sys1pll_a18",
873*4882a593Smuzhiyun "sys0pll_a20",
874*4882a593Smuzhiyun "sys1pll_a17",
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun static const char * const io_clk_parents[] = {
878*4882a593Smuzhiyun "xin",
879*4882a593Smuzhiyun "xinw",
880*4882a593Smuzhiyun "sys2pll_a20",
881*4882a593Smuzhiyun "sys1pll_a20",
882*4882a593Smuzhiyun "sys1pll_a19",
883*4882a593Smuzhiyun "sys1pll_a18",
884*4882a593Smuzhiyun "sys0pll_a20",
885*4882a593Smuzhiyun "sys1pll_a17",
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun static const char * const g2d_clk_parents[] = {
889*4882a593Smuzhiyun "xin",
890*4882a593Smuzhiyun "xinw",
891*4882a593Smuzhiyun "sys2pll_a20",
892*4882a593Smuzhiyun "sys1pll_a20",
893*4882a593Smuzhiyun "sys1pll_a19",
894*4882a593Smuzhiyun "sys1pll_a18",
895*4882a593Smuzhiyun "sys0pll_a20",
896*4882a593Smuzhiyun "sys1pll_a17",
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun static const char * const jpenc_clk_parents[] = {
900*4882a593Smuzhiyun "xin",
901*4882a593Smuzhiyun "xinw",
902*4882a593Smuzhiyun "sys2pll_a20",
903*4882a593Smuzhiyun "sys1pll_a20",
904*4882a593Smuzhiyun "sys1pll_a19",
905*4882a593Smuzhiyun "sys1pll_a18",
906*4882a593Smuzhiyun "sys0pll_a20",
907*4882a593Smuzhiyun "sys1pll_a17",
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun static const char * const vdec_clk_parents[] = {
911*4882a593Smuzhiyun "xin",
912*4882a593Smuzhiyun "xinw",
913*4882a593Smuzhiyun "sys2pll_a20",
914*4882a593Smuzhiyun "sys1pll_a20",
915*4882a593Smuzhiyun "sys1pll_a19",
916*4882a593Smuzhiyun "sys1pll_a18",
917*4882a593Smuzhiyun "sys0pll_a20",
918*4882a593Smuzhiyun "sys1pll_a17",
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun static const char * const gmac_clk_parents[] = {
922*4882a593Smuzhiyun "xin",
923*4882a593Smuzhiyun "xinw",
924*4882a593Smuzhiyun "sys2pll_a20",
925*4882a593Smuzhiyun "sys1pll_a20",
926*4882a593Smuzhiyun "sys1pll_a19",
927*4882a593Smuzhiyun "sys1pll_a18",
928*4882a593Smuzhiyun "sys0pll_a20",
929*4882a593Smuzhiyun "sys1pll_a17",
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun static const char * const usb_clk_parents[] = {
933*4882a593Smuzhiyun "xin",
934*4882a593Smuzhiyun "xinw",
935*4882a593Smuzhiyun "sys2pll_a20",
936*4882a593Smuzhiyun "sys1pll_a20",
937*4882a593Smuzhiyun "sys1pll_a19",
938*4882a593Smuzhiyun "sys1pll_a18",
939*4882a593Smuzhiyun "sys0pll_a20",
940*4882a593Smuzhiyun "sys1pll_a17",
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun static const char * const kas_clk_parents[] = {
944*4882a593Smuzhiyun "xin",
945*4882a593Smuzhiyun "xinw",
946*4882a593Smuzhiyun "sys2pll_a20",
947*4882a593Smuzhiyun "sys1pll_a20",
948*4882a593Smuzhiyun "sys1pll_a19",
949*4882a593Smuzhiyun "sys1pll_a18",
950*4882a593Smuzhiyun "sys0pll_a20",
951*4882a593Smuzhiyun "sys1pll_a17",
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun static const char * const sec_clk_parents[] = {
955*4882a593Smuzhiyun "xin",
956*4882a593Smuzhiyun "xinw",
957*4882a593Smuzhiyun "sys2pll_a20",
958*4882a593Smuzhiyun "sys1pll_a20",
959*4882a593Smuzhiyun "sys1pll_a19",
960*4882a593Smuzhiyun "sys1pll_a18",
961*4882a593Smuzhiyun "sys0pll_a20",
962*4882a593Smuzhiyun "sys1pll_a17",
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun static const char * const sdr_clk_parents[] = {
966*4882a593Smuzhiyun "xin",
967*4882a593Smuzhiyun "xinw",
968*4882a593Smuzhiyun "sys2pll_a20",
969*4882a593Smuzhiyun "sys1pll_a20",
970*4882a593Smuzhiyun "sys1pll_a19",
971*4882a593Smuzhiyun "sys1pll_a18",
972*4882a593Smuzhiyun "sys0pll_a20",
973*4882a593Smuzhiyun "sys1pll_a17",
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun static const char * const vip_clk_parents[] = {
977*4882a593Smuzhiyun "xin",
978*4882a593Smuzhiyun "xinw",
979*4882a593Smuzhiyun "sys2pll_a20",
980*4882a593Smuzhiyun "sys1pll_a20",
981*4882a593Smuzhiyun "sys1pll_a19",
982*4882a593Smuzhiyun "sys1pll_a18",
983*4882a593Smuzhiyun "sys0pll_a20",
984*4882a593Smuzhiyun "sys1pll_a17",
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun static const char * const nocd_clk_parents[] = {
988*4882a593Smuzhiyun "xin",
989*4882a593Smuzhiyun "xinw",
990*4882a593Smuzhiyun "sys2pll_a20",
991*4882a593Smuzhiyun "sys1pll_a20",
992*4882a593Smuzhiyun "sys1pll_a19",
993*4882a593Smuzhiyun "sys1pll_a18",
994*4882a593Smuzhiyun "sys0pll_a20",
995*4882a593Smuzhiyun "sys1pll_a17",
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static const char * const nocr_clk_parents[] = {
999*4882a593Smuzhiyun "xin",
1000*4882a593Smuzhiyun "xinw",
1001*4882a593Smuzhiyun "sys2pll_a20",
1002*4882a593Smuzhiyun "sys1pll_a20",
1003*4882a593Smuzhiyun "sys1pll_a19",
1004*4882a593Smuzhiyun "sys1pll_a18",
1005*4882a593Smuzhiyun "sys0pll_a20",
1006*4882a593Smuzhiyun "sys1pll_a17",
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const char * const tpiu_clk_parents[] = {
1010*4882a593Smuzhiyun "xin",
1011*4882a593Smuzhiyun "xinw",
1012*4882a593Smuzhiyun "sys2pll_a20",
1013*4882a593Smuzhiyun "sys1pll_a20",
1014*4882a593Smuzhiyun "sys1pll_a19",
1015*4882a593Smuzhiyun "sys1pll_a18",
1016*4882a593Smuzhiyun "sys0pll_a20",
1017*4882a593Smuzhiyun "sys1pll_a17",
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun static struct atlas7_mux_init_data mux_list[] __initdata = {
1021*4882a593Smuzhiyun /* mux_name, parent_names, parent_num, flags, mux_flags, mux_offset, shift, width */
1022*4882a593Smuzhiyun { "i2s_mux", i2s_clk_parents, ARRAY_SIZE(i2s_clk_parents), 0, 0, SIRFSOC_CLKC_I2S_CLK_SEL, 0, 2 },
1023*4882a593Smuzhiyun { "usbphy_mux", usbphy_clk_parents, ARRAY_SIZE(usbphy_clk_parents), 0, 0, SIRFSOC_CLKC_I2S_CLK_SEL, 0, 3 },
1024*4882a593Smuzhiyun { "btss_mux", btss_clk_parents, ARRAY_SIZE(btss_clk_parents), 0, 0, SIRFSOC_CLKC_BTSS_CLK_SEL, 0, 3 },
1025*4882a593Smuzhiyun { "rgmii_mux", rgmii_clk_parents, ARRAY_SIZE(rgmii_clk_parents), 0, 0, SIRFSOC_CLKC_RGMII_CLK_SEL, 0, 3 },
1026*4882a593Smuzhiyun { "cpu_mux", cpu_clk_parents, ARRAY_SIZE(cpu_clk_parents), 0, 0, SIRFSOC_CLKC_CPU_CLK_SEL, 0, 3 },
1027*4882a593Smuzhiyun { "sdphy01_mux", sdphy01_clk_parents, ARRAY_SIZE(sdphy01_clk_parents), 0, 0, SIRFSOC_CLKC_SDPHY01_CLK_SEL, 0, 3 },
1028*4882a593Smuzhiyun { "sdphy23_mux", sdphy23_clk_parents, ARRAY_SIZE(sdphy23_clk_parents), 0, 0, SIRFSOC_CLKC_SDPHY23_CLK_SEL, 0, 3 },
1029*4882a593Smuzhiyun { "sdphy45_mux", sdphy45_clk_parents, ARRAY_SIZE(sdphy45_clk_parents), 0, 0, SIRFSOC_CLKC_SDPHY45_CLK_SEL, 0, 3 },
1030*4882a593Smuzhiyun { "sdphy67_mux", sdphy67_clk_parents, ARRAY_SIZE(sdphy67_clk_parents), 0, 0, SIRFSOC_CLKC_SDPHY67_CLK_SEL, 0, 3 },
1031*4882a593Smuzhiyun { "can_mux", can_clk_parents, ARRAY_SIZE(can_clk_parents), 0, 0, SIRFSOC_CLKC_CAN_CLK_SEL, 0, 3 },
1032*4882a593Smuzhiyun { "deint_mux", deint_clk_parents, ARRAY_SIZE(deint_clk_parents), 0, 0, SIRFSOC_CLKC_DEINT_CLK_SEL, 0, 3 },
1033*4882a593Smuzhiyun { "nand_mux", nand_clk_parents, ARRAY_SIZE(nand_clk_parents), 0, 0, SIRFSOC_CLKC_NAND_CLK_SEL, 0, 3 },
1034*4882a593Smuzhiyun { "disp0_mux", disp0_clk_parents, ARRAY_SIZE(disp0_clk_parents), 0, 0, SIRFSOC_CLKC_DISP0_CLK_SEL, 0, 3 },
1035*4882a593Smuzhiyun { "disp1_mux", disp1_clk_parents, ARRAY_SIZE(disp1_clk_parents), 0, 0, SIRFSOC_CLKC_DISP1_CLK_SEL, 0, 3 },
1036*4882a593Smuzhiyun { "gpu_mux", gpu_clk_parents, ARRAY_SIZE(gpu_clk_parents), 0, 0, SIRFSOC_CLKC_GPU_CLK_SEL, 0, 3 },
1037*4882a593Smuzhiyun { "gnss_mux", gnss_clk_parents, ARRAY_SIZE(gnss_clk_parents), 0, 0, SIRFSOC_CLKC_GNSS_CLK_SEL, 0, 3 },
1038*4882a593Smuzhiyun { "sys_mux", sys_clk_parents, ARRAY_SIZE(sys_clk_parents), 0, 0, SIRFSOC_CLKC_SYS_CLK_SEL, 0, 3 },
1039*4882a593Smuzhiyun { "io_mux", io_clk_parents, ARRAY_SIZE(io_clk_parents), 0, 0, SIRFSOC_CLKC_IO_CLK_SEL, 0, 3 },
1040*4882a593Smuzhiyun { "g2d_mux", g2d_clk_parents, ARRAY_SIZE(g2d_clk_parents), 0, 0, SIRFSOC_CLKC_G2D_CLK_SEL, 0, 3 },
1041*4882a593Smuzhiyun { "jpenc_mux", jpenc_clk_parents, ARRAY_SIZE(jpenc_clk_parents), 0, 0, SIRFSOC_CLKC_JPENC_CLK_SEL, 0, 3 },
1042*4882a593Smuzhiyun { "vdec_mux", vdec_clk_parents, ARRAY_SIZE(vdec_clk_parents), 0, 0, SIRFSOC_CLKC_VDEC_CLK_SEL, 0, 3 },
1043*4882a593Smuzhiyun { "gmac_mux", gmac_clk_parents, ARRAY_SIZE(gmac_clk_parents), 0, 0, SIRFSOC_CLKC_GMAC_CLK_SEL, 0, 3 },
1044*4882a593Smuzhiyun { "usb_mux", usb_clk_parents, ARRAY_SIZE(usb_clk_parents), 0, 0, SIRFSOC_CLKC_USB_CLK_SEL, 0, 3 },
1045*4882a593Smuzhiyun { "kas_mux", kas_clk_parents, ARRAY_SIZE(kas_clk_parents), 0, 0, SIRFSOC_CLKC_KAS_CLK_SEL, 0, 3 },
1046*4882a593Smuzhiyun { "sec_mux", sec_clk_parents, ARRAY_SIZE(sec_clk_parents), 0, 0, SIRFSOC_CLKC_SEC_CLK_SEL, 0, 3 },
1047*4882a593Smuzhiyun { "sdr_mux", sdr_clk_parents, ARRAY_SIZE(sdr_clk_parents), 0, 0, SIRFSOC_CLKC_SDR_CLK_SEL, 0, 3 },
1048*4882a593Smuzhiyun { "vip_mux", vip_clk_parents, ARRAY_SIZE(vip_clk_parents), 0, 0, SIRFSOC_CLKC_VIP_CLK_SEL, 0, 3 },
1049*4882a593Smuzhiyun { "nocd_mux", nocd_clk_parents, ARRAY_SIZE(nocd_clk_parents), 0, 0, SIRFSOC_CLKC_NOCD_CLK_SEL, 0, 3 },
1050*4882a593Smuzhiyun { "nocr_mux", nocr_clk_parents, ARRAY_SIZE(nocr_clk_parents), 0, 0, SIRFSOC_CLKC_NOCR_CLK_SEL, 0, 3 },
1051*4882a593Smuzhiyun { "tpiu_mux", tpiu_clk_parents, ARRAY_SIZE(tpiu_clk_parents), 0, 0, SIRFSOC_CLKC_TPIU_CLK_SEL, 0, 3 },
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* new unit should add start from the tail of list */
1055*4882a593Smuzhiyun static struct atlas7_unit_init_data unit_list[] __initdata = {
1056*4882a593Smuzhiyun /* unit_name, parent_name, flags, regofs, bit, lock */
1057*4882a593Smuzhiyun { 0, "audmscm_kas", "kas_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 0, 0, 0, &root0_gate_lock },
1058*4882a593Smuzhiyun { 1, "gnssm_gnss", "gnss_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 1, 0, 0, &root0_gate_lock },
1059*4882a593Smuzhiyun { 2, "gpum_gpu", "gpu_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 2, 0, 0, &root0_gate_lock },
1060*4882a593Smuzhiyun { 3, "mediam_g2d", "g2d_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 3, 0, 0, &root0_gate_lock },
1061*4882a593Smuzhiyun { 4, "mediam_jpenc", "jpenc_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 4, 0, 0, &root0_gate_lock },
1062*4882a593Smuzhiyun { 5, "vdifm_disp0", "disp0_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 5, 0, 0, &root0_gate_lock },
1063*4882a593Smuzhiyun { 6, "vdifm_disp1", "disp1_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 6, 0, 0, &root0_gate_lock },
1064*4882a593Smuzhiyun { 7, "audmscm_i2s", "i2s_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 8, 0, 0, &root0_gate_lock },
1065*4882a593Smuzhiyun { 8, "audmscm_io", "io_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 11, 0, 0, &root0_gate_lock },
1066*4882a593Smuzhiyun { 9, "vdifm_io", "io_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 12, 0, 0, &root0_gate_lock },
1067*4882a593Smuzhiyun { 10, "gnssm_io", "io_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 13, 0, 0, &root0_gate_lock },
1068*4882a593Smuzhiyun { 11, "mediam_io", "io_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 14, 0, 0, &root0_gate_lock },
1069*4882a593Smuzhiyun { 12, "btm_io", "io_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 17, 0, 0, &root0_gate_lock },
1070*4882a593Smuzhiyun { 13, "mediam_sdphy01", "sdphy01_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 18, 0, 0, &root0_gate_lock },
1071*4882a593Smuzhiyun { 14, "vdifm_sdphy23", "sdphy23_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 19, 0, 0, &root0_gate_lock },
1072*4882a593Smuzhiyun { 15, "vdifm_sdphy45", "sdphy45_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 20, 0, 0, &root0_gate_lock },
1073*4882a593Smuzhiyun { 16, "vdifm_sdphy67", "sdphy67_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 21, 0, 0, &root0_gate_lock },
1074*4882a593Smuzhiyun { 17, "audmscm_xin", "xin", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 22, 0, 0, &root0_gate_lock },
1075*4882a593Smuzhiyun { 18, "mediam_nand", "nand_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 27, 0, 0, &root0_gate_lock },
1076*4882a593Smuzhiyun { 19, "gnssm_sec", "sec_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 28, 0, 0, &root0_gate_lock },
1077*4882a593Smuzhiyun { 20, "cpum_cpu", "cpu_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 29, 0, 0, &root0_gate_lock },
1078*4882a593Smuzhiyun { 21, "gnssm_xin", "xin", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 30, 0, 0, &root0_gate_lock },
1079*4882a593Smuzhiyun { 22, "vdifm_vip", "vip_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN0_SET, 31, 0, 0, &root0_gate_lock },
1080*4882a593Smuzhiyun { 23, "btm_btss", "btss_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 0, 0, 0, &root1_gate_lock },
1081*4882a593Smuzhiyun { 24, "mediam_usbphy", "usbphy_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 1, 0, 0, &root1_gate_lock },
1082*4882a593Smuzhiyun { 25, "rtcm_kas", "kas_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 2, 0, 0, &root1_gate_lock },
1083*4882a593Smuzhiyun { 26, "audmscm_nocd", "nocd_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 3, 0, 0, &root1_gate_lock },
1084*4882a593Smuzhiyun { 27, "vdifm_nocd", "nocd_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 4, 0, 0, &root1_gate_lock },
1085*4882a593Smuzhiyun { 28, "gnssm_nocd", "nocd_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 5, 0, 0, &root1_gate_lock },
1086*4882a593Smuzhiyun { 29, "mediam_nocd", "nocd_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 6, 0, 0, &root1_gate_lock },
1087*4882a593Smuzhiyun { 30, "cpum_nocd", "nocd_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 8, 0, 0, &root1_gate_lock },
1088*4882a593Smuzhiyun { 31, "gpum_nocd", "nocd_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 9, 0, 0, &root1_gate_lock },
1089*4882a593Smuzhiyun { 32, "audmscm_nocr", "nocr_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 11, 0, 0, &root1_gate_lock },
1090*4882a593Smuzhiyun { 33, "vdifm_nocr", "nocr_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 12, 0, 0, &root1_gate_lock },
1091*4882a593Smuzhiyun { 34, "gnssm_nocr", "nocr_mux", CLK_IGNORE_UNUSED, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 13, 0, 0, &root1_gate_lock },
1092*4882a593Smuzhiyun { 35, "mediam_nocr", "nocr_mux", CLK_IGNORE_UNUSED, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 14, 0, 0, &root1_gate_lock },
1093*4882a593Smuzhiyun { 36, "ddrm_nocr", "nocr_mux", CLK_IGNORE_UNUSED, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 15, 0, 0, &root1_gate_lock },
1094*4882a593Smuzhiyun { 37, "cpum_tpiu", "tpiu_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 16, 0, 0, &root1_gate_lock },
1095*4882a593Smuzhiyun { 38, "gpum_nocr", "nocr_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 17, 0, 0, &root1_gate_lock },
1096*4882a593Smuzhiyun { 39, "gnssm_rgmii", "rgmii_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 20, 0, 0, &root1_gate_lock },
1097*4882a593Smuzhiyun { 40, "mediam_vdec", "vdec_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 21, 0, 0, &root1_gate_lock },
1098*4882a593Smuzhiyun { 41, "gpum_sdr", "sdr_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 22, 0, 0, &root1_gate_lock },
1099*4882a593Smuzhiyun { 42, "vdifm_deint", "deint_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 23, 0, 0, &root1_gate_lock },
1100*4882a593Smuzhiyun { 43, "gnssm_can", "can_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 26, 0, 0, &root1_gate_lock },
1101*4882a593Smuzhiyun { 44, "mediam_usb", "usb_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 28, 0, 0, &root1_gate_lock },
1102*4882a593Smuzhiyun { 45, "gnssm_gmac", "gmac_mux", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 29, 0, 0, &root1_gate_lock },
1103*4882a593Smuzhiyun { 46, "cvd_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 0, CLK_UNIT_NOC_CLOCK, 4, &leaf1_gate_lock },
1104*4882a593Smuzhiyun { 47, "timer_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 1, 0, 0, &leaf1_gate_lock },
1105*4882a593Smuzhiyun { 48, "pulse_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 2, 0, 0, &leaf1_gate_lock },
1106*4882a593Smuzhiyun { 49, "tsc_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 3, 0, 0, &leaf1_gate_lock },
1107*4882a593Smuzhiyun { 50, "tsc_xin", "audmscm_xin", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 21, 0, 0, &leaf1_gate_lock },
1108*4882a593Smuzhiyun { 51, "ioctop_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 4, 0, 0, &leaf1_gate_lock },
1109*4882a593Smuzhiyun { 52, "rsc_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 5, 0, 0, &leaf1_gate_lock },
1110*4882a593Smuzhiyun { 53, "dvm_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 6, CLK_UNIT_NOC_SOCKET, 7, &leaf1_gate_lock },
1111*4882a593Smuzhiyun { 54, "lvds_xin", "audmscm_xin", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 7, CLK_UNIT_NOC_SOCKET, 8, &leaf1_gate_lock },
1112*4882a593Smuzhiyun { 55, "kas_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 8, CLK_UNIT_NOC_CLOCK, 2, &leaf1_gate_lock },
1113*4882a593Smuzhiyun { 56, "ac97_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 9, 0, 0, &leaf1_gate_lock },
1114*4882a593Smuzhiyun { 57, "usp0_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 10, CLK_UNIT_NOC_SOCKET, 4, &leaf1_gate_lock },
1115*4882a593Smuzhiyun { 58, "usp1_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 11, CLK_UNIT_NOC_SOCKET, 5, &leaf1_gate_lock },
1116*4882a593Smuzhiyun { 59, "usp2_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 12, CLK_UNIT_NOC_SOCKET, 6, &leaf1_gate_lock },
1117*4882a593Smuzhiyun { 60, "dmac2_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 13, CLK_UNIT_NOC_SOCKET, 1, &leaf1_gate_lock },
1118*4882a593Smuzhiyun { 61, "dmac3_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 14, CLK_UNIT_NOC_SOCKET, 2, &leaf1_gate_lock },
1119*4882a593Smuzhiyun { 62, "audioif_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 15, CLK_UNIT_NOC_SOCKET, 0, &leaf1_gate_lock },
1120*4882a593Smuzhiyun { 63, "i2s1_kas", "audmscm_kas", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 17, CLK_UNIT_NOC_CLOCK, 2, &leaf1_gate_lock },
1121*4882a593Smuzhiyun { 64, "thaudmscm_io", "audmscm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 22, 0, 0, &leaf1_gate_lock },
1122*4882a593Smuzhiyun { 65, "analogtest_xin", "audmscm_xin", 0, SIRFSOC_CLKC_LEAF_CLK_EN1_SET, 23, 0, 0, &leaf1_gate_lock },
1123*4882a593Smuzhiyun { 66, "sys2pci_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 0, CLK_UNIT_NOC_CLOCK, 20, &leaf2_gate_lock },
1124*4882a593Smuzhiyun { 67, "pciarb_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 1, 0, 0, &leaf2_gate_lock },
1125*4882a593Smuzhiyun { 68, "pcicopy_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 2, 0, 0, &leaf2_gate_lock },
1126*4882a593Smuzhiyun { 69, "rom_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 3, 0, 0, &leaf2_gate_lock },
1127*4882a593Smuzhiyun { 70, "sdio23_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 4, 0, 0, &leaf2_gate_lock },
1128*4882a593Smuzhiyun { 71, "sdio45_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 5, 0, 0, &leaf2_gate_lock },
1129*4882a593Smuzhiyun { 72, "sdio67_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 6, 0, 0, &leaf2_gate_lock },
1130*4882a593Smuzhiyun { 73, "vip1_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 7, 0, 0, &leaf2_gate_lock },
1131*4882a593Smuzhiyun { 74, "vip1_vip", "vdifm_vip", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 16, CLK_UNIT_NOC_CLOCK, 21, &leaf2_gate_lock },
1132*4882a593Smuzhiyun { 75, "sdio23_sdphy23", "vdifm_sdphy23", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 8, 0, 0, &leaf2_gate_lock },
1133*4882a593Smuzhiyun { 76, "sdio45_sdphy45", "vdifm_sdphy45", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 9, 0, 0, &leaf2_gate_lock },
1134*4882a593Smuzhiyun { 77, "sdio67_sdphy67", "vdifm_sdphy67", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 10, 0, 0, &leaf2_gate_lock },
1135*4882a593Smuzhiyun { 78, "vpp0_disp0", "vdifm_disp0", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 11, CLK_UNIT_NOC_CLOCK, 22, &leaf2_gate_lock },
1136*4882a593Smuzhiyun { 79, "lcd0_disp0", "vdifm_disp0", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 12, CLK_UNIT_NOC_CLOCK, 18, &leaf2_gate_lock },
1137*4882a593Smuzhiyun { 80, "vpp1_disp1", "vdifm_disp1", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 13, CLK_UNIT_NOC_CLOCK, 23, &leaf2_gate_lock },
1138*4882a593Smuzhiyun { 81, "lcd1_disp1", "vdifm_disp1", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 14, CLK_UNIT_NOC_CLOCK, 19, &leaf2_gate_lock },
1139*4882a593Smuzhiyun { 82, "dcu_deint", "vdifm_deint", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 15, CLK_UNIT_NOC_CLOCK, 17, &leaf2_gate_lock },
1140*4882a593Smuzhiyun { 83, "vdifm_dapa_r_nocr", "vdifm_nocr", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 17, 0, 0, &leaf2_gate_lock },
1141*4882a593Smuzhiyun { 84, "gpio1_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 18, 0, 0, &leaf2_gate_lock },
1142*4882a593Smuzhiyun { 85, "thvdifm_io", "vdifm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN2_SET, 19, 0, 0, &leaf2_gate_lock },
1143*4882a593Smuzhiyun { 86, "gmac_rgmii", "gnssm_rgmii", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 0, 0, 0, &leaf3_gate_lock },
1144*4882a593Smuzhiyun { 87, "gmac_gmac", "gnssm_gmac", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 1, CLK_UNIT_NOC_CLOCK, 10, &leaf3_gate_lock },
1145*4882a593Smuzhiyun { 88, "uart1_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 2, CLK_UNIT_NOC_SOCKET, 14, &leaf3_gate_lock },
1146*4882a593Smuzhiyun { 89, "dmac0_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 3, CLK_UNIT_NOC_SOCKET, 11, &leaf3_gate_lock },
1147*4882a593Smuzhiyun { 90, "uart0_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 4, CLK_UNIT_NOC_SOCKET, 13, &leaf3_gate_lock },
1148*4882a593Smuzhiyun { 91, "uart2_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 5, CLK_UNIT_NOC_SOCKET, 15, &leaf3_gate_lock },
1149*4882a593Smuzhiyun { 92, "uart3_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 6, CLK_UNIT_NOC_SOCKET, 16, &leaf3_gate_lock },
1150*4882a593Smuzhiyun { 93, "uart4_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 7, CLK_UNIT_NOC_SOCKET, 17, &leaf3_gate_lock },
1151*4882a593Smuzhiyun { 94, "uart5_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 8, CLK_UNIT_NOC_SOCKET, 18, &leaf3_gate_lock },
1152*4882a593Smuzhiyun { 95, "spi1_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 9, CLK_UNIT_NOC_SOCKET, 12, &leaf3_gate_lock },
1153*4882a593Smuzhiyun { 96, "gnss_gnss", "gnssm_gnss", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 10, 0, 0, &leaf3_gate_lock },
1154*4882a593Smuzhiyun { 97, "canbus1_can", "gnssm_can", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 12, CLK_UNIT_NOC_CLOCK, 7, &leaf3_gate_lock },
1155*4882a593Smuzhiyun { 98, "ccsec_sec", "gnssm_sec", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 15, CLK_UNIT_NOC_CLOCK, 9, &leaf3_gate_lock },
1156*4882a593Smuzhiyun { 99, "ccpub_sec", "gnssm_sec", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 16, CLK_UNIT_NOC_CLOCK, 8, &leaf3_gate_lock },
1157*4882a593Smuzhiyun { 100, "gnssm_dapa_r_nocr", "gnssm_nocr", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 13, 0, 0, &leaf3_gate_lock },
1158*4882a593Smuzhiyun { 101, "thgnssm_io", "gnssm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN3_SET, 14, 0, 0, &leaf3_gate_lock },
1159*4882a593Smuzhiyun { 102, "media_vdec", "mediam_vdec", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 0, CLK_UNIT_NOC_CLOCK, 3, &leaf4_gate_lock },
1160*4882a593Smuzhiyun { 103, "media_jpenc", "mediam_jpenc", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 1, CLK_UNIT_NOC_CLOCK, 1, &leaf4_gate_lock },
1161*4882a593Smuzhiyun { 104, "g2d_g2d", "mediam_g2d", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 2, CLK_UNIT_NOC_CLOCK, 12, &leaf4_gate_lock },
1162*4882a593Smuzhiyun { 105, "i2c0_io", "mediam_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 3, CLK_UNIT_NOC_SOCKET, 21, &leaf4_gate_lock },
1163*4882a593Smuzhiyun { 106, "i2c1_io", "mediam_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 4, CLK_UNIT_NOC_SOCKET, 20, &leaf4_gate_lock },
1164*4882a593Smuzhiyun { 107, "gpio0_io", "mediam_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 5, CLK_UNIT_NOC_SOCKET, 19, &leaf4_gate_lock },
1165*4882a593Smuzhiyun { 108, "nand_io", "mediam_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 6, 0, 0, &leaf4_gate_lock },
1166*4882a593Smuzhiyun { 109, "sdio01_io", "mediam_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 7, 0, 0, &leaf4_gate_lock },
1167*4882a593Smuzhiyun { 110, "sys2pci2_io", "mediam_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 8, CLK_UNIT_NOC_CLOCK, 13, &leaf4_gate_lock },
1168*4882a593Smuzhiyun { 111, "sdio01_sdphy01", "mediam_sdphy01", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 9, 0, 0, &leaf4_gate_lock },
1169*4882a593Smuzhiyun { 112, "nand_nand", "mediam_nand", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 10, CLK_UNIT_NOC_CLOCK, 14, &leaf4_gate_lock },
1170*4882a593Smuzhiyun { 113, "usb0_usb", "mediam_usb", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 11, CLK_UNIT_NOC_CLOCK, 15, &leaf4_gate_lock },
1171*4882a593Smuzhiyun { 114, "usb1_usb", "mediam_usb", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 12, CLK_UNIT_NOC_CLOCK, 16, &leaf4_gate_lock },
1172*4882a593Smuzhiyun { 115, "usbphy0_usbphy", "mediam_usbphy", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 13, 0, 0, &leaf4_gate_lock },
1173*4882a593Smuzhiyun { 116, "usbphy1_usbphy", "mediam_usbphy", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 14, 0, 0, &leaf4_gate_lock },
1174*4882a593Smuzhiyun { 117, "thmediam_io", "mediam_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN4_SET, 15, 0, 0, &leaf4_gate_lock },
1175*4882a593Smuzhiyun { 118, "memc_mem", "mempll_clk1", CLK_IGNORE_UNUSED, SIRFSOC_CLKC_LEAF_CLK_EN5_SET, 0, 0, 0, &leaf5_gate_lock },
1176*4882a593Smuzhiyun { 119, "dapa_mem", "mempll_clk1", 0, SIRFSOC_CLKC_LEAF_CLK_EN5_SET, 1, 0, 0, &leaf5_gate_lock },
1177*4882a593Smuzhiyun { 120, "nocddrm_nocr", "ddrm_nocr", 0, SIRFSOC_CLKC_LEAF_CLK_EN5_SET, 2, 0, 0, &leaf5_gate_lock },
1178*4882a593Smuzhiyun { 121, "thddrm_nocr", "ddrm_nocr", 0, SIRFSOC_CLKC_LEAF_CLK_EN5_SET, 3, 0, 0, &leaf5_gate_lock },
1179*4882a593Smuzhiyun { 122, "spram1_cpudiv2", "cpum_cpu", 0, SIRFSOC_CLKC_LEAF_CLK_EN6_SET, 0, CLK_UNIT_NOC_SOCKET, 9, &leaf6_gate_lock },
1180*4882a593Smuzhiyun { 123, "spram2_cpudiv2", "cpum_cpu", 0, SIRFSOC_CLKC_LEAF_CLK_EN6_SET, 1, CLK_UNIT_NOC_SOCKET, 10, &leaf6_gate_lock },
1181*4882a593Smuzhiyun { 124, "coresight_cpudiv2", "cpum_cpu", 0, SIRFSOC_CLKC_LEAF_CLK_EN6_SET, 2, 0, 0, &leaf6_gate_lock },
1182*4882a593Smuzhiyun { 125, "coresight_tpiu", "cpum_tpiu", 0, SIRFSOC_CLKC_LEAF_CLK_EN6_SET, 3, 0, 0, &leaf6_gate_lock },
1183*4882a593Smuzhiyun { 126, "graphic_gpu", "gpum_gpu", 0, SIRFSOC_CLKC_LEAF_CLK_EN7_SET, 0, CLK_UNIT_NOC_CLOCK, 0, &leaf7_gate_lock },
1184*4882a593Smuzhiyun { 127, "vss_sdr", "gpum_sdr", 0, SIRFSOC_CLKC_LEAF_CLK_EN7_SET, 1, CLK_UNIT_NOC_CLOCK, 11, &leaf7_gate_lock },
1185*4882a593Smuzhiyun { 128, "thgpum_nocr", "gpum_nocr", 0, SIRFSOC_CLKC_LEAF_CLK_EN7_SET, 2, 0, 0, &leaf7_gate_lock },
1186*4882a593Smuzhiyun { 129, "a7ca_btss", "btm_btss", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 1, 0, 0, &leaf8_gate_lock },
1187*4882a593Smuzhiyun { 130, "dmac4_io", "a7ca_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 2, 0, 0, &leaf8_gate_lock },
1188*4882a593Smuzhiyun { 131, "uart6_io", "dmac4_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 3, 0, 0, &leaf8_gate_lock },
1189*4882a593Smuzhiyun { 132, "usp3_io", "dmac4_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 4, 0, 0, &leaf8_gate_lock },
1190*4882a593Smuzhiyun { 133, "a7ca_io", "noc_btm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 5, 0, 0, &leaf8_gate_lock },
1191*4882a593Smuzhiyun { 134, "noc_btm_io", "btm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 6, 0, 0, &leaf8_gate_lock },
1192*4882a593Smuzhiyun { 135, "thbtm_io", "btm_io", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 7, 0, 0, &leaf8_gate_lock },
1193*4882a593Smuzhiyun { 136, "btslow", "xinw_fixdiv_btslow", 0, SIRFSOC_CLKC_ROOT_CLK_EN1_SET, 25, 0, 0, &root1_gate_lock },
1194*4882a593Smuzhiyun { 137, "a7ca_btslow", "btslow", 0, SIRFSOC_CLKC_LEAF_CLK_EN8_SET, 0, 0, 0, &leaf8_gate_lock },
1195*4882a593Smuzhiyun { 138, "pwm_io", "io_mux", 0, SIRFSOC_CLKC_LEAF_CLK_EN0_SET, 0, 0, 0, &leaf0_gate_lock },
1196*4882a593Smuzhiyun { 139, "pwm_xin", "xin", 0, SIRFSOC_CLKC_LEAF_CLK_EN0_SET, 1, 0, 0, &leaf0_gate_lock },
1197*4882a593Smuzhiyun { 140, "pwm_xinw", "xinw", 0, SIRFSOC_CLKC_LEAF_CLK_EN0_SET, 2, 0, 0, &leaf0_gate_lock },
1198*4882a593Smuzhiyun { 141, "thcgum_sys", "sys_mux", 0, SIRFSOC_CLKC_LEAF_CLK_EN0_SET, 3, 0, 0, &leaf0_gate_lock },
1199*4882a593Smuzhiyun };
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun static struct clk *atlas7_clks[ARRAY_SIZE(unit_list) + ARRAY_SIZE(mux_list)];
1202*4882a593Smuzhiyun
unit_clk_is_enabled(struct clk_hw * hw)1203*4882a593Smuzhiyun static int unit_clk_is_enabled(struct clk_hw *hw)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun struct clk_unit *clk = to_unitclk(hw);
1206*4882a593Smuzhiyun u32 reg;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun reg = clk->regofs + SIRFSOC_CLKC_ROOT_CLK_EN0_STAT - SIRFSOC_CLKC_ROOT_CLK_EN0_SET;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun return !!(clkc_readl(reg) & BIT(clk->bit));
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
unit_clk_enable(struct clk_hw * hw)1213*4882a593Smuzhiyun static int unit_clk_enable(struct clk_hw *hw)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun u32 reg;
1216*4882a593Smuzhiyun struct clk_unit *clk = to_unitclk(hw);
1217*4882a593Smuzhiyun unsigned long flags;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun reg = clk->regofs;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun spin_lock_irqsave(clk->lock, flags);
1222*4882a593Smuzhiyun clkc_writel(BIT(clk->bit), reg);
1223*4882a593Smuzhiyun if (clk->type == CLK_UNIT_NOC_CLOCK)
1224*4882a593Smuzhiyun clkc_writel(BIT(clk->idle_bit), SIRFSOC_NOC_CLK_IDLEREQ_CLR);
1225*4882a593Smuzhiyun else if (clk->type == CLK_UNIT_NOC_SOCKET)
1226*4882a593Smuzhiyun clkc_writel(BIT(clk->idle_bit), SIRFSOC_NOC_CLK_SLVRDY_SET);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun spin_unlock_irqrestore(clk->lock, flags);
1229*4882a593Smuzhiyun return 0;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
unit_clk_disable(struct clk_hw * hw)1232*4882a593Smuzhiyun static void unit_clk_disable(struct clk_hw *hw)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun u32 reg;
1235*4882a593Smuzhiyun u32 i = 0;
1236*4882a593Smuzhiyun struct clk_unit *clk = to_unitclk(hw);
1237*4882a593Smuzhiyun unsigned long flags;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun reg = clk->regofs + SIRFSOC_CLKC_ROOT_CLK_EN0_CLR - SIRFSOC_CLKC_ROOT_CLK_EN0_SET;
1240*4882a593Smuzhiyun spin_lock_irqsave(clk->lock, flags);
1241*4882a593Smuzhiyun if (clk->type == CLK_UNIT_NOC_CLOCK) {
1242*4882a593Smuzhiyun clkc_writel(BIT(clk->idle_bit), SIRFSOC_NOC_CLK_IDLEREQ_SET);
1243*4882a593Smuzhiyun while (!(clkc_readl(SIRFSOC_NOC_CLK_IDLE_STATUS) &
1244*4882a593Smuzhiyun BIT(clk->idle_bit)) && (i++ < 100)) {
1245*4882a593Smuzhiyun cpu_relax();
1246*4882a593Smuzhiyun udelay(10);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if (i == 100) {
1250*4882a593Smuzhiyun pr_err("unit NoC Clock disconnect Error:timeout\n");
1251*4882a593Smuzhiyun /*once timeout, undo idlereq by CLR*/
1252*4882a593Smuzhiyun clkc_writel(BIT(clk->idle_bit), SIRFSOC_NOC_CLK_IDLEREQ_CLR);
1253*4882a593Smuzhiyun goto err;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun } else if (clk->type == CLK_UNIT_NOC_SOCKET)
1257*4882a593Smuzhiyun clkc_writel(BIT(clk->idle_bit), SIRFSOC_NOC_CLK_SLVRDY_CLR);
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun clkc_writel(BIT(clk->bit), reg);
1260*4882a593Smuzhiyun err:
1261*4882a593Smuzhiyun spin_unlock_irqrestore(clk->lock, flags);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun static const struct clk_ops unit_clk_ops = {
1265*4882a593Smuzhiyun .is_enabled = unit_clk_is_enabled,
1266*4882a593Smuzhiyun .enable = unit_clk_enable,
1267*4882a593Smuzhiyun .disable = unit_clk_disable,
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun static struct clk * __init
atlas7_unit_clk_register(struct device * dev,const char * name,const char * const parent_name,unsigned long flags,u32 regofs,u8 bit,u32 type,u8 idle_bit,spinlock_t * lock)1271*4882a593Smuzhiyun atlas7_unit_clk_register(struct device *dev, const char *name,
1272*4882a593Smuzhiyun const char * const parent_name, unsigned long flags,
1273*4882a593Smuzhiyun u32 regofs, u8 bit, u32 type, u8 idle_bit, spinlock_t *lock)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct clk *clk;
1276*4882a593Smuzhiyun struct clk_unit *unit;
1277*4882a593Smuzhiyun struct clk_init_data init;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun unit = kzalloc(sizeof(*unit), GFP_KERNEL);
1280*4882a593Smuzhiyun if (!unit)
1281*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun init.name = name;
1284*4882a593Smuzhiyun init.parent_names = &parent_name;
1285*4882a593Smuzhiyun init.num_parents = 1;
1286*4882a593Smuzhiyun init.ops = &unit_clk_ops;
1287*4882a593Smuzhiyun init.flags = flags;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun unit->hw.init = &init;
1290*4882a593Smuzhiyun unit->regofs = regofs;
1291*4882a593Smuzhiyun unit->bit = bit;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun unit->type = type;
1294*4882a593Smuzhiyun unit->idle_bit = idle_bit;
1295*4882a593Smuzhiyun unit->lock = lock;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun clk = clk_register(dev, &unit->hw);
1298*4882a593Smuzhiyun if (IS_ERR(clk))
1299*4882a593Smuzhiyun kfree(unit);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun return clk;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun static struct atlas7_reset_desc atlas7_reset_unit[] = {
1305*4882a593Smuzhiyun { "PWM", 0x0244, 0, 0x0320, 0, &leaf0_gate_lock }, /* 0-5 */
1306*4882a593Smuzhiyun { "THCGUM", 0x0244, 3, 0x0320, 1, &leaf0_gate_lock },
1307*4882a593Smuzhiyun { "CVD", 0x04A0, 0, 0x032C, 0, &leaf1_gate_lock },
1308*4882a593Smuzhiyun { "TIMER", 0x04A0, 1, 0x032C, 1, &leaf1_gate_lock },
1309*4882a593Smuzhiyun { "PULSEC", 0x04A0, 2, 0x032C, 2, &leaf1_gate_lock },
1310*4882a593Smuzhiyun { "TSC", 0x04A0, 3, 0x032C, 3, &leaf1_gate_lock },
1311*4882a593Smuzhiyun { "IOCTOP", 0x04A0, 4, 0x032C, 4, &leaf1_gate_lock }, /* 6-10 */
1312*4882a593Smuzhiyun { "RSC", 0x04A0, 5, 0x032C, 5, &leaf1_gate_lock },
1313*4882a593Smuzhiyun { "DVM", 0x04A0, 6, 0x032C, 6, &leaf1_gate_lock },
1314*4882a593Smuzhiyun { "LVDS", 0x04A0, 7, 0x032C, 7, &leaf1_gate_lock },
1315*4882a593Smuzhiyun { "KAS", 0x04A0, 8, 0x032C, 8, &leaf1_gate_lock },
1316*4882a593Smuzhiyun { "AC97", 0x04A0, 9, 0x032C, 9, &leaf1_gate_lock }, /* 11-15 */
1317*4882a593Smuzhiyun { "USP0", 0x04A0, 10, 0x032C, 10, &leaf1_gate_lock },
1318*4882a593Smuzhiyun { "USP1", 0x04A0, 11, 0x032C, 11, &leaf1_gate_lock },
1319*4882a593Smuzhiyun { "USP2", 0x04A0, 12, 0x032C, 12, &leaf1_gate_lock },
1320*4882a593Smuzhiyun { "DMAC2", 0x04A0, 13, 0x032C, 13, &leaf1_gate_lock },
1321*4882a593Smuzhiyun { "DMAC3", 0x04A0, 14, 0x032C, 14, &leaf1_gate_lock }, /* 16-20 */
1322*4882a593Smuzhiyun { "AUDIO", 0x04A0, 15, 0x032C, 15, &leaf1_gate_lock },
1323*4882a593Smuzhiyun { "I2S1", 0x04A0, 17, 0x032C, 16, &leaf1_gate_lock },
1324*4882a593Smuzhiyun { "PMU_AUDIO", 0x04A0, 22, 0x032C, 17, &leaf1_gate_lock },
1325*4882a593Smuzhiyun { "THAUDMSCM", 0x04A0, 23, 0x032C, 18, &leaf1_gate_lock },
1326*4882a593Smuzhiyun { "SYS2PCI", 0x04B8, 0, 0x0338, 0, &leaf2_gate_lock }, /* 21-25 */
1327*4882a593Smuzhiyun { "PCIARB", 0x04B8, 1, 0x0338, 1, &leaf2_gate_lock },
1328*4882a593Smuzhiyun { "PCICOPY", 0x04B8, 2, 0x0338, 2, &leaf2_gate_lock },
1329*4882a593Smuzhiyun { "ROM", 0x04B8, 3, 0x0338, 3, &leaf2_gate_lock },
1330*4882a593Smuzhiyun { "SDIO23", 0x04B8, 4, 0x0338, 4, &leaf2_gate_lock },
1331*4882a593Smuzhiyun { "SDIO45", 0x04B8, 5, 0x0338, 5, &leaf2_gate_lock }, /* 26-30 */
1332*4882a593Smuzhiyun { "SDIO67", 0x04B8, 6, 0x0338, 6, &leaf2_gate_lock },
1333*4882a593Smuzhiyun { "VIP1", 0x04B8, 7, 0x0338, 7, &leaf2_gate_lock },
1334*4882a593Smuzhiyun { "VPP0", 0x04B8, 11, 0x0338, 8, &leaf2_gate_lock },
1335*4882a593Smuzhiyun { "LCD0", 0x04B8, 12, 0x0338, 9, &leaf2_gate_lock },
1336*4882a593Smuzhiyun { "VPP1", 0x04B8, 13, 0x0338, 10, &leaf2_gate_lock }, /* 31-35 */
1337*4882a593Smuzhiyun { "LCD1", 0x04B8, 14, 0x0338, 11, &leaf2_gate_lock },
1338*4882a593Smuzhiyun { "DCU", 0x04B8, 15, 0x0338, 12, &leaf2_gate_lock },
1339*4882a593Smuzhiyun { "GPIO", 0x04B8, 18, 0x0338, 13, &leaf2_gate_lock },
1340*4882a593Smuzhiyun { "DAPA_VDIFM", 0x04B8, 17, 0x0338, 15, &leaf2_gate_lock },
1341*4882a593Smuzhiyun { "THVDIFM", 0x04B8, 19, 0x0338, 16, &leaf2_gate_lock }, /* 36-40 */
1342*4882a593Smuzhiyun { "RGMII", 0x04D0, 0, 0x0344, 0, &leaf3_gate_lock },
1343*4882a593Smuzhiyun { "GMAC", 0x04D0, 1, 0x0344, 1, &leaf3_gate_lock },
1344*4882a593Smuzhiyun { "UART1", 0x04D0, 2, 0x0344, 2, &leaf3_gate_lock },
1345*4882a593Smuzhiyun { "DMAC0", 0x04D0, 3, 0x0344, 3, &leaf3_gate_lock },
1346*4882a593Smuzhiyun { "UART0", 0x04D0, 4, 0x0344, 4, &leaf3_gate_lock }, /* 41-45 */
1347*4882a593Smuzhiyun { "UART2", 0x04D0, 5, 0x0344, 5, &leaf3_gate_lock },
1348*4882a593Smuzhiyun { "UART3", 0x04D0, 6, 0x0344, 6, &leaf3_gate_lock },
1349*4882a593Smuzhiyun { "UART4", 0x04D0, 7, 0x0344, 7, &leaf3_gate_lock },
1350*4882a593Smuzhiyun { "UART5", 0x04D0, 8, 0x0344, 8, &leaf3_gate_lock },
1351*4882a593Smuzhiyun { "SPI1", 0x04D0, 9, 0x0344, 9, &leaf3_gate_lock }, /* 46-50 */
1352*4882a593Smuzhiyun { "GNSS_SYS_M0", 0x04D0, 10, 0x0344, 10, &leaf3_gate_lock },
1353*4882a593Smuzhiyun { "CANBUS1", 0x04D0, 12, 0x0344, 11, &leaf3_gate_lock },
1354*4882a593Smuzhiyun { "CCSEC", 0x04D0, 15, 0x0344, 12, &leaf3_gate_lock },
1355*4882a593Smuzhiyun { "CCPUB", 0x04D0, 16, 0x0344, 13, &leaf3_gate_lock },
1356*4882a593Smuzhiyun { "DAPA_GNSSM", 0x04D0, 13, 0x0344, 14, &leaf3_gate_lock }, /* 51-55 */
1357*4882a593Smuzhiyun { "THGNSSM", 0x04D0, 14, 0x0344, 15, &leaf3_gate_lock },
1358*4882a593Smuzhiyun { "VDEC", 0x04E8, 0, 0x0350, 0, &leaf4_gate_lock },
1359*4882a593Smuzhiyun { "JPENC", 0x04E8, 1, 0x0350, 1, &leaf4_gate_lock },
1360*4882a593Smuzhiyun { "G2D", 0x04E8, 2, 0x0350, 2, &leaf4_gate_lock },
1361*4882a593Smuzhiyun { "I2C0", 0x04E8, 3, 0x0350, 3, &leaf4_gate_lock }, /* 56-60 */
1362*4882a593Smuzhiyun { "I2C1", 0x04E8, 4, 0x0350, 4, &leaf4_gate_lock },
1363*4882a593Smuzhiyun { "GPIO0", 0x04E8, 5, 0x0350, 5, &leaf4_gate_lock },
1364*4882a593Smuzhiyun { "NAND", 0x04E8, 6, 0x0350, 6, &leaf4_gate_lock },
1365*4882a593Smuzhiyun { "SDIO01", 0x04E8, 7, 0x0350, 7, &leaf4_gate_lock },
1366*4882a593Smuzhiyun { "SYS2PCI2", 0x04E8, 8, 0x0350, 8, &leaf4_gate_lock }, /* 61-65 */
1367*4882a593Smuzhiyun { "USB0", 0x04E8, 11, 0x0350, 9, &leaf4_gate_lock },
1368*4882a593Smuzhiyun { "USB1", 0x04E8, 12, 0x0350, 10, &leaf4_gate_lock },
1369*4882a593Smuzhiyun { "THMEDIAM", 0x04E8, 15, 0x0350, 11, &leaf4_gate_lock },
1370*4882a593Smuzhiyun { "MEMC_DDRPHY", 0x0500, 0, 0x035C, 0, &leaf5_gate_lock },
1371*4882a593Smuzhiyun { "MEMC_UPCTL", 0x0500, 0, 0x035C, 1, &leaf5_gate_lock }, /* 66-70 */
1372*4882a593Smuzhiyun { "DAPA_MEM", 0x0500, 1, 0x035C, 2, &leaf5_gate_lock },
1373*4882a593Smuzhiyun { "MEMC_MEMDIV", 0x0500, 0, 0x035C, 3, &leaf5_gate_lock },
1374*4882a593Smuzhiyun { "THDDRM", 0x0500, 3, 0x035C, 4, &leaf5_gate_lock },
1375*4882a593Smuzhiyun { "CORESIGHT", 0x0518, 3, 0x0368, 13, &leaf6_gate_lock },
1376*4882a593Smuzhiyun { "THCPUM", 0x0518, 4, 0x0368, 17, &leaf6_gate_lock }, /* 71-75 */
1377*4882a593Smuzhiyun { "GRAPHIC", 0x0530, 0, 0x0374, 0, &leaf7_gate_lock },
1378*4882a593Smuzhiyun { "VSS_SDR", 0x0530, 1, 0x0374, 1, &leaf7_gate_lock },
1379*4882a593Smuzhiyun { "THGPUM", 0x0530, 2, 0x0374, 2, &leaf7_gate_lock },
1380*4882a593Smuzhiyun { "DMAC4", 0x0548, 2, 0x0380, 1, &leaf8_gate_lock },
1381*4882a593Smuzhiyun { "UART6", 0x0548, 3, 0x0380, 2, &leaf8_gate_lock }, /* 76- */
1382*4882a593Smuzhiyun { "USP3", 0x0548, 4, 0x0380, 3, &leaf8_gate_lock },
1383*4882a593Smuzhiyun { "THBTM", 0x0548, 5, 0x0380, 5, &leaf8_gate_lock },
1384*4882a593Smuzhiyun { "A7CA", 0x0548, 1, 0x0380, 0, &leaf8_gate_lock },
1385*4882a593Smuzhiyun { "A7CA_APB", 0x0548, 5, 0x0380, 4, &leaf8_gate_lock },
1386*4882a593Smuzhiyun };
1387*4882a593Smuzhiyun
atlas7_reset_module(struct reset_controller_dev * rcdev,unsigned long reset_idx)1388*4882a593Smuzhiyun static int atlas7_reset_module(struct reset_controller_dev *rcdev,
1389*4882a593Smuzhiyun unsigned long reset_idx)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun struct atlas7_reset_desc *reset = &atlas7_reset_unit[reset_idx];
1392*4882a593Smuzhiyun unsigned long flags;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /*
1395*4882a593Smuzhiyun * HW suggest unit reset sequence:
1396*4882a593Smuzhiyun * assert sw reset (0)
1397*4882a593Smuzhiyun * setting sw clk_en to if the clock was disabled before reset
1398*4882a593Smuzhiyun * delay 16 clocks
1399*4882a593Smuzhiyun * disable clock (sw clk_en = 0)
1400*4882a593Smuzhiyun * de-assert reset (1)
1401*4882a593Smuzhiyun * after this sequence, restore clock or not is decided by SW
1402*4882a593Smuzhiyun */
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun spin_lock_irqsave(reset->lock, flags);
1405*4882a593Smuzhiyun /* clock enable or not */
1406*4882a593Smuzhiyun if (clkc_readl(reset->clk_ofs + 8) & (1 << reset->clk_bit)) {
1407*4882a593Smuzhiyun clkc_writel(1 << reset->rst_bit, reset->rst_ofs + 4);
1408*4882a593Smuzhiyun udelay(2);
1409*4882a593Smuzhiyun clkc_writel(1 << reset->clk_bit, reset->clk_ofs + 4);
1410*4882a593Smuzhiyun clkc_writel(1 << reset->rst_bit, reset->rst_ofs);
1411*4882a593Smuzhiyun /* restore clock enable */
1412*4882a593Smuzhiyun clkc_writel(1 << reset->clk_bit, reset->clk_ofs);
1413*4882a593Smuzhiyun } else {
1414*4882a593Smuzhiyun clkc_writel(1 << reset->rst_bit, reset->rst_ofs + 4);
1415*4882a593Smuzhiyun clkc_writel(1 << reset->clk_bit, reset->clk_ofs);
1416*4882a593Smuzhiyun udelay(2);
1417*4882a593Smuzhiyun clkc_writel(1 << reset->clk_bit, reset->clk_ofs + 4);
1418*4882a593Smuzhiyun clkc_writel(1 << reset->rst_bit, reset->rst_ofs);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun spin_unlock_irqrestore(reset->lock, flags);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun return 0;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun static const struct reset_control_ops atlas7_rst_ops = {
1426*4882a593Smuzhiyun .reset = atlas7_reset_module,
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun static struct reset_controller_dev atlas7_rst_ctlr = {
1430*4882a593Smuzhiyun .ops = &atlas7_rst_ops,
1431*4882a593Smuzhiyun .owner = THIS_MODULE,
1432*4882a593Smuzhiyun .of_reset_n_cells = 1,
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun
atlas7_clk_init(struct device_node * np)1435*4882a593Smuzhiyun static void __init atlas7_clk_init(struct device_node *np)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun struct clk *clk;
1438*4882a593Smuzhiyun struct atlas7_div_init_data *div;
1439*4882a593Smuzhiyun struct atlas7_mux_init_data *mux;
1440*4882a593Smuzhiyun struct atlas7_unit_init_data *unit;
1441*4882a593Smuzhiyun int i;
1442*4882a593Smuzhiyun int ret;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun sirfsoc_clk_vbase = of_iomap(np, 0);
1445*4882a593Smuzhiyun if (!sirfsoc_clk_vbase)
1446*4882a593Smuzhiyun panic("unable to map clkc registers\n");
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun of_node_put(np);
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun clk = clk_register(NULL, &clk_cpupll.hw);
1451*4882a593Smuzhiyun BUG_ON(!clk);
1452*4882a593Smuzhiyun clk = clk_register(NULL, &clk_mempll.hw);
1453*4882a593Smuzhiyun BUG_ON(!clk);
1454*4882a593Smuzhiyun clk = clk_register(NULL, &clk_sys0pll.hw);
1455*4882a593Smuzhiyun BUG_ON(!clk);
1456*4882a593Smuzhiyun clk = clk_register(NULL, &clk_sys1pll.hw);
1457*4882a593Smuzhiyun BUG_ON(!clk);
1458*4882a593Smuzhiyun clk = clk_register(NULL, &clk_sys2pll.hw);
1459*4882a593Smuzhiyun BUG_ON(!clk);
1460*4882a593Smuzhiyun clk = clk_register(NULL, &clk_sys3pll.hw);
1461*4882a593Smuzhiyun BUG_ON(!clk);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "cpupll_div1", "cpupll_vco", 0,
1464*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_CPUPLL_AB_CTRL1, 0, 3, 0,
1465*4882a593Smuzhiyun pll_div_table, &cpupll_ctrl1_lock);
1466*4882a593Smuzhiyun BUG_ON(!clk);
1467*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "cpupll_div2", "cpupll_vco", 0,
1468*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_CPUPLL_AB_CTRL1, 4, 3, 0,
1469*4882a593Smuzhiyun pll_div_table, &cpupll_ctrl1_lock);
1470*4882a593Smuzhiyun BUG_ON(!clk);
1471*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "cpupll_div3", "cpupll_vco", 0,
1472*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_CPUPLL_AB_CTRL1, 8, 3, 0,
1473*4882a593Smuzhiyun pll_div_table, &cpupll_ctrl1_lock);
1474*4882a593Smuzhiyun BUG_ON(!clk);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "mempll_div1", "mempll_vco", 0,
1477*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_MEMPLL_AB_CTRL1, 0, 3, 0,
1478*4882a593Smuzhiyun pll_div_table, &mempll_ctrl1_lock);
1479*4882a593Smuzhiyun BUG_ON(!clk);
1480*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "mempll_div2", "mempll_vco", 0,
1481*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_MEMPLL_AB_CTRL1, 4, 3, 0,
1482*4882a593Smuzhiyun pll_div_table, &mempll_ctrl1_lock);
1483*4882a593Smuzhiyun BUG_ON(!clk);
1484*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "mempll_div3", "mempll_vco", 0,
1485*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_MEMPLL_AB_CTRL1, 8, 3, 0,
1486*4882a593Smuzhiyun pll_div_table, &mempll_ctrl1_lock);
1487*4882a593Smuzhiyun BUG_ON(!clk);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys0pll_div1", "sys0pll_vco", 0,
1490*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS0PLL_AB_CTRL1, 0, 3, 0,
1491*4882a593Smuzhiyun pll_div_table, &sys0pll_ctrl1_lock);
1492*4882a593Smuzhiyun BUG_ON(!clk);
1493*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys0pll_div2", "sys0pll_vco", 0,
1494*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS0PLL_AB_CTRL1, 4, 3, 0,
1495*4882a593Smuzhiyun pll_div_table, &sys0pll_ctrl1_lock);
1496*4882a593Smuzhiyun BUG_ON(!clk);
1497*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys0pll_div3", "sys0pll_vco", 0,
1498*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS0PLL_AB_CTRL1, 8, 3, 0,
1499*4882a593Smuzhiyun pll_div_table, &sys0pll_ctrl1_lock);
1500*4882a593Smuzhiyun BUG_ON(!clk);
1501*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "sys0pll_fixdiv", "sys0pll_vco",
1502*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys1pll_div1", "sys1pll_vco", 0,
1505*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS1PLL_AB_CTRL1, 0, 3, 0,
1506*4882a593Smuzhiyun pll_div_table, &sys1pll_ctrl1_lock);
1507*4882a593Smuzhiyun BUG_ON(!clk);
1508*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys1pll_div2", "sys1pll_vco", 0,
1509*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS1PLL_AB_CTRL1, 4, 3, 0,
1510*4882a593Smuzhiyun pll_div_table, &sys1pll_ctrl1_lock);
1511*4882a593Smuzhiyun BUG_ON(!clk);
1512*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys1pll_div3", "sys1pll_vco", 0,
1513*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS1PLL_AB_CTRL1, 8, 3, 0,
1514*4882a593Smuzhiyun pll_div_table, &sys1pll_ctrl1_lock);
1515*4882a593Smuzhiyun BUG_ON(!clk);
1516*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "sys1pll_fixdiv", "sys1pll_vco",
1517*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys2pll_div1", "sys2pll_vco", 0,
1520*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS2PLL_AB_CTRL1, 0, 3, 0,
1521*4882a593Smuzhiyun pll_div_table, &sys2pll_ctrl1_lock);
1522*4882a593Smuzhiyun BUG_ON(!clk);
1523*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys2pll_div2", "sys2pll_vco", 0,
1524*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS2PLL_AB_CTRL1, 4, 3, 0,
1525*4882a593Smuzhiyun pll_div_table, &sys2pll_ctrl1_lock);
1526*4882a593Smuzhiyun BUG_ON(!clk);
1527*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys2pll_div3", "sys2pll_vco", 0,
1528*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS2PLL_AB_CTRL1, 8, 3, 0,
1529*4882a593Smuzhiyun pll_div_table, &sys2pll_ctrl1_lock);
1530*4882a593Smuzhiyun BUG_ON(!clk);
1531*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "sys2pll_fixdiv", "sys2pll_vco",
1532*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys3pll_div1", "sys3pll_vco", 0,
1535*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS3PLL_AB_CTRL1, 0, 3, 0,
1536*4882a593Smuzhiyun pll_div_table, &sys3pll_ctrl1_lock);
1537*4882a593Smuzhiyun BUG_ON(!clk);
1538*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys3pll_div2", "sys3pll_vco", 0,
1539*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS3PLL_AB_CTRL1, 4, 3, 0,
1540*4882a593Smuzhiyun pll_div_table, &sys3pll_ctrl1_lock);
1541*4882a593Smuzhiyun BUG_ON(!clk);
1542*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "sys3pll_div3", "sys3pll_vco", 0,
1543*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS3PLL_AB_CTRL1, 8, 3, 0,
1544*4882a593Smuzhiyun pll_div_table, &sys3pll_ctrl1_lock);
1545*4882a593Smuzhiyun BUG_ON(!clk);
1546*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "sys3pll_fixdiv", "sys3pll_vco",
1547*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun BUG_ON(!clk);
1550*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "xinw_fixdiv_btslow", "xinw",
1551*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 4);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun BUG_ON(!clk);
1554*4882a593Smuzhiyun clk = clk_register_gate(NULL, "cpupll_clk1", "cpupll_div1",
1555*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_CPUPLL_AB_CTRL1,
1556*4882a593Smuzhiyun 12, 0, &cpupll_ctrl1_lock);
1557*4882a593Smuzhiyun BUG_ON(!clk);
1558*4882a593Smuzhiyun clk = clk_register_gate(NULL, "cpupll_clk2", "cpupll_div2",
1559*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_CPUPLL_AB_CTRL1,
1560*4882a593Smuzhiyun 13, 0, &cpupll_ctrl1_lock);
1561*4882a593Smuzhiyun BUG_ON(!clk);
1562*4882a593Smuzhiyun clk = clk_register_gate(NULL, "cpupll_clk3", "cpupll_div3",
1563*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_CPUPLL_AB_CTRL1,
1564*4882a593Smuzhiyun 14, 0, &cpupll_ctrl1_lock);
1565*4882a593Smuzhiyun BUG_ON(!clk);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun clk = clk_register_gate(NULL, "mempll_clk1", "mempll_div1",
1568*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1569*4882a593Smuzhiyun sirfsoc_clk_vbase + SIRFSOC_CLKC_MEMPLL_AB_CTRL1,
1570*4882a593Smuzhiyun 12, 0, &mempll_ctrl1_lock);
1571*4882a593Smuzhiyun BUG_ON(!clk);
1572*4882a593Smuzhiyun clk = clk_register_gate(NULL, "mempll_clk2", "mempll_div2",
1573*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_MEMPLL_AB_CTRL1,
1574*4882a593Smuzhiyun 13, 0, &mempll_ctrl1_lock);
1575*4882a593Smuzhiyun BUG_ON(!clk);
1576*4882a593Smuzhiyun clk = clk_register_gate(NULL, "mempll_clk3", "mempll_div3",
1577*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_MEMPLL_AB_CTRL1,
1578*4882a593Smuzhiyun 14, 0, &mempll_ctrl1_lock);
1579*4882a593Smuzhiyun BUG_ON(!clk);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys0pll_clk1", "sys0pll_div1",
1582*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS0PLL_AB_CTRL1,
1583*4882a593Smuzhiyun 12, 0, &sys0pll_ctrl1_lock);
1584*4882a593Smuzhiyun BUG_ON(!clk);
1585*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys0pll_clk2", "sys0pll_div2",
1586*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS0PLL_AB_CTRL1,
1587*4882a593Smuzhiyun 13, 0, &sys0pll_ctrl1_lock);
1588*4882a593Smuzhiyun BUG_ON(!clk);
1589*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys0pll_clk3", "sys0pll_div3",
1590*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS0PLL_AB_CTRL1,
1591*4882a593Smuzhiyun 14, 0, &sys0pll_ctrl1_lock);
1592*4882a593Smuzhiyun BUG_ON(!clk);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys1pll_clk1", "sys1pll_div1",
1595*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS1PLL_AB_CTRL1,
1596*4882a593Smuzhiyun 12, 0, &sys1pll_ctrl1_lock);
1597*4882a593Smuzhiyun BUG_ON(!clk);
1598*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys1pll_clk2", "sys1pll_div2",
1599*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS1PLL_AB_CTRL1,
1600*4882a593Smuzhiyun 13, 0, &sys1pll_ctrl1_lock);
1601*4882a593Smuzhiyun BUG_ON(!clk);
1602*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys1pll_clk3", "sys1pll_div3",
1603*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS1PLL_AB_CTRL1,
1604*4882a593Smuzhiyun 14, 0, &sys1pll_ctrl1_lock);
1605*4882a593Smuzhiyun BUG_ON(!clk);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys2pll_clk1", "sys2pll_div1",
1608*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS2PLL_AB_CTRL1,
1609*4882a593Smuzhiyun 12, 0, &sys2pll_ctrl1_lock);
1610*4882a593Smuzhiyun BUG_ON(!clk);
1611*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys2pll_clk2", "sys2pll_div2",
1612*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS2PLL_AB_CTRL1,
1613*4882a593Smuzhiyun 13, 0, &sys2pll_ctrl1_lock);
1614*4882a593Smuzhiyun BUG_ON(!clk);
1615*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys2pll_clk3", "sys2pll_div3",
1616*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS2PLL_AB_CTRL1,
1617*4882a593Smuzhiyun 14, 0, &sys2pll_ctrl1_lock);
1618*4882a593Smuzhiyun BUG_ON(!clk);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys3pll_clk1", "sys3pll_div1",
1621*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS3PLL_AB_CTRL1,
1622*4882a593Smuzhiyun 12, 0, &sys3pll_ctrl1_lock);
1623*4882a593Smuzhiyun BUG_ON(!clk);
1624*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys3pll_clk2", "sys3pll_div2",
1625*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS3PLL_AB_CTRL1,
1626*4882a593Smuzhiyun 13, 0, &sys3pll_ctrl1_lock);
1627*4882a593Smuzhiyun BUG_ON(!clk);
1628*4882a593Smuzhiyun clk = clk_register_gate(NULL, "sys3pll_clk3", "sys3pll_div3",
1629*4882a593Smuzhiyun CLK_SET_RATE_PARENT, sirfsoc_clk_vbase + SIRFSOC_CLKC_SYS3PLL_AB_CTRL1,
1630*4882a593Smuzhiyun 14, 0, &sys3pll_ctrl1_lock);
1631*4882a593Smuzhiyun BUG_ON(!clk);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun clk = clk_register(NULL, &clk_audio_dto.hw);
1634*4882a593Smuzhiyun BUG_ON(!clk);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun clk = clk_register(NULL, &clk_disp0_dto.hw);
1637*4882a593Smuzhiyun BUG_ON(!clk);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun clk = clk_register(NULL, &clk_disp1_dto.hw);
1640*4882a593Smuzhiyun BUG_ON(!clk);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(divider_list); i++) {
1643*4882a593Smuzhiyun div = ÷r_list[i];
1644*4882a593Smuzhiyun clk = clk_register_divider(NULL, div->div_name,
1645*4882a593Smuzhiyun div->parent_name, div->divider_flags, sirfsoc_clk_vbase + div->div_offset,
1646*4882a593Smuzhiyun div->shift, div->width, 0, div->lock);
1647*4882a593Smuzhiyun BUG_ON(!clk);
1648*4882a593Smuzhiyun clk = clk_register_gate(NULL, div->gate_name, div->div_name,
1649*4882a593Smuzhiyun div->gate_flags, sirfsoc_clk_vbase + div->gate_offset,
1650*4882a593Smuzhiyun div->gate_bit, 0, div->lock);
1651*4882a593Smuzhiyun BUG_ON(!clk);
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun /* ignore selector status register check */
1654*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mux_list); i++) {
1655*4882a593Smuzhiyun mux = &mux_list[i];
1656*4882a593Smuzhiyun clk = clk_register_mux(NULL, mux->mux_name, mux->parent_names,
1657*4882a593Smuzhiyun mux->parent_num, mux->flags,
1658*4882a593Smuzhiyun sirfsoc_clk_vbase + mux->mux_offset,
1659*4882a593Smuzhiyun mux->shift, mux->width,
1660*4882a593Smuzhiyun mux->mux_flags, NULL);
1661*4882a593Smuzhiyun atlas7_clks[ARRAY_SIZE(unit_list) + i] = clk;
1662*4882a593Smuzhiyun BUG_ON(!clk);
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(unit_list); i++) {
1666*4882a593Smuzhiyun unit = &unit_list[i];
1667*4882a593Smuzhiyun atlas7_clks[i] = atlas7_unit_clk_register(NULL, unit->unit_name, unit->parent_name,
1668*4882a593Smuzhiyun unit->flags, unit->regofs, unit->bit, unit->type, unit->idle_bit, unit->lock);
1669*4882a593Smuzhiyun BUG_ON(!atlas7_clks[i]);
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun clk_data.clks = atlas7_clks;
1673*4882a593Smuzhiyun clk_data.clk_num = ARRAY_SIZE(unit_list) + ARRAY_SIZE(mux_list);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun ret = of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
1676*4882a593Smuzhiyun BUG_ON(ret);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun atlas7_rst_ctlr.of_node = np;
1679*4882a593Smuzhiyun atlas7_rst_ctlr.nr_resets = ARRAY_SIZE(atlas7_reset_unit);
1680*4882a593Smuzhiyun reset_controller_register(&atlas7_rst_ctlr);
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun CLK_OF_DECLARE(atlas7_clk, "sirf,atlas7-car", atlas7_clk_init);
1683