xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-s5pv210-audss.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 Tomasz Figa <t.figa@samsung.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on Exynos Audio Subsystem Clock Controller driver:
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
8*4882a593Smuzhiyun  * Author: Padmavathi Venna <padma.v@samsung.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Driver for Audio Subsystem Clock Controller of S5PV210-compatible SoCs.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/clk-provider.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/syscore_ops.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <dt-bindings/clock/s5pv210-audss.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static DEFINE_SPINLOCK(lock);
24*4882a593Smuzhiyun static void __iomem *reg_base;
25*4882a593Smuzhiyun static struct clk_hw_onecell_data *clk_data;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define ASS_CLK_SRC 0x0
28*4882a593Smuzhiyun #define ASS_CLK_DIV 0x4
29*4882a593Smuzhiyun #define ASS_CLK_GATE 0x8
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
32*4882a593Smuzhiyun static unsigned long reg_save[][2] = {
33*4882a593Smuzhiyun 	{ASS_CLK_SRC,  0},
34*4882a593Smuzhiyun 	{ASS_CLK_DIV,  0},
35*4882a593Smuzhiyun 	{ASS_CLK_GATE, 0},
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
s5pv210_audss_clk_suspend(void)38*4882a593Smuzhiyun static int s5pv210_audss_clk_suspend(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	int i;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
43*4882a593Smuzhiyun 		reg_save[i][1] = readl(reg_base + reg_save[i][0]);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
s5pv210_audss_clk_resume(void)48*4882a593Smuzhiyun static void s5pv210_audss_clk_resume(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	int i;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
53*4882a593Smuzhiyun 		writel(reg_save[i][1], reg_base + reg_save[i][0]);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static struct syscore_ops s5pv210_audss_clk_syscore_ops = {
57*4882a593Smuzhiyun 	.suspend	= s5pv210_audss_clk_suspend,
58*4882a593Smuzhiyun 	.resume		= s5pv210_audss_clk_resume,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* register s5pv210_audss clocks */
s5pv210_audss_clk_probe(struct platform_device * pdev)63*4882a593Smuzhiyun static int s5pv210_audss_clk_probe(struct platform_device *pdev)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	int i, ret = 0;
66*4882a593Smuzhiyun 	struct resource *res;
67*4882a593Smuzhiyun 	const char *mout_audss_p[2];
68*4882a593Smuzhiyun 	const char *mout_i2s_p[3];
69*4882a593Smuzhiyun 	const char *hclk_p;
70*4882a593Smuzhiyun 	struct clk_hw **clk_table;
71*4882a593Smuzhiyun 	struct clk *hclk, *pll_ref, *pll_in, *cdclk, *sclk_audio;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
74*4882a593Smuzhiyun 	reg_base = devm_ioremap_resource(&pdev->dev, res);
75*4882a593Smuzhiyun 	if (IS_ERR(reg_base)) {
76*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to map audss registers\n");
77*4882a593Smuzhiyun 		return PTR_ERR(reg_base);
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	clk_data = devm_kzalloc(&pdev->dev,
81*4882a593Smuzhiyun 				struct_size(clk_data, hws, AUDSS_MAX_CLKS),
82*4882a593Smuzhiyun 				GFP_KERNEL);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (!clk_data)
85*4882a593Smuzhiyun 		return -ENOMEM;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	clk_data->num = AUDSS_MAX_CLKS;
88*4882a593Smuzhiyun 	clk_table = clk_data->hws;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	hclk = devm_clk_get(&pdev->dev, "hclk");
91*4882a593Smuzhiyun 	if (IS_ERR(hclk)) {
92*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get hclk clock\n");
93*4882a593Smuzhiyun 		return PTR_ERR(hclk);
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	pll_in = devm_clk_get(&pdev->dev, "fout_epll");
97*4882a593Smuzhiyun 	if (IS_ERR(pll_in)) {
98*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get fout_epll clock\n");
99*4882a593Smuzhiyun 		return PTR_ERR(pll_in);
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio0");
103*4882a593Smuzhiyun 	if (IS_ERR(sclk_audio)) {
104*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get sclk_audio0 clock\n");
105*4882a593Smuzhiyun 		return PTR_ERR(sclk_audio);
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* iiscdclk0 is an optional external I2S codec clock */
109*4882a593Smuzhiyun 	cdclk = devm_clk_get(&pdev->dev, "iiscdclk0");
110*4882a593Smuzhiyun 	pll_ref = devm_clk_get(&pdev->dev, "xxti");
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (!IS_ERR(pll_ref))
113*4882a593Smuzhiyun 		mout_audss_p[0] = __clk_get_name(pll_ref);
114*4882a593Smuzhiyun 	else
115*4882a593Smuzhiyun 		mout_audss_p[0] = "xxti";
116*4882a593Smuzhiyun 	mout_audss_p[1] = __clk_get_name(pll_in);
117*4882a593Smuzhiyun 	clk_table[CLK_MOUT_AUDSS] = clk_hw_register_mux(NULL, "mout_audss",
118*4882a593Smuzhiyun 				mout_audss_p, ARRAY_SIZE(mout_audss_p),
119*4882a593Smuzhiyun 				CLK_SET_RATE_NO_REPARENT,
120*4882a593Smuzhiyun 				reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	mout_i2s_p[0] = "mout_audss";
123*4882a593Smuzhiyun 	if (!IS_ERR(cdclk))
124*4882a593Smuzhiyun 		mout_i2s_p[1] = __clk_get_name(cdclk);
125*4882a593Smuzhiyun 	else
126*4882a593Smuzhiyun 		mout_i2s_p[1] = "iiscdclk0";
127*4882a593Smuzhiyun 	mout_i2s_p[2] = __clk_get_name(sclk_audio);
128*4882a593Smuzhiyun 	clk_table[CLK_MOUT_I2S_A] = clk_hw_register_mux(NULL, "mout_i2s_audss",
129*4882a593Smuzhiyun 				mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
130*4882a593Smuzhiyun 				CLK_SET_RATE_NO_REPARENT,
131*4882a593Smuzhiyun 				reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	clk_table[CLK_DOUT_AUD_BUS] = clk_hw_register_divider(NULL,
134*4882a593Smuzhiyun 				"dout_aud_bus", "mout_audss", 0,
135*4882a593Smuzhiyun 				reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
136*4882a593Smuzhiyun 	clk_table[CLK_DOUT_I2S_A] = clk_hw_register_divider(NULL,
137*4882a593Smuzhiyun 				"dout_i2s_audss", "mout_i2s_audss", 0,
138*4882a593Smuzhiyun 				reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	clk_table[CLK_I2S] = clk_hw_register_gate(NULL, "i2s_audss",
141*4882a593Smuzhiyun 				"dout_i2s_audss", CLK_SET_RATE_PARENT,
142*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 6, 0, &lock);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	hclk_p = __clk_get_name(hclk);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	clk_table[CLK_HCLK_I2S] = clk_hw_register_gate(NULL, "hclk_i2s_audss",
147*4882a593Smuzhiyun 				hclk_p, CLK_IGNORE_UNUSED,
148*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 5, 0, &lock);
149*4882a593Smuzhiyun 	clk_table[CLK_HCLK_UART] = clk_hw_register_gate(NULL, "hclk_uart_audss",
150*4882a593Smuzhiyun 				hclk_p, CLK_IGNORE_UNUSED,
151*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 4, 0, &lock);
152*4882a593Smuzhiyun 	clk_table[CLK_HCLK_HWA] = clk_hw_register_gate(NULL, "hclk_hwa_audss",
153*4882a593Smuzhiyun 				hclk_p, CLK_IGNORE_UNUSED,
154*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 3, 0, &lock);
155*4882a593Smuzhiyun 	clk_table[CLK_HCLK_DMA] = clk_hw_register_gate(NULL, "hclk_dma_audss",
156*4882a593Smuzhiyun 				hclk_p, CLK_IGNORE_UNUSED,
157*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 2, 0, &lock);
158*4882a593Smuzhiyun 	clk_table[CLK_HCLK_BUF] = clk_hw_register_gate(NULL, "hclk_buf_audss",
159*4882a593Smuzhiyun 				hclk_p, CLK_IGNORE_UNUSED,
160*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 1, 0, &lock);
161*4882a593Smuzhiyun 	clk_table[CLK_HCLK_RP] = clk_hw_register_gate(NULL, "hclk_rp_audss",
162*4882a593Smuzhiyun 				hclk_p, CLK_IGNORE_UNUSED,
163*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 0, 0, &lock);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	for (i = 0; i < clk_data->num; i++) {
166*4882a593Smuzhiyun 		if (IS_ERR(clk_table[i])) {
167*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to register clock %d\n", i);
168*4882a593Smuzhiyun 			ret = PTR_ERR(clk_table[i]);
169*4882a593Smuzhiyun 			goto unregister;
170*4882a593Smuzhiyun 		}
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(pdev->dev.of_node, of_clk_hw_onecell_get,
174*4882a593Smuzhiyun 				     clk_data);
175*4882a593Smuzhiyun 	if (ret) {
176*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to add clock provider\n");
177*4882a593Smuzhiyun 		goto unregister;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
181*4882a593Smuzhiyun 	register_syscore_ops(&s5pv210_audss_clk_syscore_ops);
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun unregister:
187*4882a593Smuzhiyun 	for (i = 0; i < clk_data->num; i++) {
188*4882a593Smuzhiyun 		if (!IS_ERR(clk_table[i]))
189*4882a593Smuzhiyun 			clk_hw_unregister(clk_table[i]);
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const struct of_device_id s5pv210_audss_clk_of_match[] = {
196*4882a593Smuzhiyun 	{ .compatible = "samsung,s5pv210-audss-clock", },
197*4882a593Smuzhiyun 	{},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct platform_driver s5pv210_audss_clk_driver = {
201*4882a593Smuzhiyun 	.driver	= {
202*4882a593Smuzhiyun 		.name = "s5pv210-audss-clk",
203*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
204*4882a593Smuzhiyun 		.of_match_table = s5pv210_audss_clk_of_match,
205*4882a593Smuzhiyun 	},
206*4882a593Smuzhiyun 	.probe = s5pv210_audss_clk_probe,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
s5pv210_audss_clk_init(void)209*4882a593Smuzhiyun static int __init s5pv210_audss_clk_init(void)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	return platform_driver_register(&s5pv210_audss_clk_driver);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun core_initcall(s5pv210_audss_clk_init);
214