xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-s3c2443.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Common Clock Framework support for S3C2443 and following SoCs.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/samsung.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/reboot.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <dt-bindings/clock/s3c2443.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "clk.h"
18*4882a593Smuzhiyun #include "clk-pll.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* S3C2416 clock controller register offsets */
21*4882a593Smuzhiyun #define LOCKCON0	0x00
22*4882a593Smuzhiyun #define LOCKCON1	0x04
23*4882a593Smuzhiyun #define MPLLCON		0x10
24*4882a593Smuzhiyun #define EPLLCON		0x18
25*4882a593Smuzhiyun #define EPLLCON_K	0x1C
26*4882a593Smuzhiyun #define CLKSRC		0x20
27*4882a593Smuzhiyun #define CLKDIV0		0x24
28*4882a593Smuzhiyun #define CLKDIV1		0x28
29*4882a593Smuzhiyun #define CLKDIV2		0x2C
30*4882a593Smuzhiyun #define HCLKCON		0x30
31*4882a593Smuzhiyun #define PCLKCON		0x34
32*4882a593Smuzhiyun #define SCLKCON		0x38
33*4882a593Smuzhiyun #define SWRST		0x44
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* the soc types */
36*4882a593Smuzhiyun enum supported_socs {
37*4882a593Smuzhiyun 	S3C2416,
38*4882a593Smuzhiyun 	S3C2443,
39*4882a593Smuzhiyun 	S3C2450,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static void __iomem *reg_base;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * list of controller registers to be saved and restored during a
46*4882a593Smuzhiyun  * suspend/resume cycle.
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun static unsigned long s3c2443_clk_regs[] __initdata = {
49*4882a593Smuzhiyun 	LOCKCON0,
50*4882a593Smuzhiyun 	LOCKCON1,
51*4882a593Smuzhiyun 	MPLLCON,
52*4882a593Smuzhiyun 	EPLLCON,
53*4882a593Smuzhiyun 	EPLLCON_K,
54*4882a593Smuzhiyun 	CLKSRC,
55*4882a593Smuzhiyun 	CLKDIV0,
56*4882a593Smuzhiyun 	CLKDIV1,
57*4882a593Smuzhiyun 	CLKDIV2,
58*4882a593Smuzhiyun 	PCLKCON,
59*4882a593Smuzhiyun 	HCLKCON,
60*4882a593Smuzhiyun 	SCLKCON,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun PNAME(epllref_p) = { "mpllref", "mpllref", "xti", "ext" };
64*4882a593Smuzhiyun PNAME(esysclk_p) = { "epllref", "epll" };
65*4882a593Smuzhiyun PNAME(mpllref_p) = { "xti", "mdivclk" };
66*4882a593Smuzhiyun PNAME(msysclk_p) = { "mpllref", "mpll" };
67*4882a593Smuzhiyun PNAME(armclk_p) = { "armdiv" , "hclk" };
68*4882a593Smuzhiyun PNAME(i2s0_p) = { "div_i2s0", "ext_i2s", "epllref", "epllref" };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static struct samsung_mux_clock s3c2443_common_muxes[] __initdata = {
71*4882a593Smuzhiyun 	MUX(0, "epllref", epllref_p, CLKSRC, 7, 2),
72*4882a593Smuzhiyun 	MUX(ESYSCLK, "esysclk", esysclk_p, CLKSRC, 6, 1),
73*4882a593Smuzhiyun 	MUX(0, "mpllref", mpllref_p, CLKSRC, 3, 1),
74*4882a593Smuzhiyun 	MUX(MSYSCLK, "msysclk", msysclk_p, CLKSRC, 4, 1),
75*4882a593Smuzhiyun 	MUX(ARMCLK, "armclk", armclk_p, CLKDIV0, 13, 1),
76*4882a593Smuzhiyun 	MUX(0, "mux_i2s0", i2s0_p, CLKSRC, 14, 2),
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct clk_div_table hclk_d[] = {
80*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
81*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
82*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
83*4882a593Smuzhiyun 	{ /* sentinel */ },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct clk_div_table mdivclk_d[] = {
87*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
88*4882a593Smuzhiyun 	{ .val = 1, .div = 3 },
89*4882a593Smuzhiyun 	{ .val = 2, .div = 5 },
90*4882a593Smuzhiyun 	{ .val = 3, .div = 7 },
91*4882a593Smuzhiyun 	{ .val = 4, .div = 9 },
92*4882a593Smuzhiyun 	{ .val = 5, .div = 11 },
93*4882a593Smuzhiyun 	{ .val = 6, .div = 13 },
94*4882a593Smuzhiyun 	{ .val = 7, .div = 15 },
95*4882a593Smuzhiyun 	{ /* sentinel */ },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static struct samsung_div_clock s3c2443_common_dividers[] __initdata = {
99*4882a593Smuzhiyun 	DIV_T(0, "mdivclk", "xti", CLKDIV0, 6, 3, mdivclk_d),
100*4882a593Smuzhiyun 	DIV(0, "prediv", "msysclk", CLKDIV0, 4, 2),
101*4882a593Smuzhiyun 	DIV_T(HCLK, "hclk", "prediv", CLKDIV0, 0, 2, hclk_d),
102*4882a593Smuzhiyun 	DIV(PCLK, "pclk", "hclk", CLKDIV0, 2, 1),
103*4882a593Smuzhiyun 	DIV(0, "div_hsspi0_epll", "esysclk", CLKDIV1, 24, 2),
104*4882a593Smuzhiyun 	DIV(0, "div_fimd", "esysclk", CLKDIV1, 16, 8),
105*4882a593Smuzhiyun 	DIV(0, "div_i2s0", "esysclk", CLKDIV1, 12, 4),
106*4882a593Smuzhiyun 	DIV(0, "div_uart", "esysclk", CLKDIV1, 8, 4),
107*4882a593Smuzhiyun 	DIV(0, "div_hsmmc1", "esysclk", CLKDIV1, 6, 2),
108*4882a593Smuzhiyun 	DIV(0, "div_usbhost", "esysclk", CLKDIV1, 4, 2),
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static struct samsung_gate_clock s3c2443_common_gates[] __initdata = {
112*4882a593Smuzhiyun 	GATE(SCLK_HSMMC_EXT, "sclk_hsmmcext", "ext", SCLKCON, 13, 0, 0),
113*4882a593Smuzhiyun 	GATE(SCLK_HSMMC1, "sclk_hsmmc1", "div_hsmmc1", SCLKCON, 12, 0, 0),
114*4882a593Smuzhiyun 	GATE(SCLK_FIMD, "sclk_fimd", "div_fimd", SCLKCON, 10, 0, 0),
115*4882a593Smuzhiyun 	GATE(SCLK_I2S0, "sclk_i2s0", "mux_i2s0", SCLKCON, 9, 0, 0),
116*4882a593Smuzhiyun 	GATE(SCLK_UART, "sclk_uart", "div_uart", SCLKCON, 8, 0, 0),
117*4882a593Smuzhiyun 	GATE(SCLK_USBH, "sclk_usbhost", "div_usbhost", SCLKCON, 1, 0, 0),
118*4882a593Smuzhiyun 	GATE(HCLK_DRAM, "dram", "hclk", HCLKCON, 19, CLK_IGNORE_UNUSED, 0),
119*4882a593Smuzhiyun 	GATE(HCLK_SSMC, "ssmc", "hclk", HCLKCON, 18, CLK_IGNORE_UNUSED, 0),
120*4882a593Smuzhiyun 	GATE(HCLK_HSMMC1, "hsmmc1", "hclk", HCLKCON, 16, 0, 0),
121*4882a593Smuzhiyun 	GATE(HCLK_USBD, "usb-device", "hclk", HCLKCON, 12, 0, 0),
122*4882a593Smuzhiyun 	GATE(HCLK_USBH, "usb-host", "hclk", HCLKCON, 11, 0, 0),
123*4882a593Smuzhiyun 	GATE(HCLK_LCD, "lcd", "hclk", HCLKCON, 9, 0, 0),
124*4882a593Smuzhiyun 	GATE(HCLK_DMA5, "dma5", "hclk", HCLKCON, 5, CLK_IGNORE_UNUSED, 0),
125*4882a593Smuzhiyun 	GATE(HCLK_DMA4, "dma4", "hclk", HCLKCON, 4, CLK_IGNORE_UNUSED, 0),
126*4882a593Smuzhiyun 	GATE(HCLK_DMA3, "dma3", "hclk", HCLKCON, 3, CLK_IGNORE_UNUSED, 0),
127*4882a593Smuzhiyun 	GATE(HCLK_DMA2, "dma2", "hclk", HCLKCON, 2, CLK_IGNORE_UNUSED, 0),
128*4882a593Smuzhiyun 	GATE(HCLK_DMA1, "dma1", "hclk", HCLKCON, 1, CLK_IGNORE_UNUSED, 0),
129*4882a593Smuzhiyun 	GATE(HCLK_DMA0, "dma0", "hclk", HCLKCON, 0, CLK_IGNORE_UNUSED, 0),
130*4882a593Smuzhiyun 	GATE(PCLK_GPIO, "gpio", "pclk", PCLKCON, 13, CLK_IGNORE_UNUSED, 0),
131*4882a593Smuzhiyun 	GATE(PCLK_RTC, "rtc", "pclk", PCLKCON, 12, 0, 0),
132*4882a593Smuzhiyun 	GATE(PCLK_WDT, "wdt", "pclk", PCLKCON, 11, 0, 0),
133*4882a593Smuzhiyun 	GATE(PCLK_PWM, "pwm", "pclk", PCLKCON, 10, 0, 0),
134*4882a593Smuzhiyun 	GATE(PCLK_I2S0, "i2s0", "pclk", PCLKCON, 9, 0, 0),
135*4882a593Smuzhiyun 	GATE(PCLK_AC97, "ac97", "pclk", PCLKCON, 8, 0, 0),
136*4882a593Smuzhiyun 	GATE(PCLK_ADC, "adc", "pclk", PCLKCON, 7, 0, 0),
137*4882a593Smuzhiyun 	GATE(PCLK_SPI0, "spi0", "pclk", PCLKCON, 6, 0, 0),
138*4882a593Smuzhiyun 	GATE(PCLK_I2C0, "i2c0", "pclk", PCLKCON, 4, 0, 0),
139*4882a593Smuzhiyun 	GATE(PCLK_UART3, "uart3", "pclk", PCLKCON, 3, 0, 0),
140*4882a593Smuzhiyun 	GATE(PCLK_UART2, "uart2", "pclk", PCLKCON, 2, 0, 0),
141*4882a593Smuzhiyun 	GATE(PCLK_UART1, "uart1", "pclk", PCLKCON, 1, 0, 0),
142*4882a593Smuzhiyun 	GATE(PCLK_UART0, "uart0", "pclk", PCLKCON, 0, 0, 0),
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static struct samsung_clock_alias s3c2443_common_aliases[] __initdata = {
146*4882a593Smuzhiyun 	ALIAS(MSYSCLK, NULL, "msysclk"),
147*4882a593Smuzhiyun 	ALIAS(ARMCLK, NULL, "armclk"),
148*4882a593Smuzhiyun 	ALIAS(MPLL, NULL, "mpll"),
149*4882a593Smuzhiyun 	ALIAS(EPLL, NULL, "epll"),
150*4882a593Smuzhiyun 	ALIAS(HCLK, NULL, "hclk"),
151*4882a593Smuzhiyun 	ALIAS(HCLK_SSMC, NULL, "nand"),
152*4882a593Smuzhiyun 	ALIAS(PCLK_UART0, "s3c2440-uart.0", "uart"),
153*4882a593Smuzhiyun 	ALIAS(PCLK_UART1, "s3c2440-uart.1", "uart"),
154*4882a593Smuzhiyun 	ALIAS(PCLK_UART2, "s3c2440-uart.2", "uart"),
155*4882a593Smuzhiyun 	ALIAS(PCLK_UART3, "s3c2440-uart.3", "uart"),
156*4882a593Smuzhiyun 	ALIAS(PCLK_UART0, "s3c2440-uart.0", "clk_uart_baud2"),
157*4882a593Smuzhiyun 	ALIAS(PCLK_UART1, "s3c2440-uart.1", "clk_uart_baud2"),
158*4882a593Smuzhiyun 	ALIAS(PCLK_UART2, "s3c2440-uart.2", "clk_uart_baud2"),
159*4882a593Smuzhiyun 	ALIAS(PCLK_UART3, "s3c2440-uart.3", "clk_uart_baud2"),
160*4882a593Smuzhiyun 	ALIAS(SCLK_UART, NULL, "clk_uart_baud3"),
161*4882a593Smuzhiyun 	ALIAS(PCLK_PWM, NULL, "timers"),
162*4882a593Smuzhiyun 	ALIAS(PCLK_RTC, NULL, "rtc"),
163*4882a593Smuzhiyun 	ALIAS(PCLK_WDT, NULL, "watchdog"),
164*4882a593Smuzhiyun 	ALIAS(PCLK_ADC, NULL, "adc"),
165*4882a593Smuzhiyun 	ALIAS(PCLK_I2C0, "s3c2410-i2c.0", "i2c"),
166*4882a593Smuzhiyun 	ALIAS(HCLK_USBD, NULL, "usb-device"),
167*4882a593Smuzhiyun 	ALIAS(HCLK_USBH, NULL, "usb-host"),
168*4882a593Smuzhiyun 	ALIAS(SCLK_USBH, NULL, "usb-bus-host"),
169*4882a593Smuzhiyun 	ALIAS(PCLK_SPI0, "s3c2443-spi.0", "spi"),
170*4882a593Smuzhiyun 	ALIAS(PCLK_SPI0, "s3c2443-spi.0", "spi_busclk0"),
171*4882a593Smuzhiyun 	ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "hsmmc"),
172*4882a593Smuzhiyun 	ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.0"),
173*4882a593Smuzhiyun 	ALIAS(PCLK_I2S0, "samsung-i2s.0", "iis"),
174*4882a593Smuzhiyun 	ALIAS(SCLK_I2S0, NULL, "i2s-if"),
175*4882a593Smuzhiyun 	ALIAS(HCLK_LCD, NULL, "lcd"),
176*4882a593Smuzhiyun 	ALIAS(SCLK_FIMD, NULL, "sclk_fimd"),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* S3C2416 specific clocks */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct samsung_pll_clock s3c2416_pll_clks[] __initdata = {
182*4882a593Smuzhiyun 	PLL(pll_6552_s3c2416, MPLL, "mpll", "mpllref", LOCKCON0, MPLLCON, NULL),
183*4882a593Smuzhiyun 	PLL(pll_6553, EPLL, "epll", "epllref", LOCKCON1, EPLLCON, NULL),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun PNAME(s3c2416_hsmmc0_p) = { "sclk_hsmmc0", "sclk_hsmmcext" };
187*4882a593Smuzhiyun PNAME(s3c2416_hsmmc1_p) = { "sclk_hsmmc1", "sclk_hsmmcext" };
188*4882a593Smuzhiyun PNAME(s3c2416_hsspi0_p) = { "hsspi0_epll", "hsspi0_mpll" };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static struct clk_div_table armdiv_s3c2416_d[] = {
191*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
192*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
193*4882a593Smuzhiyun 	{ .val = 2, .div = 3 },
194*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
195*4882a593Smuzhiyun 	{ .val = 5, .div = 6 },
196*4882a593Smuzhiyun 	{ .val = 7, .div = 8 },
197*4882a593Smuzhiyun 	{ /* sentinel */ },
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct samsung_div_clock s3c2416_dividers[] __initdata = {
201*4882a593Smuzhiyun 	DIV_T(ARMDIV, "armdiv", "msysclk", CLKDIV0, 9, 3, armdiv_s3c2416_d),
202*4882a593Smuzhiyun 	DIV(0, "div_hsspi0_mpll", "msysclk", CLKDIV2, 0, 4),
203*4882a593Smuzhiyun 	DIV(0, "div_hsmmc0", "esysclk", CLKDIV2, 6, 2),
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static struct samsung_mux_clock s3c2416_muxes[] __initdata = {
207*4882a593Smuzhiyun 	MUX(MUX_HSMMC0, "mux_hsmmc0", s3c2416_hsmmc0_p, CLKSRC, 16, 1),
208*4882a593Smuzhiyun 	MUX(MUX_HSMMC1, "mux_hsmmc1", s3c2416_hsmmc1_p, CLKSRC, 17, 1),
209*4882a593Smuzhiyun 	MUX(MUX_HSSPI0, "mux_hsspi0", s3c2416_hsspi0_p, CLKSRC, 18, 1),
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct samsung_gate_clock s3c2416_gates[] __initdata = {
213*4882a593Smuzhiyun 	GATE(0, "hsspi0_mpll", "div_hsspi0_mpll", SCLKCON, 19, 0, 0),
214*4882a593Smuzhiyun 	GATE(0, "hsspi0_epll", "div_hsspi0_epll", SCLKCON, 14, 0, 0),
215*4882a593Smuzhiyun 	GATE(0, "sclk_hsmmc0", "div_hsmmc0", SCLKCON, 6, 0, 0),
216*4882a593Smuzhiyun 	GATE(HCLK_2D, "2d", "hclk", HCLKCON, 20, 0, 0),
217*4882a593Smuzhiyun 	GATE(HCLK_HSMMC0, "hsmmc0", "hclk", HCLKCON, 15, 0, 0),
218*4882a593Smuzhiyun 	GATE(HCLK_IROM, "irom", "hclk", HCLKCON, 13, CLK_IGNORE_UNUSED, 0),
219*4882a593Smuzhiyun 	GATE(PCLK_PCM, "pcm", "pclk", PCLKCON, 19, 0, 0),
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static struct samsung_clock_alias s3c2416_aliases[] __initdata = {
223*4882a593Smuzhiyun 	ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "hsmmc"),
224*4882a593Smuzhiyun 	ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "mmc_busclk.0"),
225*4882a593Smuzhiyun 	ALIAS(MUX_HSMMC0, "s3c-sdhci.0", "mmc_busclk.2"),
226*4882a593Smuzhiyun 	ALIAS(MUX_HSMMC1, "s3c-sdhci.1", "mmc_busclk.2"),
227*4882a593Smuzhiyun 	ALIAS(MUX_HSSPI0, "s3c2443-spi.0", "spi_busclk2"),
228*4882a593Smuzhiyun 	ALIAS(ARMDIV, NULL, "armdiv"),
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* S3C2443 specific clocks */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static struct samsung_pll_clock s3c2443_pll_clks[] __initdata = {
234*4882a593Smuzhiyun 	PLL(pll_3000, MPLL, "mpll", "mpllref", LOCKCON0, MPLLCON, NULL),
235*4882a593Smuzhiyun 	PLL(pll_2126, EPLL, "epll", "epllref", LOCKCON1, EPLLCON, NULL),
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static struct clk_div_table armdiv_s3c2443_d[] = {
239*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
240*4882a593Smuzhiyun 	{ .val = 8, .div = 2 },
241*4882a593Smuzhiyun 	{ .val = 2, .div = 3 },
242*4882a593Smuzhiyun 	{ .val = 9, .div = 4 },
243*4882a593Smuzhiyun 	{ .val = 10, .div = 6 },
244*4882a593Smuzhiyun 	{ .val = 11, .div = 8 },
245*4882a593Smuzhiyun 	{ .val = 13, .div = 12 },
246*4882a593Smuzhiyun 	{ .val = 15, .div = 16 },
247*4882a593Smuzhiyun 	{ /* sentinel */ },
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct samsung_div_clock s3c2443_dividers[] __initdata = {
251*4882a593Smuzhiyun 	DIV_T(ARMDIV, "armdiv", "msysclk", CLKDIV0, 9, 4, armdiv_s3c2443_d),
252*4882a593Smuzhiyun 	DIV(0, "div_cam", "esysclk", CLKDIV1, 26, 4),
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static struct samsung_gate_clock s3c2443_gates[] __initdata = {
256*4882a593Smuzhiyun 	GATE(SCLK_HSSPI0, "sclk_hsspi0", "div_hsspi0_epll", SCLKCON, 14, 0, 0),
257*4882a593Smuzhiyun 	GATE(SCLK_CAM, "sclk_cam", "div_cam", SCLKCON, 11, 0, 0),
258*4882a593Smuzhiyun 	GATE(HCLK_CFC, "cfc", "hclk", HCLKCON, 17, CLK_IGNORE_UNUSED, 0),
259*4882a593Smuzhiyun 	GATE(HCLK_CAM, "cam", "hclk", HCLKCON, 8, 0, 0),
260*4882a593Smuzhiyun 	GATE(PCLK_SPI1, "spi1", "pclk", PCLKCON, 15, 0, 0),
261*4882a593Smuzhiyun 	GATE(PCLK_SDI, "sdi", "pclk", PCLKCON, 5, 0, 0),
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static struct samsung_clock_alias s3c2443_aliases[] __initdata = {
265*4882a593Smuzhiyun 	ALIAS(SCLK_HSSPI0, "s3c2443-spi.0", "spi_busclk2"),
266*4882a593Smuzhiyun 	ALIAS(SCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.2"),
267*4882a593Smuzhiyun 	ALIAS(SCLK_CAM, NULL, "camif-upll"),
268*4882a593Smuzhiyun 	ALIAS(PCLK_SPI1, "s3c2410-spi.0", "spi"),
269*4882a593Smuzhiyun 	ALIAS(PCLK_SDI, NULL, "sdi"),
270*4882a593Smuzhiyun 	ALIAS(HCLK_CFC, NULL, "cfc"),
271*4882a593Smuzhiyun 	ALIAS(ARMDIV, NULL, "armdiv"),
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* S3C2450 specific clocks */
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun PNAME(s3c2450_cam_p) = { "div_cam", "hclk" };
277*4882a593Smuzhiyun PNAME(s3c2450_hsspi1_p) = { "hsspi1_epll", "hsspi1_mpll" };
278*4882a593Smuzhiyun PNAME(i2s1_p) = { "div_i2s1", "ext_i2s", "epllref", "epllref" };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static struct samsung_div_clock s3c2450_dividers[] __initdata = {
281*4882a593Smuzhiyun 	DIV(0, "div_cam", "esysclk", CLKDIV1, 26, 4),
282*4882a593Smuzhiyun 	DIV(0, "div_hsspi1_epll", "esysclk", CLKDIV2, 24, 2),
283*4882a593Smuzhiyun 	DIV(0, "div_hsspi1_mpll", "msysclk", CLKDIV2, 16, 4),
284*4882a593Smuzhiyun 	DIV(0, "div_i2s1", "esysclk", CLKDIV2, 12, 4),
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static struct samsung_mux_clock s3c2450_muxes[] __initdata = {
288*4882a593Smuzhiyun 	MUX(0, "mux_cam", s3c2450_cam_p, CLKSRC, 20, 1),
289*4882a593Smuzhiyun 	MUX(MUX_HSSPI1, "mux_hsspi1", s3c2450_hsspi1_p, CLKSRC, 19, 1),
290*4882a593Smuzhiyun 	MUX(0, "mux_i2s1", i2s1_p, CLKSRC, 12, 2),
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct samsung_gate_clock s3c2450_gates[] __initdata = {
294*4882a593Smuzhiyun 	GATE(SCLK_I2S1, "sclk_i2s1", "div_i2s1", SCLKCON, 5, 0, 0),
295*4882a593Smuzhiyun 	GATE(HCLK_CFC, "cfc", "hclk", HCLKCON, 17, 0, 0),
296*4882a593Smuzhiyun 	GATE(HCLK_CAM, "cam", "hclk", HCLKCON, 8, 0, 0),
297*4882a593Smuzhiyun 	GATE(HCLK_DMA7, "dma7", "hclk", HCLKCON, 7, CLK_IGNORE_UNUSED, 0),
298*4882a593Smuzhiyun 	GATE(HCLK_DMA6, "dma6", "hclk", HCLKCON, 6, CLK_IGNORE_UNUSED, 0),
299*4882a593Smuzhiyun 	GATE(PCLK_I2S1, "i2s1", "pclk", PCLKCON, 17, 0, 0),
300*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "i2c1", "pclk", PCLKCON, 16, 0, 0),
301*4882a593Smuzhiyun 	GATE(PCLK_SPI1, "spi1", "pclk", PCLKCON, 14, 0, 0),
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static struct samsung_clock_alias s3c2450_aliases[] __initdata = {
305*4882a593Smuzhiyun 	ALIAS(PCLK_SPI1, "s3c2443-spi.1", "spi"),
306*4882a593Smuzhiyun 	ALIAS(PCLK_SPI1, "s3c2443-spi.1", "spi_busclk0"),
307*4882a593Smuzhiyun 	ALIAS(MUX_HSSPI1, "s3c2443-spi.1", "spi_busclk2"),
308*4882a593Smuzhiyun 	ALIAS(PCLK_I2C1, "s3c2410-i2c.1", "i2c"),
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
s3c2443_restart(struct notifier_block * this,unsigned long mode,void * cmd)311*4882a593Smuzhiyun static int s3c2443_restart(struct notifier_block *this,
312*4882a593Smuzhiyun 			   unsigned long mode, void *cmd)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	__raw_writel(0x533c2443, reg_base + SWRST);
315*4882a593Smuzhiyun 	return NOTIFY_DONE;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static struct notifier_block s3c2443_restart_handler = {
319*4882a593Smuzhiyun 	.notifier_call = s3c2443_restart,
320*4882a593Smuzhiyun 	.priority = 129,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun  * fixed rate clocks generated outside the soc
325*4882a593Smuzhiyun  * Only necessary until the devicetree-move is complete
326*4882a593Smuzhiyun  */
327*4882a593Smuzhiyun static struct samsung_fixed_rate_clock s3c2443_common_frate_clks[] __initdata = {
328*4882a593Smuzhiyun 	FRATE(0, "xti", NULL, 0, 0),
329*4882a593Smuzhiyun 	FRATE(0, "ext", NULL, 0, 0),
330*4882a593Smuzhiyun 	FRATE(0, "ext_i2s", NULL, 0, 0),
331*4882a593Smuzhiyun 	FRATE(0, "ext_uart", NULL, 0, 0),
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
s3c2443_common_clk_register_fixed_ext(struct samsung_clk_provider * ctx,unsigned long xti_f)334*4882a593Smuzhiyun static void __init s3c2443_common_clk_register_fixed_ext(
335*4882a593Smuzhiyun 		struct samsung_clk_provider *ctx, unsigned long xti_f)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	s3c2443_common_frate_clks[0].fixed_rate = xti_f;
338*4882a593Smuzhiyun 	samsung_clk_register_fixed_rate(ctx, s3c2443_common_frate_clks,
339*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2443_common_frate_clks));
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
s3c2443_common_clk_init(struct device_node * np,unsigned long xti_f,int current_soc,void __iomem * base)342*4882a593Smuzhiyun void __init s3c2443_common_clk_init(struct device_node *np, unsigned long xti_f,
343*4882a593Smuzhiyun 				    int current_soc,
344*4882a593Smuzhiyun 				    void __iomem *base)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct samsung_clk_provider *ctx;
347*4882a593Smuzhiyun 	int ret;
348*4882a593Smuzhiyun 	reg_base = base;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (np) {
351*4882a593Smuzhiyun 		reg_base = of_iomap(np, 0);
352*4882a593Smuzhiyun 		if (!reg_base)
353*4882a593Smuzhiyun 			panic("%s: failed to map registers\n", __func__);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ctx = samsung_clk_init(np, reg_base, NR_CLKS);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* Register external clocks only in non-dt cases */
359*4882a593Smuzhiyun 	if (!np)
360*4882a593Smuzhiyun 		s3c2443_common_clk_register_fixed_ext(ctx, xti_f);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* Register PLLs. */
363*4882a593Smuzhiyun 	if (current_soc == S3C2416 || current_soc == S3C2450)
364*4882a593Smuzhiyun 		samsung_clk_register_pll(ctx, s3c2416_pll_clks,
365*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2416_pll_clks), reg_base);
366*4882a593Smuzhiyun 	else
367*4882a593Smuzhiyun 		samsung_clk_register_pll(ctx, s3c2443_pll_clks,
368*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2443_pll_clks), reg_base);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Register common internal clocks. */
371*4882a593Smuzhiyun 	samsung_clk_register_mux(ctx, s3c2443_common_muxes,
372*4882a593Smuzhiyun 			ARRAY_SIZE(s3c2443_common_muxes));
373*4882a593Smuzhiyun 	samsung_clk_register_div(ctx, s3c2443_common_dividers,
374*4882a593Smuzhiyun 			ARRAY_SIZE(s3c2443_common_dividers));
375*4882a593Smuzhiyun 	samsung_clk_register_gate(ctx, s3c2443_common_gates,
376*4882a593Smuzhiyun 		ARRAY_SIZE(s3c2443_common_gates));
377*4882a593Smuzhiyun 	samsung_clk_register_alias(ctx, s3c2443_common_aliases,
378*4882a593Smuzhiyun 		ARRAY_SIZE(s3c2443_common_aliases));
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* Register SoC-specific clocks. */
381*4882a593Smuzhiyun 	switch (current_soc) {
382*4882a593Smuzhiyun 	case S3C2450:
383*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, s3c2450_dividers,
384*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2450_dividers));
385*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, s3c2450_muxes,
386*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2450_muxes));
387*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, s3c2450_gates,
388*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2450_gates));
389*4882a593Smuzhiyun 		samsung_clk_register_alias(ctx, s3c2450_aliases,
390*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2450_aliases));
391*4882a593Smuzhiyun 		fallthrough;	/* as s3c2450 extends the s3c2416 clocks */
392*4882a593Smuzhiyun 	case S3C2416:
393*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, s3c2416_dividers,
394*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2416_dividers));
395*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, s3c2416_muxes,
396*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2416_muxes));
397*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, s3c2416_gates,
398*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2416_gates));
399*4882a593Smuzhiyun 		samsung_clk_register_alias(ctx, s3c2416_aliases,
400*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2416_aliases));
401*4882a593Smuzhiyun 		break;
402*4882a593Smuzhiyun 	case S3C2443:
403*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, s3c2443_dividers,
404*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2443_dividers));
405*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, s3c2443_gates,
406*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2443_gates));
407*4882a593Smuzhiyun 		samsung_clk_register_alias(ctx, s3c2443_aliases,
408*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2443_aliases));
409*4882a593Smuzhiyun 		break;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	samsung_clk_sleep_init(reg_base, s3c2443_clk_regs,
413*4882a593Smuzhiyun 			       ARRAY_SIZE(s3c2443_clk_regs));
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	samsung_clk_of_add_provider(np, ctx);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	ret = register_restart_handler(&s3c2443_restart_handler);
418*4882a593Smuzhiyun 	if (ret)
419*4882a593Smuzhiyun 		pr_warn("cannot register restart handler, %d\n", ret);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
s3c2416_clk_init(struct device_node * np)422*4882a593Smuzhiyun static void __init s3c2416_clk_init(struct device_node *np)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	s3c2443_common_clk_init(np, 0, S3C2416, NULL);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun CLK_OF_DECLARE(s3c2416_clk, "samsung,s3c2416-clock", s3c2416_clk_init);
427*4882a593Smuzhiyun 
s3c2443_clk_init(struct device_node * np)428*4882a593Smuzhiyun static void __init s3c2443_clk_init(struct device_node *np)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	s3c2443_common_clk_init(np, 0, S3C2443, NULL);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun CLK_OF_DECLARE(s3c2443_clk, "samsung,s3c2443-clock", s3c2443_clk_init);
433*4882a593Smuzhiyun 
s3c2450_clk_init(struct device_node * np)434*4882a593Smuzhiyun static void __init s3c2450_clk_init(struct device_node *np)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	s3c2443_common_clk_init(np, 0, S3C2450, NULL);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun CLK_OF_DECLARE(s3c2450_clk, "samsung,s3c2450-clock", s3c2450_clk_init);
439