1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Common Clock Framework support for S3C2412 and S3C2413.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/samsung.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/reboot.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <dt-bindings/clock/s3c2412.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "clk.h"
18*4882a593Smuzhiyun #include "clk-pll.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define LOCKTIME 0x00
21*4882a593Smuzhiyun #define MPLLCON 0x04
22*4882a593Smuzhiyun #define UPLLCON 0x08
23*4882a593Smuzhiyun #define CLKCON 0x0c
24*4882a593Smuzhiyun #define CLKDIVN 0x14
25*4882a593Smuzhiyun #define CLKSRC 0x1c
26*4882a593Smuzhiyun #define SWRST 0x30
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static void __iomem *reg_base;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * list of controller registers to be saved and restored during a
32*4882a593Smuzhiyun * suspend/resume cycle.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun static unsigned long s3c2412_clk_regs[] __initdata = {
35*4882a593Smuzhiyun LOCKTIME,
36*4882a593Smuzhiyun MPLLCON,
37*4882a593Smuzhiyun UPLLCON,
38*4882a593Smuzhiyun CLKCON,
39*4882a593Smuzhiyun CLKDIVN,
40*4882a593Smuzhiyun CLKSRC,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static struct clk_div_table divxti_d[] = {
44*4882a593Smuzhiyun { .val = 0, .div = 1 },
45*4882a593Smuzhiyun { .val = 1, .div = 2 },
46*4882a593Smuzhiyun { .val = 2, .div = 4 },
47*4882a593Smuzhiyun { .val = 3, .div = 6 },
48*4882a593Smuzhiyun { .val = 4, .div = 8 },
49*4882a593Smuzhiyun { .val = 5, .div = 10 },
50*4882a593Smuzhiyun { .val = 6, .div = 12 },
51*4882a593Smuzhiyun { .val = 7, .div = 14 },
52*4882a593Smuzhiyun { /* sentinel */ },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct samsung_div_clock s3c2412_dividers[] __initdata = {
56*4882a593Smuzhiyun DIV_T(0, "div_xti", "xti", CLKSRC, 0, 3, divxti_d),
57*4882a593Smuzhiyun DIV(0, "div_cam", "mux_cam", CLKDIVN, 16, 4),
58*4882a593Smuzhiyun DIV(0, "div_i2s", "mux_i2s", CLKDIVN, 12, 4),
59*4882a593Smuzhiyun DIV(0, "div_uart", "mux_uart", CLKDIVN, 8, 4),
60*4882a593Smuzhiyun DIV(0, "div_usb", "mux_usb", CLKDIVN, 6, 1),
61*4882a593Smuzhiyun DIV(0, "div_hclk_half", "hclk", CLKDIVN, 5, 1),
62*4882a593Smuzhiyun DIV(ARMDIV, "armdiv", "msysclk", CLKDIVN, 3, 1),
63*4882a593Smuzhiyun DIV(PCLK, "pclk", "hclk", CLKDIVN, 2, 1),
64*4882a593Smuzhiyun DIV(HCLK, "hclk", "armdiv", CLKDIVN, 0, 2),
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static struct samsung_fixed_factor_clock s3c2412_ffactor[] __initdata = {
68*4882a593Smuzhiyun FFACTOR(0, "ff_hclk", "hclk", 2, 1, CLK_SET_RATE_PARENT),
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun * The first two use the OM[4] setting, which is not readable from
73*4882a593Smuzhiyun * software, so assume it is set to xti.
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun PNAME(erefclk_p) = { "xti", "xti", "xti", "ext" };
76*4882a593Smuzhiyun PNAME(urefclk_p) = { "xti", "xti", "xti", "ext" };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun PNAME(camclk_p) = { "usysclk", "hclk" };
79*4882a593Smuzhiyun PNAME(usbclk_p) = { "usysclk", "hclk" };
80*4882a593Smuzhiyun PNAME(i2sclk_p) = { "erefclk", "mpll" };
81*4882a593Smuzhiyun PNAME(uartclk_p) = { "erefclk", "mpll" };
82*4882a593Smuzhiyun PNAME(usysclk_p) = { "urefclk", "upll" };
83*4882a593Smuzhiyun PNAME(msysclk_p) = { "mdivclk", "mpll" };
84*4882a593Smuzhiyun PNAME(mdivclk_p) = { "xti", "div_xti" };
85*4882a593Smuzhiyun PNAME(armclk_p) = { "armdiv", "hclk" };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static struct samsung_mux_clock s3c2412_muxes[] __initdata = {
88*4882a593Smuzhiyun MUX(0, "erefclk", erefclk_p, CLKSRC, 14, 2),
89*4882a593Smuzhiyun MUX(0, "urefclk", urefclk_p, CLKSRC, 12, 2),
90*4882a593Smuzhiyun MUX(0, "mux_cam", camclk_p, CLKSRC, 11, 1),
91*4882a593Smuzhiyun MUX(0, "mux_usb", usbclk_p, CLKSRC, 10, 1),
92*4882a593Smuzhiyun MUX(0, "mux_i2s", i2sclk_p, CLKSRC, 9, 1),
93*4882a593Smuzhiyun MUX(0, "mux_uart", uartclk_p, CLKSRC, 8, 1),
94*4882a593Smuzhiyun MUX(USYSCLK, "usysclk", usysclk_p, CLKSRC, 5, 1),
95*4882a593Smuzhiyun MUX(MSYSCLK, "msysclk", msysclk_p, CLKSRC, 4, 1),
96*4882a593Smuzhiyun MUX(MDIVCLK, "mdivclk", mdivclk_p, CLKSRC, 3, 1),
97*4882a593Smuzhiyun MUX(ARMCLK, "armclk", armclk_p, CLKDIVN, 4, 1),
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static struct samsung_pll_clock s3c2412_plls[] __initdata = {
101*4882a593Smuzhiyun PLL(pll_s3c2440_mpll, MPLL, "mpll", "xti", LOCKTIME, MPLLCON, NULL),
102*4882a593Smuzhiyun PLL(pll_s3c2410_upll, UPLL, "upll", "urefclk", LOCKTIME, UPLLCON, NULL),
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static struct samsung_gate_clock s3c2412_gates[] __initdata = {
106*4882a593Smuzhiyun GATE(PCLK_WDT, "wdt", "pclk", CLKCON, 28, 0, 0),
107*4882a593Smuzhiyun GATE(PCLK_SPI, "spi", "pclk", CLKCON, 27, 0, 0),
108*4882a593Smuzhiyun GATE(PCLK_I2S, "i2s", "pclk", CLKCON, 26, 0, 0),
109*4882a593Smuzhiyun GATE(PCLK_I2C, "i2c", "pclk", CLKCON, 25, 0, 0),
110*4882a593Smuzhiyun GATE(PCLK_ADC, "adc", "pclk", CLKCON, 24, 0, 0),
111*4882a593Smuzhiyun GATE(PCLK_RTC, "rtc", "pclk", CLKCON, 23, 0, 0),
112*4882a593Smuzhiyun GATE(PCLK_GPIO, "gpio", "pclk", CLKCON, 22, CLK_IGNORE_UNUSED, 0),
113*4882a593Smuzhiyun GATE(PCLK_UART2, "uart2", "pclk", CLKCON, 21, 0, 0),
114*4882a593Smuzhiyun GATE(PCLK_UART1, "uart1", "pclk", CLKCON, 20, 0, 0),
115*4882a593Smuzhiyun GATE(PCLK_UART0, "uart0", "pclk", CLKCON, 19, 0, 0),
116*4882a593Smuzhiyun GATE(PCLK_SDI, "sdi", "pclk", CLKCON, 18, 0, 0),
117*4882a593Smuzhiyun GATE(PCLK_PWM, "pwm", "pclk", CLKCON, 17, 0, 0),
118*4882a593Smuzhiyun GATE(PCLK_USBD, "usb-device", "pclk", CLKCON, 16, 0, 0),
119*4882a593Smuzhiyun GATE(SCLK_CAM, "sclk_cam", "div_cam", CLKCON, 15, 0, 0),
120*4882a593Smuzhiyun GATE(SCLK_UART, "sclk_uart", "div_uart", CLKCON, 14, 0, 0),
121*4882a593Smuzhiyun GATE(SCLK_I2S, "sclk_i2s", "div_i2s", CLKCON, 13, 0, 0),
122*4882a593Smuzhiyun GATE(SCLK_USBH, "sclk_usbh", "div_usb", CLKCON, 12, 0, 0),
123*4882a593Smuzhiyun GATE(SCLK_USBD, "sclk_usbd", "div_usb", CLKCON, 11, 0, 0),
124*4882a593Smuzhiyun GATE(HCLK_HALF, "hclk_half", "div_hclk_half", CLKCON, 10, CLK_IGNORE_UNUSED, 0),
125*4882a593Smuzhiyun GATE(HCLK_X2, "hclkx2", "ff_hclk", CLKCON, 9, CLK_IGNORE_UNUSED, 0),
126*4882a593Smuzhiyun GATE(HCLK_SDRAM, "sdram", "hclk", CLKCON, 8, CLK_IGNORE_UNUSED, 0),
127*4882a593Smuzhiyun GATE(HCLK_USBH, "usb-host", "hclk", CLKCON, 6, 0, 0),
128*4882a593Smuzhiyun GATE(HCLK_LCD, "lcd", "hclk", CLKCON, 5, 0, 0),
129*4882a593Smuzhiyun GATE(HCLK_NAND, "nand", "hclk", CLKCON, 4, 0, 0),
130*4882a593Smuzhiyun GATE(HCLK_DMA3, "dma3", "hclk", CLKCON, 3, CLK_IGNORE_UNUSED, 0),
131*4882a593Smuzhiyun GATE(HCLK_DMA2, "dma2", "hclk", CLKCON, 2, CLK_IGNORE_UNUSED, 0),
132*4882a593Smuzhiyun GATE(HCLK_DMA1, "dma1", "hclk", CLKCON, 1, CLK_IGNORE_UNUSED, 0),
133*4882a593Smuzhiyun GATE(HCLK_DMA0, "dma0", "hclk", CLKCON, 0, CLK_IGNORE_UNUSED, 0),
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static struct samsung_clock_alias s3c2412_aliases[] __initdata = {
137*4882a593Smuzhiyun ALIAS(PCLK_UART0, "s3c2412-uart.0", "uart"),
138*4882a593Smuzhiyun ALIAS(PCLK_UART1, "s3c2412-uart.1", "uart"),
139*4882a593Smuzhiyun ALIAS(PCLK_UART2, "s3c2412-uart.2", "uart"),
140*4882a593Smuzhiyun ALIAS(PCLK_UART0, "s3c2412-uart.0", "clk_uart_baud2"),
141*4882a593Smuzhiyun ALIAS(PCLK_UART1, "s3c2412-uart.1", "clk_uart_baud2"),
142*4882a593Smuzhiyun ALIAS(PCLK_UART2, "s3c2412-uart.2", "clk_uart_baud2"),
143*4882a593Smuzhiyun ALIAS(SCLK_UART, NULL, "clk_uart_baud3"),
144*4882a593Smuzhiyun ALIAS(PCLK_I2C, "s3c2410-i2c.0", "i2c"),
145*4882a593Smuzhiyun ALIAS(PCLK_ADC, NULL, "adc"),
146*4882a593Smuzhiyun ALIAS(PCLK_RTC, NULL, "rtc"),
147*4882a593Smuzhiyun ALIAS(PCLK_PWM, NULL, "timers"),
148*4882a593Smuzhiyun ALIAS(HCLK_LCD, NULL, "lcd"),
149*4882a593Smuzhiyun ALIAS(PCLK_USBD, NULL, "usb-device"),
150*4882a593Smuzhiyun ALIAS(SCLK_USBD, NULL, "usb-bus-gadget"),
151*4882a593Smuzhiyun ALIAS(HCLK_USBH, NULL, "usb-host"),
152*4882a593Smuzhiyun ALIAS(SCLK_USBH, NULL, "usb-bus-host"),
153*4882a593Smuzhiyun ALIAS(ARMCLK, NULL, "armclk"),
154*4882a593Smuzhiyun ALIAS(HCLK, NULL, "hclk"),
155*4882a593Smuzhiyun ALIAS(MPLL, NULL, "mpll"),
156*4882a593Smuzhiyun ALIAS(MSYSCLK, NULL, "fclk"),
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
s3c2412_restart(struct notifier_block * this,unsigned long mode,void * cmd)159*4882a593Smuzhiyun static int s3c2412_restart(struct notifier_block *this,
160*4882a593Smuzhiyun unsigned long mode, void *cmd)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun /* errata "Watch-dog/Software Reset Problem" specifies that
163*4882a593Smuzhiyun * this reset must be done with the SYSCLK sourced from
164*4882a593Smuzhiyun * EXTCLK instead of FOUT to avoid a glitch in the reset
165*4882a593Smuzhiyun * mechanism.
166*4882a593Smuzhiyun *
167*4882a593Smuzhiyun * See the watchdog section of the S3C2412 manual for more
168*4882a593Smuzhiyun * information on this fix.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun __raw_writel(0x00, reg_base + CLKSRC);
172*4882a593Smuzhiyun __raw_writel(0x533C2412, reg_base + SWRST);
173*4882a593Smuzhiyun return NOTIFY_DONE;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static struct notifier_block s3c2412_restart_handler = {
177*4882a593Smuzhiyun .notifier_call = s3c2412_restart,
178*4882a593Smuzhiyun .priority = 129,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * fixed rate clocks generated outside the soc
183*4882a593Smuzhiyun * Only necessary until the devicetree-move is complete
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun #define XTI 1
186*4882a593Smuzhiyun static struct samsung_fixed_rate_clock s3c2412_common_frate_clks[] __initdata = {
187*4882a593Smuzhiyun FRATE(XTI, "xti", NULL, 0, 0),
188*4882a593Smuzhiyun FRATE(0, "ext", NULL, 0, 0),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
s3c2412_common_clk_register_fixed_ext(struct samsung_clk_provider * ctx,unsigned long xti_f,unsigned long ext_f)191*4882a593Smuzhiyun static void __init s3c2412_common_clk_register_fixed_ext(
192*4882a593Smuzhiyun struct samsung_clk_provider *ctx,
193*4882a593Smuzhiyun unsigned long xti_f, unsigned long ext_f)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun /* xtal alias is necessary for the current cpufreq driver */
196*4882a593Smuzhiyun struct samsung_clock_alias xti_alias = ALIAS(XTI, NULL, "xtal");
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun s3c2412_common_frate_clks[0].fixed_rate = xti_f;
199*4882a593Smuzhiyun s3c2412_common_frate_clks[1].fixed_rate = ext_f;
200*4882a593Smuzhiyun samsung_clk_register_fixed_rate(ctx, s3c2412_common_frate_clks,
201*4882a593Smuzhiyun ARRAY_SIZE(s3c2412_common_frate_clks));
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun samsung_clk_register_alias(ctx, &xti_alias, 1);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
s3c2412_common_clk_init(struct device_node * np,unsigned long xti_f,unsigned long ext_f,void __iomem * base)206*4882a593Smuzhiyun void __init s3c2412_common_clk_init(struct device_node *np, unsigned long xti_f,
207*4882a593Smuzhiyun unsigned long ext_f, void __iomem *base)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
210*4882a593Smuzhiyun int ret;
211*4882a593Smuzhiyun reg_base = base;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (np) {
214*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
215*4882a593Smuzhiyun if (!reg_base)
216*4882a593Smuzhiyun panic("%s: failed to map registers\n", __func__);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ctx = samsung_clk_init(np, reg_base, NR_CLKS);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Register external clocks only in non-dt cases */
222*4882a593Smuzhiyun if (!np)
223*4882a593Smuzhiyun s3c2412_common_clk_register_fixed_ext(ctx, xti_f, ext_f);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Register PLLs. */
226*4882a593Smuzhiyun samsung_clk_register_pll(ctx, s3c2412_plls, ARRAY_SIZE(s3c2412_plls),
227*4882a593Smuzhiyun reg_base);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Register common internal clocks. */
230*4882a593Smuzhiyun samsung_clk_register_mux(ctx, s3c2412_muxes, ARRAY_SIZE(s3c2412_muxes));
231*4882a593Smuzhiyun samsung_clk_register_div(ctx, s3c2412_dividers,
232*4882a593Smuzhiyun ARRAY_SIZE(s3c2412_dividers));
233*4882a593Smuzhiyun samsung_clk_register_gate(ctx, s3c2412_gates,
234*4882a593Smuzhiyun ARRAY_SIZE(s3c2412_gates));
235*4882a593Smuzhiyun samsung_clk_register_fixed_factor(ctx, s3c2412_ffactor,
236*4882a593Smuzhiyun ARRAY_SIZE(s3c2412_ffactor));
237*4882a593Smuzhiyun samsung_clk_register_alias(ctx, s3c2412_aliases,
238*4882a593Smuzhiyun ARRAY_SIZE(s3c2412_aliases));
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun samsung_clk_sleep_init(reg_base, s3c2412_clk_regs,
241*4882a593Smuzhiyun ARRAY_SIZE(s3c2412_clk_regs));
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun samsung_clk_of_add_provider(np, ctx);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun ret = register_restart_handler(&s3c2412_restart_handler);
246*4882a593Smuzhiyun if (ret)
247*4882a593Smuzhiyun pr_warn("cannot register restart handler, %d\n", ret);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
s3c2412_clk_init(struct device_node * np)250*4882a593Smuzhiyun static void __init s3c2412_clk_init(struct device_node *np)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun s3c2412_common_clk_init(np, 0, 0, NULL);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun CLK_OF_DECLARE(s3c2412_clk, "samsung,s3c2412-clock", s3c2412_clk_init);
255