xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-s3c2410.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Common Clock Framework support for S3C2410 and following SoCs.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/samsung.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/s3c2410.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun #include "clk-pll.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define LOCKTIME	0x00
19*4882a593Smuzhiyun #define MPLLCON		0x04
20*4882a593Smuzhiyun #define UPLLCON		0x08
21*4882a593Smuzhiyun #define CLKCON		0x0c
22*4882a593Smuzhiyun #define CLKSLOW		0x10
23*4882a593Smuzhiyun #define CLKDIVN		0x14
24*4882a593Smuzhiyun #define CAMDIVN		0x18
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* the soc types */
27*4882a593Smuzhiyun enum supported_socs {
28*4882a593Smuzhiyun 	S3C2410,
29*4882a593Smuzhiyun 	S3C2440,
30*4882a593Smuzhiyun 	S3C2442,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* list of PLLs to be registered */
34*4882a593Smuzhiyun enum s3c2410_plls {
35*4882a593Smuzhiyun 	mpll, upll,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static void __iomem *reg_base;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * list of controller registers to be saved and restored during a
42*4882a593Smuzhiyun  * suspend/resume cycle.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun static unsigned long s3c2410_clk_regs[] __initdata = {
45*4882a593Smuzhiyun 	LOCKTIME,
46*4882a593Smuzhiyun 	MPLLCON,
47*4882a593Smuzhiyun 	UPLLCON,
48*4882a593Smuzhiyun 	CLKCON,
49*4882a593Smuzhiyun 	CLKSLOW,
50*4882a593Smuzhiyun 	CLKDIVN,
51*4882a593Smuzhiyun 	CAMDIVN,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun PNAME(fclk_p) = { "mpll", "div_slow" };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static struct samsung_mux_clock s3c2410_common_muxes[] __initdata = {
57*4882a593Smuzhiyun 	MUX(FCLK, "fclk", fclk_p, CLKSLOW, 4, 1),
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static struct clk_div_table divslow_d[] = {
61*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
62*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
63*4882a593Smuzhiyun 	{ .val = 2, .div = 4 },
64*4882a593Smuzhiyun 	{ .val = 3, .div = 6 },
65*4882a593Smuzhiyun 	{ .val = 4, .div = 8 },
66*4882a593Smuzhiyun 	{ .val = 5, .div = 10 },
67*4882a593Smuzhiyun 	{ .val = 6, .div = 12 },
68*4882a593Smuzhiyun 	{ .val = 7, .div = 14 },
69*4882a593Smuzhiyun 	{ /* sentinel */ },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static struct samsung_div_clock s3c2410_common_dividers[] __initdata = {
73*4882a593Smuzhiyun 	DIV_T(0, "div_slow", "xti", CLKSLOW, 0, 3, divslow_d),
74*4882a593Smuzhiyun 	DIV(PCLK, "pclk", "hclk", CLKDIVN, 0, 1),
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static struct samsung_gate_clock s3c2410_common_gates[] __initdata = {
78*4882a593Smuzhiyun 	GATE(PCLK_SPI, "spi", "pclk", CLKCON, 18, 0, 0),
79*4882a593Smuzhiyun 	GATE(PCLK_I2S, "i2s", "pclk", CLKCON, 17, 0, 0),
80*4882a593Smuzhiyun 	GATE(PCLK_I2C, "i2c", "pclk", CLKCON, 16, 0, 0),
81*4882a593Smuzhiyun 	GATE(PCLK_ADC, "adc", "pclk", CLKCON, 15, 0, 0),
82*4882a593Smuzhiyun 	GATE(PCLK_RTC, "rtc", "pclk", CLKCON, 14, 0, 0),
83*4882a593Smuzhiyun 	GATE(PCLK_GPIO, "gpio", "pclk", CLKCON, 13, CLK_IGNORE_UNUSED, 0),
84*4882a593Smuzhiyun 	GATE(PCLK_UART2, "uart2", "pclk", CLKCON, 12, 0, 0),
85*4882a593Smuzhiyun 	GATE(PCLK_UART1, "uart1", "pclk", CLKCON, 11, 0, 0),
86*4882a593Smuzhiyun 	GATE(PCLK_UART0, "uart0", "pclk", CLKCON, 10, 0, 0),
87*4882a593Smuzhiyun 	GATE(PCLK_SDI, "sdi", "pclk", CLKCON, 9, 0, 0),
88*4882a593Smuzhiyun 	GATE(PCLK_PWM, "pwm", "pclk", CLKCON, 8, 0, 0),
89*4882a593Smuzhiyun 	GATE(HCLK_USBD, "usb-device", "hclk", CLKCON, 7, 0, 0),
90*4882a593Smuzhiyun 	GATE(HCLK_USBH, "usb-host", "hclk", CLKCON, 6, 0, 0),
91*4882a593Smuzhiyun 	GATE(HCLK_LCD, "lcd", "hclk", CLKCON, 5, 0, 0),
92*4882a593Smuzhiyun 	GATE(HCLK_NAND, "nand", "hclk", CLKCON, 4, 0, 0),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* should be added _after_ the soc-specific clocks are created */
96*4882a593Smuzhiyun static struct samsung_clock_alias s3c2410_common_aliases[] __initdata = {
97*4882a593Smuzhiyun 	ALIAS(PCLK_I2C, "s3c2410-i2c.0", "i2c"),
98*4882a593Smuzhiyun 	ALIAS(PCLK_ADC, NULL, "adc"),
99*4882a593Smuzhiyun 	ALIAS(PCLK_RTC, NULL, "rtc"),
100*4882a593Smuzhiyun 	ALIAS(PCLK_PWM, NULL, "timers"),
101*4882a593Smuzhiyun 	ALIAS(HCLK_LCD, NULL, "lcd"),
102*4882a593Smuzhiyun 	ALIAS(HCLK_USBD, NULL, "usb-device"),
103*4882a593Smuzhiyun 	ALIAS(HCLK_USBH, NULL, "usb-host"),
104*4882a593Smuzhiyun 	ALIAS(UCLK, NULL, "usb-bus-host"),
105*4882a593Smuzhiyun 	ALIAS(UCLK, NULL, "usb-bus-gadget"),
106*4882a593Smuzhiyun 	ALIAS(ARMCLK, NULL, "armclk"),
107*4882a593Smuzhiyun 	ALIAS(UCLK, NULL, "uclk"),
108*4882a593Smuzhiyun 	ALIAS(HCLK, NULL, "hclk"),
109*4882a593Smuzhiyun 	ALIAS(MPLL, NULL, "mpll"),
110*4882a593Smuzhiyun 	ALIAS(FCLK, NULL, "fclk"),
111*4882a593Smuzhiyun 	ALIAS(PCLK, NULL, "watchdog"),
112*4882a593Smuzhiyun 	ALIAS(PCLK_SDI, NULL, "sdi"),
113*4882a593Smuzhiyun 	ALIAS(HCLK_NAND, NULL, "nand"),
114*4882a593Smuzhiyun 	ALIAS(PCLK_I2S, NULL, "iis"),
115*4882a593Smuzhiyun 	ALIAS(PCLK_I2C, NULL, "i2c"),
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* S3C2410 specific clocks */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct samsung_pll_rate_table pll_s3c2410_12mhz_tbl[] __initdata = {
121*4882a593Smuzhiyun 	/* sorted in descending order */
122*4882a593Smuzhiyun 	/* 2410A extras */
123*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 270000000, 127, 1, 1),
124*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 268000000, 126, 1, 1),
125*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 266000000, 125, 1, 1),
126*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 226000000, 105, 1, 1),
127*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 210000000, 132, 2, 1),
128*4882a593Smuzhiyun 	/* 2410 common */
129*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 202800000, 161, 3, 1),
130*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 192000000, 88, 1, 1),
131*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 186000000, 85, 1, 1),
132*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 180000000, 82, 1, 1),
133*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 170000000, 77, 1, 1),
134*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 158000000, 71, 1, 1),
135*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 152000000, 68, 1, 1),
136*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 147000000, 90, 2, 1),
137*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 135000000, 82, 2, 1),
138*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 124000000, 116, 1, 2),
139*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 118500000, 150, 2, 2),
140*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 113000000, 105, 1, 2),
141*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 101250000, 127, 2, 2),
142*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 90000000, 112, 2, 2),
143*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 84750000, 105, 2, 2),
144*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 79000000, 71, 1, 2),
145*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 67500000, 82, 2, 2),
146*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 56250000, 142, 2, 3),
147*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 48000000, 120, 2, 3),
148*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 50700000, 161, 3, 3),
149*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 45000000, 82, 1, 3),
150*4882a593Smuzhiyun 	PLL_S3C2410_MPLL_RATE(12 * MHZ, 33750000, 82, 2, 3),
151*4882a593Smuzhiyun 	{ /* sentinel */ },
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct samsung_pll_clock s3c2410_plls[] __initdata = {
155*4882a593Smuzhiyun 	[mpll] = PLL(pll_s3c2410_mpll, MPLL, "mpll", "xti",
156*4882a593Smuzhiyun 						LOCKTIME, MPLLCON, NULL),
157*4882a593Smuzhiyun 	[upll] = PLL(pll_s3c2410_upll, UPLL, "upll", "xti",
158*4882a593Smuzhiyun 						LOCKTIME, UPLLCON, NULL),
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static struct samsung_div_clock s3c2410_dividers[] __initdata = {
162*4882a593Smuzhiyun 	DIV(HCLK, "hclk", "mpll", CLKDIVN, 1, 1),
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static struct samsung_fixed_factor_clock s3c2410_ffactor[] __initdata = {
166*4882a593Smuzhiyun 	/*
167*4882a593Smuzhiyun 	 * armclk is directly supplied by the fclk, without
168*4882a593Smuzhiyun 	 * switching possibility like on the s3c244x below.
169*4882a593Smuzhiyun 	 */
170*4882a593Smuzhiyun 	FFACTOR(ARMCLK, "armclk", "fclk", 1, 1, 0),
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* uclk is fed from the unmodified upll */
173*4882a593Smuzhiyun 	FFACTOR(UCLK, "uclk", "upll", 1, 1, 0),
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct samsung_clock_alias s3c2410_aliases[] __initdata = {
177*4882a593Smuzhiyun 	ALIAS(PCLK_UART0, "s3c2410-uart.0", "uart"),
178*4882a593Smuzhiyun 	ALIAS(PCLK_UART1, "s3c2410-uart.1", "uart"),
179*4882a593Smuzhiyun 	ALIAS(PCLK_UART2, "s3c2410-uart.2", "uart"),
180*4882a593Smuzhiyun 	ALIAS(PCLK_UART0, "s3c2410-uart.0", "clk_uart_baud0"),
181*4882a593Smuzhiyun 	ALIAS(PCLK_UART1, "s3c2410-uart.1", "clk_uart_baud0"),
182*4882a593Smuzhiyun 	ALIAS(PCLK_UART2, "s3c2410-uart.2", "clk_uart_baud0"),
183*4882a593Smuzhiyun 	ALIAS(UCLK, NULL, "clk_uart_baud1"),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* S3C244x specific clocks */
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static struct samsung_pll_rate_table pll_s3c244x_12mhz_tbl[] __initdata = {
189*4882a593Smuzhiyun 	/* sorted in descending order */
190*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 400000000, 0x5c, 1, 1),
191*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 390000000, 0x7a, 2, 1),
192*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 380000000, 0x57, 1, 1),
193*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 370000000, 0xb1, 4, 1),
194*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 360000000, 0x70, 2, 1),
195*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 350000000, 0xa7, 4, 1),
196*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 340000000, 0x4d, 1, 1),
197*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 330000000, 0x66, 2, 1),
198*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 320000000, 0x98, 4, 1),
199*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 310000000, 0x93, 4, 1),
200*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 300000000, 0x75, 3, 1),
201*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 240000000, 0x70, 1, 2),
202*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 230000000, 0x6b, 1, 2),
203*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 220000000, 0x66, 1, 2),
204*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 210000000, 0x84, 2, 2),
205*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 200000000, 0x5c, 1, 2),
206*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 190000000, 0x57, 1, 2),
207*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 180000000, 0x70, 2, 2),
208*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 170000000, 0x4d, 1, 2),
209*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 160000000, 0x98, 4, 2),
210*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 150000000, 0x75, 3, 2),
211*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 120000000, 0x70, 1, 3),
212*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 110000000, 0x66, 1, 3),
213*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 100000000, 0x5c, 1, 3),
214*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 90000000, 0x70, 2, 3),
215*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 80000000, 0x98, 4, 3),
216*4882a593Smuzhiyun 	PLL_S3C2440_MPLL_RATE(12 * MHZ, 75000000, 0x75, 3, 3),
217*4882a593Smuzhiyun 	{ /* sentinel */ },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct samsung_pll_clock s3c244x_common_plls[] __initdata = {
221*4882a593Smuzhiyun 	[mpll] = PLL(pll_s3c2440_mpll, MPLL, "mpll", "xti",
222*4882a593Smuzhiyun 						LOCKTIME, MPLLCON, NULL),
223*4882a593Smuzhiyun 	[upll] = PLL(pll_s3c2410_upll, UPLL, "upll", "xti",
224*4882a593Smuzhiyun 						LOCKTIME, UPLLCON, NULL),
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun PNAME(hclk_p) = { "fclk", "div_hclk_2", "div_hclk_4", "div_hclk_3" };
228*4882a593Smuzhiyun PNAME(armclk_p) = { "fclk", "hclk" };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct samsung_mux_clock s3c244x_common_muxes[] __initdata = {
231*4882a593Smuzhiyun 	MUX(HCLK, "hclk", hclk_p, CLKDIVN, 1, 2),
232*4882a593Smuzhiyun 	MUX(ARMCLK, "armclk", armclk_p, CAMDIVN, 12, 1),
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct samsung_fixed_factor_clock s3c244x_common_ffactor[] __initdata = {
236*4882a593Smuzhiyun 	FFACTOR(0, "div_hclk_2", "fclk", 1, 2, 0),
237*4882a593Smuzhiyun 	FFACTOR(0, "ff_cam", "div_cam", 2, 1, CLK_SET_RATE_PARENT),
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static struct clk_div_table div_hclk_4_d[] = {
241*4882a593Smuzhiyun 	{ .val = 0, .div = 4 },
242*4882a593Smuzhiyun 	{ .val = 1, .div = 8 },
243*4882a593Smuzhiyun 	{ /* sentinel */ },
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static struct clk_div_table div_hclk_3_d[] = {
247*4882a593Smuzhiyun 	{ .val = 0, .div = 3 },
248*4882a593Smuzhiyun 	{ .val = 1, .div = 6 },
249*4882a593Smuzhiyun 	{ /* sentinel */ },
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static struct samsung_div_clock s3c244x_common_dividers[] __initdata = {
253*4882a593Smuzhiyun 	DIV(UCLK, "uclk", "upll", CLKDIVN, 3, 1),
254*4882a593Smuzhiyun 	DIV(0, "div_hclk", "fclk", CLKDIVN, 1, 1),
255*4882a593Smuzhiyun 	DIV_T(0, "div_hclk_4", "fclk", CAMDIVN, 9, 1, div_hclk_4_d),
256*4882a593Smuzhiyun 	DIV_T(0, "div_hclk_3", "fclk", CAMDIVN, 8, 1, div_hclk_3_d),
257*4882a593Smuzhiyun 	DIV(0, "div_cam", "upll", CAMDIVN, 0, 3),
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static struct samsung_gate_clock s3c244x_common_gates[] __initdata = {
261*4882a593Smuzhiyun 	GATE(HCLK_CAM, "cam", "hclk", CLKCON, 19, 0, 0),
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static struct samsung_clock_alias s3c244x_common_aliases[] __initdata = {
265*4882a593Smuzhiyun 	ALIAS(PCLK_UART0, "s3c2440-uart.0", "uart"),
266*4882a593Smuzhiyun 	ALIAS(PCLK_UART1, "s3c2440-uart.1", "uart"),
267*4882a593Smuzhiyun 	ALIAS(PCLK_UART2, "s3c2440-uart.2", "uart"),
268*4882a593Smuzhiyun 	ALIAS(PCLK_UART0, "s3c2440-uart.0", "clk_uart_baud2"),
269*4882a593Smuzhiyun 	ALIAS(PCLK_UART1, "s3c2440-uart.1", "clk_uart_baud2"),
270*4882a593Smuzhiyun 	ALIAS(PCLK_UART2, "s3c2440-uart.2", "clk_uart_baud2"),
271*4882a593Smuzhiyun 	ALIAS(HCLK_CAM, NULL, "camif"),
272*4882a593Smuzhiyun 	ALIAS(CAMIF, NULL, "camif-upll"),
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* S3C2440 specific clocks */
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun PNAME(s3c2440_camif_p) = { "upll", "ff_cam" };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static struct samsung_mux_clock s3c2440_muxes[] __initdata = {
280*4882a593Smuzhiyun 	MUX(CAMIF, "camif", s3c2440_camif_p, CAMDIVN, 4, 1),
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static struct samsung_gate_clock s3c2440_gates[] __initdata = {
284*4882a593Smuzhiyun 	GATE(PCLK_AC97, "ac97", "pclk", CLKCON, 20, 0, 0),
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* S3C2442 specific clocks */
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static struct samsung_fixed_factor_clock s3c2442_ffactor[] __initdata = {
290*4882a593Smuzhiyun 	FFACTOR(0, "upll_3", "upll", 1, 3, 0),
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun PNAME(s3c2442_camif_p) = { "upll", "ff_cam", "upll", "upll_3" };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static struct samsung_mux_clock s3c2442_muxes[] __initdata = {
296*4882a593Smuzhiyun 	MUX(CAMIF, "camif", s3c2442_camif_p, CAMDIVN, 4, 2),
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun  * fixed rate clocks generated outside the soc
301*4882a593Smuzhiyun  * Only necessary until the devicetree-move is complete
302*4882a593Smuzhiyun  */
303*4882a593Smuzhiyun #define XTI	1
304*4882a593Smuzhiyun static struct samsung_fixed_rate_clock s3c2410_common_frate_clks[] __initdata = {
305*4882a593Smuzhiyun 	FRATE(XTI, "xti", NULL, 0, 0),
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
s3c2410_common_clk_register_fixed_ext(struct samsung_clk_provider * ctx,unsigned long xti_f)308*4882a593Smuzhiyun static void __init s3c2410_common_clk_register_fixed_ext(
309*4882a593Smuzhiyun 		struct samsung_clk_provider *ctx,
310*4882a593Smuzhiyun 		unsigned long xti_f)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct samsung_clock_alias xti_alias = ALIAS(XTI, NULL, "xtal");
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	s3c2410_common_frate_clks[0].fixed_rate = xti_f;
315*4882a593Smuzhiyun 	samsung_clk_register_fixed_rate(ctx, s3c2410_common_frate_clks,
316*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2410_common_frate_clks));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	samsung_clk_register_alias(ctx, &xti_alias, 1);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
s3c2410_common_clk_init(struct device_node * np,unsigned long xti_f,int current_soc,void __iomem * base)321*4882a593Smuzhiyun void __init s3c2410_common_clk_init(struct device_node *np, unsigned long xti_f,
322*4882a593Smuzhiyun 				    int current_soc,
323*4882a593Smuzhiyun 				    void __iomem *base)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct samsung_clk_provider *ctx;
326*4882a593Smuzhiyun 	reg_base = base;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (np) {
329*4882a593Smuzhiyun 		reg_base = of_iomap(np, 0);
330*4882a593Smuzhiyun 		if (!reg_base)
331*4882a593Smuzhiyun 			panic("%s: failed to map registers\n", __func__);
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	ctx = samsung_clk_init(np, reg_base, NR_CLKS);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Register external clocks only in non-dt cases */
337*4882a593Smuzhiyun 	if (!np)
338*4882a593Smuzhiyun 		s3c2410_common_clk_register_fixed_ext(ctx, xti_f);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (current_soc == S3C2410) {
341*4882a593Smuzhiyun 		if (_get_rate("xti") == 12 * MHZ) {
342*4882a593Smuzhiyun 			s3c2410_plls[mpll].rate_table = pll_s3c2410_12mhz_tbl;
343*4882a593Smuzhiyun 			s3c2410_plls[upll].rate_table = pll_s3c2410_12mhz_tbl;
344*4882a593Smuzhiyun 		}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		/* Register PLLs. */
347*4882a593Smuzhiyun 		samsung_clk_register_pll(ctx, s3c2410_plls,
348*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2410_plls), reg_base);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	} else { /* S3C2440, S3C2442 */
351*4882a593Smuzhiyun 		if (_get_rate("xti") == 12 * MHZ) {
352*4882a593Smuzhiyun 			/*
353*4882a593Smuzhiyun 			 * plls follow different calculation schemes, with the
354*4882a593Smuzhiyun 			 * upll following the same scheme as the s3c2410 plls
355*4882a593Smuzhiyun 			 */
356*4882a593Smuzhiyun 			s3c244x_common_plls[mpll].rate_table =
357*4882a593Smuzhiyun 							pll_s3c244x_12mhz_tbl;
358*4882a593Smuzhiyun 			s3c244x_common_plls[upll].rate_table =
359*4882a593Smuzhiyun 							pll_s3c2410_12mhz_tbl;
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		/* Register PLLs. */
363*4882a593Smuzhiyun 		samsung_clk_register_pll(ctx, s3c244x_common_plls,
364*4882a593Smuzhiyun 				ARRAY_SIZE(s3c244x_common_plls), reg_base);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Register common internal clocks. */
368*4882a593Smuzhiyun 	samsung_clk_register_mux(ctx, s3c2410_common_muxes,
369*4882a593Smuzhiyun 			ARRAY_SIZE(s3c2410_common_muxes));
370*4882a593Smuzhiyun 	samsung_clk_register_div(ctx, s3c2410_common_dividers,
371*4882a593Smuzhiyun 			ARRAY_SIZE(s3c2410_common_dividers));
372*4882a593Smuzhiyun 	samsung_clk_register_gate(ctx, s3c2410_common_gates,
373*4882a593Smuzhiyun 		ARRAY_SIZE(s3c2410_common_gates));
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (current_soc == S3C2440 || current_soc == S3C2442) {
376*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, s3c244x_common_dividers,
377*4882a593Smuzhiyun 				ARRAY_SIZE(s3c244x_common_dividers));
378*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, s3c244x_common_gates,
379*4882a593Smuzhiyun 				ARRAY_SIZE(s3c244x_common_gates));
380*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, s3c244x_common_muxes,
381*4882a593Smuzhiyun 				ARRAY_SIZE(s3c244x_common_muxes));
382*4882a593Smuzhiyun 		samsung_clk_register_fixed_factor(ctx, s3c244x_common_ffactor,
383*4882a593Smuzhiyun 				ARRAY_SIZE(s3c244x_common_ffactor));
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* Register SoC-specific clocks. */
387*4882a593Smuzhiyun 	switch (current_soc) {
388*4882a593Smuzhiyun 	case S3C2410:
389*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, s3c2410_dividers,
390*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2410_dividers));
391*4882a593Smuzhiyun 		samsung_clk_register_fixed_factor(ctx, s3c2410_ffactor,
392*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2410_ffactor));
393*4882a593Smuzhiyun 		samsung_clk_register_alias(ctx, s3c2410_aliases,
394*4882a593Smuzhiyun 			ARRAY_SIZE(s3c2410_aliases));
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 	case S3C2440:
397*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, s3c2440_muxes,
398*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2440_muxes));
399*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, s3c2440_gates,
400*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2440_gates));
401*4882a593Smuzhiyun 		break;
402*4882a593Smuzhiyun 	case S3C2442:
403*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, s3c2442_muxes,
404*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2442_muxes));
405*4882a593Smuzhiyun 		samsung_clk_register_fixed_factor(ctx, s3c2442_ffactor,
406*4882a593Smuzhiyun 				ARRAY_SIZE(s3c2442_ffactor));
407*4882a593Smuzhiyun 		break;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/*
411*4882a593Smuzhiyun 	 * Register common aliases at the end, as some of the aliased clocks
412*4882a593Smuzhiyun 	 * are SoC specific.
413*4882a593Smuzhiyun 	 */
414*4882a593Smuzhiyun 	samsung_clk_register_alias(ctx, s3c2410_common_aliases,
415*4882a593Smuzhiyun 		ARRAY_SIZE(s3c2410_common_aliases));
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	if (current_soc == S3C2440 || current_soc == S3C2442) {
418*4882a593Smuzhiyun 		samsung_clk_register_alias(ctx, s3c244x_common_aliases,
419*4882a593Smuzhiyun 			ARRAY_SIZE(s3c244x_common_aliases));
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	samsung_clk_sleep_init(reg_base, s3c2410_clk_regs,
423*4882a593Smuzhiyun 			       ARRAY_SIZE(s3c2410_clk_regs));
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	samsung_clk_of_add_provider(np, ctx);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
s3c2410_clk_init(struct device_node * np)428*4882a593Smuzhiyun static void __init s3c2410_clk_init(struct device_node *np)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	s3c2410_common_clk_init(np, 0, S3C2410, NULL);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun CLK_OF_DECLARE(s3c2410_clk, "samsung,s3c2410-clock", s3c2410_clk_init);
433*4882a593Smuzhiyun 
s3c2440_clk_init(struct device_node * np)434*4882a593Smuzhiyun static void __init s3c2440_clk_init(struct device_node *np)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	s3c2410_common_clk_init(np, 0, S3C2440, NULL);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun CLK_OF_DECLARE(s3c2440_clk, "samsung,s3c2440-clock", s3c2440_clk_init);
439*4882a593Smuzhiyun 
s3c2442_clk_init(struct device_node * np)440*4882a593Smuzhiyun static void __init s3c2442_clk_init(struct device_node *np)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	s3c2410_common_clk_init(np, 0, S3C2442, NULL);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun CLK_OF_DECLARE(s3c2442_clk, "samsung,s3c2442-clock", s3c2442_clk_init);
445