xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-s3c2410-dclk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Common Clock Framework support for s3c24xx external clock output.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clkdev.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/platform_data/clk-s3c2410.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define MUX_DCLK0	0
19*4882a593Smuzhiyun #define MUX_DCLK1	1
20*4882a593Smuzhiyun #define DIV_DCLK0	2
21*4882a593Smuzhiyun #define DIV_DCLK1	3
22*4882a593Smuzhiyun #define GATE_DCLK0	4
23*4882a593Smuzhiyun #define GATE_DCLK1	5
24*4882a593Smuzhiyun #define MUX_CLKOUT0	6
25*4882a593Smuzhiyun #define MUX_CLKOUT1	7
26*4882a593Smuzhiyun #define DCLK_MAX_CLKS	(MUX_CLKOUT1 + 1)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum supported_socs {
29*4882a593Smuzhiyun 	S3C2410,
30*4882a593Smuzhiyun 	S3C2412,
31*4882a593Smuzhiyun 	S3C2440,
32*4882a593Smuzhiyun 	S3C2443,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct s3c24xx_dclk_drv_data {
36*4882a593Smuzhiyun 	const char **clkout0_parent_names;
37*4882a593Smuzhiyun 	int clkout0_num_parents;
38*4882a593Smuzhiyun 	const char **clkout1_parent_names;
39*4882a593Smuzhiyun 	int clkout1_num_parents;
40*4882a593Smuzhiyun 	const char **mux_parent_names;
41*4882a593Smuzhiyun 	int mux_num_parents;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * Clock for output-parent selection in misccr
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct s3c24xx_clkout {
49*4882a593Smuzhiyun 	struct clk_hw		hw;
50*4882a593Smuzhiyun 	u32			mask;
51*4882a593Smuzhiyun 	u8			shift;
52*4882a593Smuzhiyun 	unsigned int (*modify_misccr)(unsigned int clr, unsigned int chg);
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define to_s3c24xx_clkout(_hw) container_of(_hw, struct s3c24xx_clkout, hw)
56*4882a593Smuzhiyun 
s3c24xx_clkout_get_parent(struct clk_hw * hw)57*4882a593Smuzhiyun static u8 s3c24xx_clkout_get_parent(struct clk_hw *hw)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
60*4882a593Smuzhiyun 	int num_parents = clk_hw_get_num_parents(hw);
61*4882a593Smuzhiyun 	u32 val;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	val = clkout->modify_misccr(0, 0) >> clkout->shift;
64*4882a593Smuzhiyun 	val >>= clkout->shift;
65*4882a593Smuzhiyun 	val &= clkout->mask;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (val >= num_parents)
68*4882a593Smuzhiyun 		return -EINVAL;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return val;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
s3c24xx_clkout_set_parent(struct clk_hw * hw,u8 index)73*4882a593Smuzhiyun static int s3c24xx_clkout_set_parent(struct clk_hw *hw, u8 index)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	clkout->modify_misccr((clkout->mask << clkout->shift),
78*4882a593Smuzhiyun 			      (index << clkout->shift));
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const struct clk_ops s3c24xx_clkout_ops = {
84*4882a593Smuzhiyun 	.get_parent = s3c24xx_clkout_get_parent,
85*4882a593Smuzhiyun 	.set_parent = s3c24xx_clkout_set_parent,
86*4882a593Smuzhiyun 	.determine_rate = __clk_mux_determine_rate,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
s3c24xx_register_clkout(struct device * dev,const char * name,const char ** parent_names,u8 num_parents,u8 shift,u32 mask)89*4882a593Smuzhiyun static struct clk_hw *s3c24xx_register_clkout(struct device *dev,
90*4882a593Smuzhiyun 		const char *name, const char **parent_names, u8 num_parents,
91*4882a593Smuzhiyun 		u8 shift, u32 mask)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct s3c2410_clk_platform_data *pdata = dev_get_platdata(dev);
94*4882a593Smuzhiyun 	struct s3c24xx_clkout *clkout;
95*4882a593Smuzhiyun 	struct clk_init_data init;
96*4882a593Smuzhiyun 	int ret;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (!pdata)
99*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* allocate the clkout */
102*4882a593Smuzhiyun 	clkout = kzalloc(sizeof(*clkout), GFP_KERNEL);
103*4882a593Smuzhiyun 	if (!clkout)
104*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	init.name = name;
107*4882a593Smuzhiyun 	init.ops = &s3c24xx_clkout_ops;
108*4882a593Smuzhiyun 	init.flags = 0;
109*4882a593Smuzhiyun 	init.parent_names = parent_names;
110*4882a593Smuzhiyun 	init.num_parents = num_parents;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	clkout->shift = shift;
113*4882a593Smuzhiyun 	clkout->mask = mask;
114*4882a593Smuzhiyun 	clkout->hw.init = &init;
115*4882a593Smuzhiyun 	clkout->modify_misccr = pdata->modify_misccr;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	ret = clk_hw_register(dev, &clkout->hw);
118*4882a593Smuzhiyun 	if (ret)
119*4882a593Smuzhiyun 		return ERR_PTR(ret);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return &clkout->hw;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * dclk and clkout init
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct s3c24xx_dclk {
129*4882a593Smuzhiyun 	struct device *dev;
130*4882a593Smuzhiyun 	void __iomem *base;
131*4882a593Smuzhiyun 	struct notifier_block dclk0_div_change_nb;
132*4882a593Smuzhiyun 	struct notifier_block dclk1_div_change_nb;
133*4882a593Smuzhiyun 	spinlock_t dclk_lock;
134*4882a593Smuzhiyun 	unsigned long reg_save;
135*4882a593Smuzhiyun 	/* clk_data must be the last entry in the structure */
136*4882a593Smuzhiyun 	struct clk_hw_onecell_data clk_data;
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define to_s3c24xx_dclk0(x) \
140*4882a593Smuzhiyun 		container_of(x, struct s3c24xx_dclk, dclk0_div_change_nb)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define to_s3c24xx_dclk1(x) \
143*4882a593Smuzhiyun 		container_of(x, struct s3c24xx_dclk, dclk1_div_change_nb)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const char *dclk_s3c2410_p[] = { "pclk", "uclk" };
146*4882a593Smuzhiyun static const char *clkout0_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
147*4882a593Smuzhiyun 			     "gate_dclk0" };
148*4882a593Smuzhiyun static const char *clkout1_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
149*4882a593Smuzhiyun 			     "gate_dclk1" };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const char *clkout0_s3c2412_p[] = { "mpll", "upll", "rtc_clkout",
152*4882a593Smuzhiyun 			     "hclk", "pclk", "gate_dclk0" };
153*4882a593Smuzhiyun static const char *clkout1_s3c2412_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
154*4882a593Smuzhiyun 			     "gate_dclk1" };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const char *clkout0_s3c2440_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
157*4882a593Smuzhiyun 			     "gate_dclk0" };
158*4882a593Smuzhiyun static const char *clkout1_s3c2440_p[] = { "mpll", "upll", "rtc_clkout",
159*4882a593Smuzhiyun 			     "hclk", "pclk", "gate_dclk1" };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static const char *dclk_s3c2443_p[] = { "pclk", "epll" };
162*4882a593Smuzhiyun static const char *clkout0_s3c2443_p[] = { "xti", "epll", "armclk", "hclk", "pclk",
163*4882a593Smuzhiyun 			     "gate_dclk0" };
164*4882a593Smuzhiyun static const char *clkout1_s3c2443_p[] = { "dummy", "epll", "rtc_clkout",
165*4882a593Smuzhiyun 			     "hclk", "pclk", "gate_dclk1" };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define DCLKCON_DCLK_DIV_MASK		0xf
168*4882a593Smuzhiyun #define DCLKCON_DCLK0_DIV_SHIFT		4
169*4882a593Smuzhiyun #define DCLKCON_DCLK0_CMP_SHIFT		8
170*4882a593Smuzhiyun #define DCLKCON_DCLK1_DIV_SHIFT		20
171*4882a593Smuzhiyun #define DCLKCON_DCLK1_CMP_SHIFT		24
172*4882a593Smuzhiyun 
s3c24xx_dclk_update_cmp(struct s3c24xx_dclk * s3c24xx_dclk,int div_shift,int cmp_shift)173*4882a593Smuzhiyun static void s3c24xx_dclk_update_cmp(struct s3c24xx_dclk *s3c24xx_dclk,
174*4882a593Smuzhiyun 				    int div_shift, int cmp_shift)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	unsigned long flags = 0;
177*4882a593Smuzhiyun 	u32 dclk_con, div, cmp;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	spin_lock_irqsave(&s3c24xx_dclk->dclk_lock, flags);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	dclk_con = readl_relaxed(s3c24xx_dclk->base);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	div = ((dclk_con >> div_shift) & DCLKCON_DCLK_DIV_MASK) + 1;
184*4882a593Smuzhiyun 	cmp = ((div + 1) / 2) - 1;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	dclk_con &= ~(DCLKCON_DCLK_DIV_MASK << cmp_shift);
187*4882a593Smuzhiyun 	dclk_con |= (cmp << cmp_shift);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	writel_relaxed(dclk_con, s3c24xx_dclk->base);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	spin_unlock_irqrestore(&s3c24xx_dclk->dclk_lock, flags);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
s3c24xx_dclk0_div_notify(struct notifier_block * nb,unsigned long event,void * data)194*4882a593Smuzhiyun static int s3c24xx_dclk0_div_notify(struct notifier_block *nb,
195*4882a593Smuzhiyun 			       unsigned long event, void *data)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk0(nb);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (event == POST_RATE_CHANGE) {
200*4882a593Smuzhiyun 		s3c24xx_dclk_update_cmp(s3c24xx_dclk,
201*4882a593Smuzhiyun 			DCLKCON_DCLK0_DIV_SHIFT, DCLKCON_DCLK0_CMP_SHIFT);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return NOTIFY_DONE;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
s3c24xx_dclk1_div_notify(struct notifier_block * nb,unsigned long event,void * data)207*4882a593Smuzhiyun static int s3c24xx_dclk1_div_notify(struct notifier_block *nb,
208*4882a593Smuzhiyun 			       unsigned long event, void *data)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk1(nb);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (event == POST_RATE_CHANGE) {
213*4882a593Smuzhiyun 		s3c24xx_dclk_update_cmp(s3c24xx_dclk,
214*4882a593Smuzhiyun 			DCLKCON_DCLK1_DIV_SHIFT, DCLKCON_DCLK1_CMP_SHIFT);
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return NOTIFY_DONE;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
s3c24xx_dclk_suspend(struct device * dev)221*4882a593Smuzhiyun static int s3c24xx_dclk_suspend(struct device *dev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct s3c24xx_dclk *s3c24xx_dclk = dev_get_drvdata(dev);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	s3c24xx_dclk->reg_save = readl_relaxed(s3c24xx_dclk->base);
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
s3c24xx_dclk_resume(struct device * dev)229*4882a593Smuzhiyun static int s3c24xx_dclk_resume(struct device *dev)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct s3c24xx_dclk *s3c24xx_dclk = dev_get_drvdata(dev);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	writel_relaxed(s3c24xx_dclk->reg_save, s3c24xx_dclk->base);
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(s3c24xx_dclk_pm_ops,
239*4882a593Smuzhiyun 			 s3c24xx_dclk_suspend, s3c24xx_dclk_resume);
240*4882a593Smuzhiyun 
s3c24xx_dclk_probe(struct platform_device * pdev)241*4882a593Smuzhiyun static int s3c24xx_dclk_probe(struct platform_device *pdev)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct s3c24xx_dclk *s3c24xx_dclk;
244*4882a593Smuzhiyun 	struct s3c24xx_dclk_drv_data *dclk_variant;
245*4882a593Smuzhiyun 	struct clk_hw **clk_table;
246*4882a593Smuzhiyun 	int ret, i;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	s3c24xx_dclk = devm_kzalloc(&pdev->dev,
249*4882a593Smuzhiyun 				    struct_size(s3c24xx_dclk, clk_data.hws,
250*4882a593Smuzhiyun 						DCLK_MAX_CLKS),
251*4882a593Smuzhiyun 				    GFP_KERNEL);
252*4882a593Smuzhiyun 	if (!s3c24xx_dclk)
253*4882a593Smuzhiyun 		return -ENOMEM;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	clk_table = s3c24xx_dclk->clk_data.hws;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	s3c24xx_dclk->dev = &pdev->dev;
258*4882a593Smuzhiyun 	s3c24xx_dclk->clk_data.num = DCLK_MAX_CLKS;
259*4882a593Smuzhiyun 	platform_set_drvdata(pdev, s3c24xx_dclk);
260*4882a593Smuzhiyun 	spin_lock_init(&s3c24xx_dclk->dclk_lock);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	s3c24xx_dclk->base = devm_platform_ioremap_resource(pdev, 0);
263*4882a593Smuzhiyun 	if (IS_ERR(s3c24xx_dclk->base))
264*4882a593Smuzhiyun 		return PTR_ERR(s3c24xx_dclk->base);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	dclk_variant = (struct s3c24xx_dclk_drv_data *)
267*4882a593Smuzhiyun 				platform_get_device_id(pdev)->driver_data;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	clk_table[MUX_DCLK0] = clk_hw_register_mux(&pdev->dev, "mux_dclk0",
271*4882a593Smuzhiyun 				dclk_variant->mux_parent_names,
272*4882a593Smuzhiyun 				dclk_variant->mux_num_parents, 0,
273*4882a593Smuzhiyun 				s3c24xx_dclk->base, 1, 1, 0,
274*4882a593Smuzhiyun 				&s3c24xx_dclk->dclk_lock);
275*4882a593Smuzhiyun 	clk_table[MUX_DCLK1] = clk_hw_register_mux(&pdev->dev, "mux_dclk1",
276*4882a593Smuzhiyun 				dclk_variant->mux_parent_names,
277*4882a593Smuzhiyun 				dclk_variant->mux_num_parents, 0,
278*4882a593Smuzhiyun 				s3c24xx_dclk->base, 17, 1, 0,
279*4882a593Smuzhiyun 				&s3c24xx_dclk->dclk_lock);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	clk_table[DIV_DCLK0] = clk_hw_register_divider(&pdev->dev, "div_dclk0",
282*4882a593Smuzhiyun 				"mux_dclk0", 0, s3c24xx_dclk->base,
283*4882a593Smuzhiyun 				4, 4, 0, &s3c24xx_dclk->dclk_lock);
284*4882a593Smuzhiyun 	clk_table[DIV_DCLK1] = clk_hw_register_divider(&pdev->dev, "div_dclk1",
285*4882a593Smuzhiyun 				"mux_dclk1", 0, s3c24xx_dclk->base,
286*4882a593Smuzhiyun 				20, 4, 0, &s3c24xx_dclk->dclk_lock);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	clk_table[GATE_DCLK0] = clk_hw_register_gate(&pdev->dev, "gate_dclk0",
289*4882a593Smuzhiyun 				"div_dclk0", CLK_SET_RATE_PARENT,
290*4882a593Smuzhiyun 				s3c24xx_dclk->base, 0, 0,
291*4882a593Smuzhiyun 				&s3c24xx_dclk->dclk_lock);
292*4882a593Smuzhiyun 	clk_table[GATE_DCLK1] = clk_hw_register_gate(&pdev->dev, "gate_dclk1",
293*4882a593Smuzhiyun 				"div_dclk1", CLK_SET_RATE_PARENT,
294*4882a593Smuzhiyun 				s3c24xx_dclk->base, 16, 0,
295*4882a593Smuzhiyun 				&s3c24xx_dclk->dclk_lock);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	clk_table[MUX_CLKOUT0] = s3c24xx_register_clkout(&pdev->dev,
298*4882a593Smuzhiyun 				"clkout0", dclk_variant->clkout0_parent_names,
299*4882a593Smuzhiyun 				dclk_variant->clkout0_num_parents, 4, 7);
300*4882a593Smuzhiyun 	clk_table[MUX_CLKOUT1] = s3c24xx_register_clkout(&pdev->dev,
301*4882a593Smuzhiyun 				"clkout1", dclk_variant->clkout1_parent_names,
302*4882a593Smuzhiyun 				dclk_variant->clkout1_num_parents, 8, 7);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	for (i = 0; i < DCLK_MAX_CLKS; i++)
305*4882a593Smuzhiyun 		if (IS_ERR(clk_table[i])) {
306*4882a593Smuzhiyun 			dev_err(&pdev->dev, "clock %d failed to register\n", i);
307*4882a593Smuzhiyun 			ret = PTR_ERR(clk_table[i]);
308*4882a593Smuzhiyun 			goto err_clk_register;
309*4882a593Smuzhiyun 		}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = clk_hw_register_clkdev(clk_table[MUX_DCLK0], "dclk0", NULL);
312*4882a593Smuzhiyun 	if (!ret)
313*4882a593Smuzhiyun 		ret = clk_hw_register_clkdev(clk_table[MUX_DCLK1], "dclk1",
314*4882a593Smuzhiyun 					     NULL);
315*4882a593Smuzhiyun 	if (!ret)
316*4882a593Smuzhiyun 		ret = clk_hw_register_clkdev(clk_table[MUX_CLKOUT0],
317*4882a593Smuzhiyun 					     "clkout0", NULL);
318*4882a593Smuzhiyun 	if (!ret)
319*4882a593Smuzhiyun 		ret = clk_hw_register_clkdev(clk_table[MUX_CLKOUT1],
320*4882a593Smuzhiyun 					     "clkout1", NULL);
321*4882a593Smuzhiyun 	if (ret) {
322*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register aliases, %d\n", ret);
323*4882a593Smuzhiyun 		goto err_clk_register;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	s3c24xx_dclk->dclk0_div_change_nb.notifier_call =
327*4882a593Smuzhiyun 						s3c24xx_dclk0_div_notify;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	s3c24xx_dclk->dclk1_div_change_nb.notifier_call =
330*4882a593Smuzhiyun 						s3c24xx_dclk1_div_notify;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	ret = clk_notifier_register(clk_table[DIV_DCLK0]->clk,
333*4882a593Smuzhiyun 				    &s3c24xx_dclk->dclk0_div_change_nb);
334*4882a593Smuzhiyun 	if (ret)
335*4882a593Smuzhiyun 		goto err_clk_register;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	ret = clk_notifier_register(clk_table[DIV_DCLK1]->clk,
338*4882a593Smuzhiyun 				    &s3c24xx_dclk->dclk1_div_change_nb);
339*4882a593Smuzhiyun 	if (ret)
340*4882a593Smuzhiyun 		goto err_dclk_notify;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return 0;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun err_dclk_notify:
345*4882a593Smuzhiyun 	clk_notifier_unregister(clk_table[DIV_DCLK0]->clk,
346*4882a593Smuzhiyun 				&s3c24xx_dclk->dclk0_div_change_nb);
347*4882a593Smuzhiyun err_clk_register:
348*4882a593Smuzhiyun 	for (i = 0; i < DCLK_MAX_CLKS; i++)
349*4882a593Smuzhiyun 		if (clk_table[i] && !IS_ERR(clk_table[i]))
350*4882a593Smuzhiyun 			clk_hw_unregister(clk_table[i]);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	return ret;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
s3c24xx_dclk_remove(struct platform_device * pdev)355*4882a593Smuzhiyun static int s3c24xx_dclk_remove(struct platform_device *pdev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
358*4882a593Smuzhiyun 	struct clk_hw **clk_table = s3c24xx_dclk->clk_data.hws;
359*4882a593Smuzhiyun 	int i;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	clk_notifier_unregister(clk_table[DIV_DCLK1]->clk,
362*4882a593Smuzhiyun 				&s3c24xx_dclk->dclk1_div_change_nb);
363*4882a593Smuzhiyun 	clk_notifier_unregister(clk_table[DIV_DCLK0]->clk,
364*4882a593Smuzhiyun 				&s3c24xx_dclk->dclk0_div_change_nb);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	for (i = 0; i < DCLK_MAX_CLKS; i++)
367*4882a593Smuzhiyun 		clk_hw_unregister(clk_table[i]);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static struct s3c24xx_dclk_drv_data dclk_variants[] = {
373*4882a593Smuzhiyun 	[S3C2410] = {
374*4882a593Smuzhiyun 		.clkout0_parent_names = clkout0_s3c2410_p,
375*4882a593Smuzhiyun 		.clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2410_p),
376*4882a593Smuzhiyun 		.clkout1_parent_names = clkout1_s3c2410_p,
377*4882a593Smuzhiyun 		.clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2410_p),
378*4882a593Smuzhiyun 		.mux_parent_names = dclk_s3c2410_p,
379*4882a593Smuzhiyun 		.mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun 	[S3C2412] = {
382*4882a593Smuzhiyun 		.clkout0_parent_names = clkout0_s3c2412_p,
383*4882a593Smuzhiyun 		.clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2412_p),
384*4882a593Smuzhiyun 		.clkout1_parent_names = clkout1_s3c2412_p,
385*4882a593Smuzhiyun 		.clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2412_p),
386*4882a593Smuzhiyun 		.mux_parent_names = dclk_s3c2410_p,
387*4882a593Smuzhiyun 		.mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
388*4882a593Smuzhiyun 	},
389*4882a593Smuzhiyun 	[S3C2440] = {
390*4882a593Smuzhiyun 		.clkout0_parent_names = clkout0_s3c2440_p,
391*4882a593Smuzhiyun 		.clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2440_p),
392*4882a593Smuzhiyun 		.clkout1_parent_names = clkout1_s3c2440_p,
393*4882a593Smuzhiyun 		.clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2440_p),
394*4882a593Smuzhiyun 		.mux_parent_names = dclk_s3c2410_p,
395*4882a593Smuzhiyun 		.mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
396*4882a593Smuzhiyun 	},
397*4882a593Smuzhiyun 	[S3C2443] = {
398*4882a593Smuzhiyun 		.clkout0_parent_names = clkout0_s3c2443_p,
399*4882a593Smuzhiyun 		.clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2443_p),
400*4882a593Smuzhiyun 		.clkout1_parent_names = clkout1_s3c2443_p,
401*4882a593Smuzhiyun 		.clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2443_p),
402*4882a593Smuzhiyun 		.mux_parent_names = dclk_s3c2443_p,
403*4882a593Smuzhiyun 		.mux_num_parents = ARRAY_SIZE(dclk_s3c2443_p),
404*4882a593Smuzhiyun 	},
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static const struct platform_device_id s3c24xx_dclk_driver_ids[] = {
408*4882a593Smuzhiyun 	{
409*4882a593Smuzhiyun 		.name		= "s3c2410-dclk",
410*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)&dclk_variants[S3C2410],
411*4882a593Smuzhiyun 	}, {
412*4882a593Smuzhiyun 		.name		= "s3c2412-dclk",
413*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)&dclk_variants[S3C2412],
414*4882a593Smuzhiyun 	}, {
415*4882a593Smuzhiyun 		.name		= "s3c2440-dclk",
416*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)&dclk_variants[S3C2440],
417*4882a593Smuzhiyun 	}, {
418*4882a593Smuzhiyun 		.name		= "s3c2443-dclk",
419*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)&dclk_variants[S3C2443],
420*4882a593Smuzhiyun 	},
421*4882a593Smuzhiyun 	{ }
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, s3c24xx_dclk_driver_ids);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static struct platform_driver s3c24xx_dclk_driver = {
427*4882a593Smuzhiyun 	.driver = {
428*4882a593Smuzhiyun 		.name			= "s3c24xx-dclk",
429*4882a593Smuzhiyun 		.pm			= &s3c24xx_dclk_pm_ops,
430*4882a593Smuzhiyun 		.suppress_bind_attrs	= true,
431*4882a593Smuzhiyun 	},
432*4882a593Smuzhiyun 	.probe = s3c24xx_dclk_probe,
433*4882a593Smuzhiyun 	.remove = s3c24xx_dclk_remove,
434*4882a593Smuzhiyun 	.id_table = s3c24xx_dclk_driver_ids,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun module_platform_driver(s3c24xx_dclk_driver);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
439*4882a593Smuzhiyun MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
440*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the S3C24XX external clock outputs");
441