xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-exynos5420.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun  * Authors: Thomas Abraham <thomas.ab@samsung.com>
5*4882a593Smuzhiyun  *	    Chander Kashyap <k.chander@samsung.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Common Clock Framework support for Exynos5420 SoC.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <dt-bindings/clock/exynos5420.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "clk.h"
18*4882a593Smuzhiyun #include "clk-cpu.h"
19*4882a593Smuzhiyun #include "clk-exynos5-subcmu.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define APLL_LOCK		0x0
22*4882a593Smuzhiyun #define APLL_CON0		0x100
23*4882a593Smuzhiyun #define SRC_CPU			0x200
24*4882a593Smuzhiyun #define DIV_CPU0		0x500
25*4882a593Smuzhiyun #define DIV_CPU1		0x504
26*4882a593Smuzhiyun #define GATE_BUS_CPU		0x700
27*4882a593Smuzhiyun #define GATE_SCLK_CPU		0x800
28*4882a593Smuzhiyun #define CLKOUT_CMU_CPU		0xa00
29*4882a593Smuzhiyun #define SRC_MASK_CPERI		0x4300
30*4882a593Smuzhiyun #define GATE_IP_G2D		0x8800
31*4882a593Smuzhiyun #define CPLL_LOCK		0x10020
32*4882a593Smuzhiyun #define DPLL_LOCK		0x10030
33*4882a593Smuzhiyun #define EPLL_LOCK		0x10040
34*4882a593Smuzhiyun #define RPLL_LOCK		0x10050
35*4882a593Smuzhiyun #define IPLL_LOCK		0x10060
36*4882a593Smuzhiyun #define SPLL_LOCK		0x10070
37*4882a593Smuzhiyun #define VPLL_LOCK		0x10080
38*4882a593Smuzhiyun #define MPLL_LOCK		0x10090
39*4882a593Smuzhiyun #define CPLL_CON0		0x10120
40*4882a593Smuzhiyun #define DPLL_CON0		0x10128
41*4882a593Smuzhiyun #define EPLL_CON0		0x10130
42*4882a593Smuzhiyun #define EPLL_CON1		0x10134
43*4882a593Smuzhiyun #define EPLL_CON2		0x10138
44*4882a593Smuzhiyun #define RPLL_CON0		0x10140
45*4882a593Smuzhiyun #define RPLL_CON1		0x10144
46*4882a593Smuzhiyun #define RPLL_CON2		0x10148
47*4882a593Smuzhiyun #define IPLL_CON0		0x10150
48*4882a593Smuzhiyun #define SPLL_CON0		0x10160
49*4882a593Smuzhiyun #define VPLL_CON0		0x10170
50*4882a593Smuzhiyun #define MPLL_CON0		0x10180
51*4882a593Smuzhiyun #define SRC_TOP0		0x10200
52*4882a593Smuzhiyun #define SRC_TOP1		0x10204
53*4882a593Smuzhiyun #define SRC_TOP2		0x10208
54*4882a593Smuzhiyun #define SRC_TOP3		0x1020c
55*4882a593Smuzhiyun #define SRC_TOP4		0x10210
56*4882a593Smuzhiyun #define SRC_TOP5		0x10214
57*4882a593Smuzhiyun #define SRC_TOP6		0x10218
58*4882a593Smuzhiyun #define SRC_TOP7		0x1021c
59*4882a593Smuzhiyun #define SRC_TOP8		0x10220 /* 5800 specific */
60*4882a593Smuzhiyun #define SRC_TOP9		0x10224 /* 5800 specific */
61*4882a593Smuzhiyun #define SRC_DISP10		0x1022c
62*4882a593Smuzhiyun #define SRC_MAU			0x10240
63*4882a593Smuzhiyun #define SRC_FSYS		0x10244
64*4882a593Smuzhiyun #define SRC_PERIC0		0x10250
65*4882a593Smuzhiyun #define SRC_PERIC1		0x10254
66*4882a593Smuzhiyun #define SRC_ISP			0x10270
67*4882a593Smuzhiyun #define SRC_CAM			0x10274 /* 5800 specific */
68*4882a593Smuzhiyun #define SRC_TOP10		0x10280
69*4882a593Smuzhiyun #define SRC_TOP11		0x10284
70*4882a593Smuzhiyun #define SRC_TOP12		0x10288
71*4882a593Smuzhiyun #define SRC_TOP13		0x1028c /* 5800 specific */
72*4882a593Smuzhiyun #define SRC_MASK_TOP0		0x10300
73*4882a593Smuzhiyun #define SRC_MASK_TOP1		0x10304
74*4882a593Smuzhiyun #define SRC_MASK_TOP2		0x10308
75*4882a593Smuzhiyun #define SRC_MASK_TOP7		0x1031c
76*4882a593Smuzhiyun #define SRC_MASK_DISP10		0x1032c
77*4882a593Smuzhiyun #define SRC_MASK_MAU		0x10334
78*4882a593Smuzhiyun #define SRC_MASK_FSYS		0x10340
79*4882a593Smuzhiyun #define SRC_MASK_PERIC0		0x10350
80*4882a593Smuzhiyun #define SRC_MASK_PERIC1		0x10354
81*4882a593Smuzhiyun #define SRC_MASK_ISP		0x10370
82*4882a593Smuzhiyun #define DIV_TOP0		0x10500
83*4882a593Smuzhiyun #define DIV_TOP1		0x10504
84*4882a593Smuzhiyun #define DIV_TOP2		0x10508
85*4882a593Smuzhiyun #define DIV_TOP8		0x10520 /* 5800 specific */
86*4882a593Smuzhiyun #define DIV_TOP9		0x10524 /* 5800 specific */
87*4882a593Smuzhiyun #define DIV_DISP10		0x1052c
88*4882a593Smuzhiyun #define DIV_MAU			0x10544
89*4882a593Smuzhiyun #define DIV_FSYS0		0x10548
90*4882a593Smuzhiyun #define DIV_FSYS1		0x1054c
91*4882a593Smuzhiyun #define DIV_FSYS2		0x10550
92*4882a593Smuzhiyun #define DIV_PERIC0		0x10558
93*4882a593Smuzhiyun #define DIV_PERIC1		0x1055c
94*4882a593Smuzhiyun #define DIV_PERIC2		0x10560
95*4882a593Smuzhiyun #define DIV_PERIC3		0x10564
96*4882a593Smuzhiyun #define DIV_PERIC4		0x10568
97*4882a593Smuzhiyun #define DIV_CAM			0x10574 /* 5800 specific */
98*4882a593Smuzhiyun #define SCLK_DIV_ISP0		0x10580
99*4882a593Smuzhiyun #define SCLK_DIV_ISP1		0x10584
100*4882a593Smuzhiyun #define DIV2_RATIO0		0x10590
101*4882a593Smuzhiyun #define DIV4_RATIO		0x105a0
102*4882a593Smuzhiyun #define GATE_BUS_TOP		0x10700
103*4882a593Smuzhiyun #define GATE_BUS_DISP1		0x10728
104*4882a593Smuzhiyun #define GATE_BUS_GEN		0x1073c
105*4882a593Smuzhiyun #define GATE_BUS_FSYS0		0x10740
106*4882a593Smuzhiyun #define GATE_BUS_FSYS2		0x10748
107*4882a593Smuzhiyun #define GATE_BUS_PERIC		0x10750
108*4882a593Smuzhiyun #define GATE_BUS_PERIC1		0x10754
109*4882a593Smuzhiyun #define GATE_BUS_PERIS0		0x10760
110*4882a593Smuzhiyun #define GATE_BUS_PERIS1		0x10764
111*4882a593Smuzhiyun #define GATE_BUS_NOC		0x10770
112*4882a593Smuzhiyun #define GATE_TOP_SCLK_ISP	0x10870
113*4882a593Smuzhiyun #define GATE_IP_GSCL0		0x10910
114*4882a593Smuzhiyun #define GATE_IP_GSCL1		0x10920
115*4882a593Smuzhiyun #define GATE_IP_CAM		0x10924 /* 5800 specific */
116*4882a593Smuzhiyun #define GATE_IP_MFC		0x1092c
117*4882a593Smuzhiyun #define GATE_IP_DISP1		0x10928
118*4882a593Smuzhiyun #define GATE_IP_G3D		0x10930
119*4882a593Smuzhiyun #define GATE_IP_GEN		0x10934
120*4882a593Smuzhiyun #define GATE_IP_FSYS		0x10944
121*4882a593Smuzhiyun #define GATE_IP_PERIC		0x10950
122*4882a593Smuzhiyun #define GATE_IP_PERIS		0x10960
123*4882a593Smuzhiyun #define GATE_IP_MSCL		0x10970
124*4882a593Smuzhiyun #define GATE_TOP_SCLK_GSCL	0x10820
125*4882a593Smuzhiyun #define GATE_TOP_SCLK_DISP1	0x10828
126*4882a593Smuzhiyun #define GATE_TOP_SCLK_MAU	0x1083c
127*4882a593Smuzhiyun #define GATE_TOP_SCLK_FSYS	0x10840
128*4882a593Smuzhiyun #define GATE_TOP_SCLK_PERIC	0x10850
129*4882a593Smuzhiyun #define TOP_SPARE2		0x10b08
130*4882a593Smuzhiyun #define BPLL_LOCK		0x20010
131*4882a593Smuzhiyun #define BPLL_CON0		0x20110
132*4882a593Smuzhiyun #define SRC_CDREX		0x20200
133*4882a593Smuzhiyun #define DIV_CDREX0		0x20500
134*4882a593Smuzhiyun #define DIV_CDREX1		0x20504
135*4882a593Smuzhiyun #define GATE_BUS_CDREX0		0x20700
136*4882a593Smuzhiyun #define GATE_BUS_CDREX1		0x20704
137*4882a593Smuzhiyun #define KPLL_LOCK		0x28000
138*4882a593Smuzhiyun #define KPLL_CON0		0x28100
139*4882a593Smuzhiyun #define SRC_KFC			0x28200
140*4882a593Smuzhiyun #define DIV_KFC0		0x28500
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* Exynos5x SoC type */
143*4882a593Smuzhiyun enum exynos5x_soc {
144*4882a593Smuzhiyun 	EXYNOS5420,
145*4882a593Smuzhiyun 	EXYNOS5800,
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* list of PLLs */
149*4882a593Smuzhiyun enum exynos5x_plls {
150*4882a593Smuzhiyun 	apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll,
151*4882a593Smuzhiyun 	bpll, kpll,
152*4882a593Smuzhiyun 	nr_plls			/* number of PLLs */
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static void __iomem *reg_base;
156*4882a593Smuzhiyun static enum exynos5x_soc exynos5x_soc;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun  * list of controller registers to be saved and restored during a
160*4882a593Smuzhiyun  * suspend/resume cycle.
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun static const unsigned long exynos5x_clk_regs[] __initconst = {
163*4882a593Smuzhiyun 	SRC_CPU,
164*4882a593Smuzhiyun 	DIV_CPU0,
165*4882a593Smuzhiyun 	DIV_CPU1,
166*4882a593Smuzhiyun 	GATE_BUS_CPU,
167*4882a593Smuzhiyun 	GATE_SCLK_CPU,
168*4882a593Smuzhiyun 	CLKOUT_CMU_CPU,
169*4882a593Smuzhiyun 	APLL_CON0,
170*4882a593Smuzhiyun 	KPLL_CON0,
171*4882a593Smuzhiyun 	CPLL_CON0,
172*4882a593Smuzhiyun 	DPLL_CON0,
173*4882a593Smuzhiyun 	EPLL_CON0,
174*4882a593Smuzhiyun 	EPLL_CON1,
175*4882a593Smuzhiyun 	EPLL_CON2,
176*4882a593Smuzhiyun 	RPLL_CON0,
177*4882a593Smuzhiyun 	RPLL_CON1,
178*4882a593Smuzhiyun 	RPLL_CON2,
179*4882a593Smuzhiyun 	IPLL_CON0,
180*4882a593Smuzhiyun 	SPLL_CON0,
181*4882a593Smuzhiyun 	VPLL_CON0,
182*4882a593Smuzhiyun 	MPLL_CON0,
183*4882a593Smuzhiyun 	SRC_TOP0,
184*4882a593Smuzhiyun 	SRC_TOP1,
185*4882a593Smuzhiyun 	SRC_TOP2,
186*4882a593Smuzhiyun 	SRC_TOP3,
187*4882a593Smuzhiyun 	SRC_TOP4,
188*4882a593Smuzhiyun 	SRC_TOP5,
189*4882a593Smuzhiyun 	SRC_TOP6,
190*4882a593Smuzhiyun 	SRC_TOP7,
191*4882a593Smuzhiyun 	SRC_DISP10,
192*4882a593Smuzhiyun 	SRC_MAU,
193*4882a593Smuzhiyun 	SRC_FSYS,
194*4882a593Smuzhiyun 	SRC_PERIC0,
195*4882a593Smuzhiyun 	SRC_PERIC1,
196*4882a593Smuzhiyun 	SRC_TOP10,
197*4882a593Smuzhiyun 	SRC_TOP11,
198*4882a593Smuzhiyun 	SRC_TOP12,
199*4882a593Smuzhiyun 	SRC_MASK_TOP2,
200*4882a593Smuzhiyun 	SRC_MASK_TOP7,
201*4882a593Smuzhiyun 	SRC_MASK_DISP10,
202*4882a593Smuzhiyun 	SRC_MASK_FSYS,
203*4882a593Smuzhiyun 	SRC_MASK_PERIC0,
204*4882a593Smuzhiyun 	SRC_MASK_PERIC1,
205*4882a593Smuzhiyun 	SRC_MASK_TOP0,
206*4882a593Smuzhiyun 	SRC_MASK_TOP1,
207*4882a593Smuzhiyun 	SRC_MASK_MAU,
208*4882a593Smuzhiyun 	SRC_MASK_ISP,
209*4882a593Smuzhiyun 	SRC_ISP,
210*4882a593Smuzhiyun 	DIV_TOP0,
211*4882a593Smuzhiyun 	DIV_TOP1,
212*4882a593Smuzhiyun 	DIV_TOP2,
213*4882a593Smuzhiyun 	DIV_DISP10,
214*4882a593Smuzhiyun 	DIV_MAU,
215*4882a593Smuzhiyun 	DIV_FSYS0,
216*4882a593Smuzhiyun 	DIV_FSYS1,
217*4882a593Smuzhiyun 	DIV_FSYS2,
218*4882a593Smuzhiyun 	DIV_PERIC0,
219*4882a593Smuzhiyun 	DIV_PERIC1,
220*4882a593Smuzhiyun 	DIV_PERIC2,
221*4882a593Smuzhiyun 	DIV_PERIC3,
222*4882a593Smuzhiyun 	DIV_PERIC4,
223*4882a593Smuzhiyun 	SCLK_DIV_ISP0,
224*4882a593Smuzhiyun 	SCLK_DIV_ISP1,
225*4882a593Smuzhiyun 	DIV2_RATIO0,
226*4882a593Smuzhiyun 	DIV4_RATIO,
227*4882a593Smuzhiyun 	GATE_BUS_DISP1,
228*4882a593Smuzhiyun 	GATE_BUS_TOP,
229*4882a593Smuzhiyun 	GATE_BUS_GEN,
230*4882a593Smuzhiyun 	GATE_BUS_FSYS0,
231*4882a593Smuzhiyun 	GATE_BUS_FSYS2,
232*4882a593Smuzhiyun 	GATE_BUS_PERIC,
233*4882a593Smuzhiyun 	GATE_BUS_PERIC1,
234*4882a593Smuzhiyun 	GATE_BUS_PERIS0,
235*4882a593Smuzhiyun 	GATE_BUS_PERIS1,
236*4882a593Smuzhiyun 	GATE_BUS_NOC,
237*4882a593Smuzhiyun 	GATE_TOP_SCLK_ISP,
238*4882a593Smuzhiyun 	GATE_IP_GSCL0,
239*4882a593Smuzhiyun 	GATE_IP_GSCL1,
240*4882a593Smuzhiyun 	GATE_IP_MFC,
241*4882a593Smuzhiyun 	GATE_IP_DISP1,
242*4882a593Smuzhiyun 	GATE_IP_G3D,
243*4882a593Smuzhiyun 	GATE_IP_GEN,
244*4882a593Smuzhiyun 	GATE_IP_FSYS,
245*4882a593Smuzhiyun 	GATE_IP_PERIC,
246*4882a593Smuzhiyun 	GATE_IP_PERIS,
247*4882a593Smuzhiyun 	GATE_IP_MSCL,
248*4882a593Smuzhiyun 	GATE_TOP_SCLK_GSCL,
249*4882a593Smuzhiyun 	GATE_TOP_SCLK_DISP1,
250*4882a593Smuzhiyun 	GATE_TOP_SCLK_MAU,
251*4882a593Smuzhiyun 	GATE_TOP_SCLK_FSYS,
252*4882a593Smuzhiyun 	GATE_TOP_SCLK_PERIC,
253*4882a593Smuzhiyun 	TOP_SPARE2,
254*4882a593Smuzhiyun 	SRC_CDREX,
255*4882a593Smuzhiyun 	DIV_CDREX0,
256*4882a593Smuzhiyun 	DIV_CDREX1,
257*4882a593Smuzhiyun 	SRC_KFC,
258*4882a593Smuzhiyun 	DIV_KFC0,
259*4882a593Smuzhiyun 	GATE_BUS_CDREX0,
260*4882a593Smuzhiyun 	GATE_BUS_CDREX1,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static const unsigned long exynos5800_clk_regs[] __initconst = {
264*4882a593Smuzhiyun 	SRC_TOP8,
265*4882a593Smuzhiyun 	SRC_TOP9,
266*4882a593Smuzhiyun 	SRC_CAM,
267*4882a593Smuzhiyun 	SRC_TOP1,
268*4882a593Smuzhiyun 	DIV_TOP8,
269*4882a593Smuzhiyun 	DIV_TOP9,
270*4882a593Smuzhiyun 	DIV_CAM,
271*4882a593Smuzhiyun 	GATE_IP_CAM,
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct samsung_clk_reg_dump exynos5420_set_clksrc[] = {
275*4882a593Smuzhiyun 	{ .offset = SRC_MASK_CPERI,		.value = 0xffffffff, },
276*4882a593Smuzhiyun 	{ .offset = SRC_MASK_TOP0,		.value = 0x11111111, },
277*4882a593Smuzhiyun 	{ .offset = SRC_MASK_TOP1,		.value = 0x11101111, },
278*4882a593Smuzhiyun 	{ .offset = SRC_MASK_TOP2,		.value = 0x11111110, },
279*4882a593Smuzhiyun 	{ .offset = SRC_MASK_TOP7,		.value = 0x00111100, },
280*4882a593Smuzhiyun 	{ .offset = SRC_MASK_DISP10,		.value = 0x11111110, },
281*4882a593Smuzhiyun 	{ .offset = SRC_MASK_MAU,		.value = 0x10000000, },
282*4882a593Smuzhiyun 	{ .offset = SRC_MASK_FSYS,		.value = 0x11111110, },
283*4882a593Smuzhiyun 	{ .offset = SRC_MASK_PERIC0,		.value = 0x11111110, },
284*4882a593Smuzhiyun 	{ .offset = SRC_MASK_PERIC1,		.value = 0x11111100, },
285*4882a593Smuzhiyun 	{ .offset = SRC_MASK_ISP,		.value = 0x11111000, },
286*4882a593Smuzhiyun 	{ .offset = GATE_BUS_TOP,		.value = 0xffffffff, },
287*4882a593Smuzhiyun 	{ .offset = GATE_BUS_DISP1,		.value = 0xffffffff, },
288*4882a593Smuzhiyun 	{ .offset = GATE_IP_PERIC,		.value = 0xffffffff, },
289*4882a593Smuzhiyun 	{ .offset = GATE_IP_PERIS,		.value = 0xffffffff, },
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* list of all parent clocks */
293*4882a593Smuzhiyun PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
294*4882a593Smuzhiyun 				"mout_sclk_mpll", "mout_sclk_spll"};
295*4882a593Smuzhiyun PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"};
296*4882a593Smuzhiyun PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"};
297*4882a593Smuzhiyun PNAME(mout_apll_p) = {"fin_pll", "fout_apll"};
298*4882a593Smuzhiyun PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"};
299*4882a593Smuzhiyun PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"};
300*4882a593Smuzhiyun PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"};
301*4882a593Smuzhiyun PNAME(mout_epll_p) = {"fin_pll", "fout_epll"};
302*4882a593Smuzhiyun PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"};
303*4882a593Smuzhiyun PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"};
304*4882a593Smuzhiyun PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"};
305*4882a593Smuzhiyun PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"};
306*4882a593Smuzhiyun PNAME(mout_spll_p) = {"fin_pll", "fout_spll"};
307*4882a593Smuzhiyun PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"};
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
310*4882a593Smuzhiyun 					"mout_sclk_mpll"};
311*4882a593Smuzhiyun PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll",
312*4882a593Smuzhiyun 			"mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll",
313*4882a593Smuzhiyun 			"mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"};
314*4882a593Smuzhiyun PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"};
315*4882a593Smuzhiyun PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"};
316*4882a593Smuzhiyun PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"};
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"};
319*4882a593Smuzhiyun PNAME(mout_sw_aclk66_p)	= {"dout_aclk66", "mout_sclk_spll"};
320*4882a593Smuzhiyun PNAME(mout_user_aclk66_peric_p)	= { "fin_pll", "mout_sw_aclk66"};
321*4882a593Smuzhiyun PNAME(mout_user_pclk66_gpio_p) = {"mout_sw_aclk66", "ff_sw_aclk66"};
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"};
324*4882a593Smuzhiyun PNAME(mout_sw_pclk200_fsys_p) = {"dout_pclk200_fsys", "mout_sclk_spll"};
325*4882a593Smuzhiyun PNAME(mout_user_pclk200_fsys_p)	= {"fin_pll", "mout_sw_pclk200_fsys"};
326*4882a593Smuzhiyun PNAME(mout_user_aclk200_fsys_p)	= {"fin_pll", "mout_sw_aclk200_fsys"};
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"};
329*4882a593Smuzhiyun PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"};
330*4882a593Smuzhiyun PNAME(mout_sw_aclk100_noc_p) = {"dout_aclk100_noc", "mout_sclk_spll"};
331*4882a593Smuzhiyun PNAME(mout_user_aclk100_noc_p) = {"fin_pll", "mout_sw_aclk100_noc"};
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun PNAME(mout_sw_aclk400_wcore_p) = {"dout_aclk400_wcore", "mout_sclk_spll"};
334*4882a593Smuzhiyun PNAME(mout_aclk400_wcore_bpll_p) = {"mout_aclk400_wcore", "sclk_bpll"};
335*4882a593Smuzhiyun PNAME(mout_user_aclk400_wcore_p) = {"fin_pll", "mout_sw_aclk400_wcore"};
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"};
338*4882a593Smuzhiyun PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"};
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0",
341*4882a593Smuzhiyun 					"mout_sclk_spll"};
342*4882a593Smuzhiyun PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"};
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"};
345*4882a593Smuzhiyun PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"};
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"};
348*4882a593Smuzhiyun PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"};
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"};
351*4882a593Smuzhiyun PNAME(mout_user_aclk400_mscl_p)	= {"fin_pll", "mout_sw_aclk400_mscl"};
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"};
354*4882a593Smuzhiyun PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"};
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"};
357*4882a593Smuzhiyun PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"};
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"};
360*4882a593Smuzhiyun PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"};
361*4882a593Smuzhiyun PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"};
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"};
364*4882a593Smuzhiyun PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"};
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"};
367*4882a593Smuzhiyun PNAME(mout_user_aclk300_gscl_p)	= {"fin_pll", "mout_sw_aclk300_gscl"};
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"};
370*4882a593Smuzhiyun PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"};
371*4882a593Smuzhiyun PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"};
372*4882a593Smuzhiyun PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"};
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"};
375*4882a593Smuzhiyun PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"};
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"};
378*4882a593Smuzhiyun PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"};
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"};
381*4882a593Smuzhiyun PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"};
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"};
384*4882a593Smuzhiyun PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"};
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll",
387*4882a593Smuzhiyun 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
388*4882a593Smuzhiyun 			"mout_sclk_epll", "mout_sclk_rpll"};
389*4882a593Smuzhiyun PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll",
390*4882a593Smuzhiyun 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
391*4882a593Smuzhiyun 			"mout_sclk_epll", "mout_sclk_rpll"};
392*4882a593Smuzhiyun PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll",
393*4882a593Smuzhiyun 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
394*4882a593Smuzhiyun 			"mout_sclk_epll", "mout_sclk_rpll"};
395*4882a593Smuzhiyun PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1",
396*4882a593Smuzhiyun 			"dout_audio2", "spdif_extclk", "mout_sclk_ipll",
397*4882a593Smuzhiyun 			"mout_sclk_epll", "mout_sclk_rpll"};
398*4882a593Smuzhiyun PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"};
399*4882a593Smuzhiyun PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll",
400*4882a593Smuzhiyun 			 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
401*4882a593Smuzhiyun 			 "mout_sclk_epll", "mout_sclk_rpll"};
402*4882a593Smuzhiyun PNAME(mout_mau_epll_clk_p) = {"mout_sclk_epll", "mout_sclk_dpll",
403*4882a593Smuzhiyun 				"mout_sclk_mpll", "mout_sclk_spll"};
404*4882a593Smuzhiyun PNAME(mout_mclk_cdrex_p) = {"mout_bpll", "mout_mx_mspll_ccore"};
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* List of parents specific to exynos5800 */
407*4882a593Smuzhiyun PNAME(mout_epll2_5800_p)	= { "mout_sclk_epll", "ff_dout_epll2" };
408*4882a593Smuzhiyun PNAME(mout_group1_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
409*4882a593Smuzhiyun 				"mout_sclk_mpll", "ff_dout_spll2" };
410*4882a593Smuzhiyun PNAME(mout_group2_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
411*4882a593Smuzhiyun 					"mout_sclk_mpll", "ff_dout_spll2",
412*4882a593Smuzhiyun 					"mout_epll2", "mout_sclk_ipll" };
413*4882a593Smuzhiyun PNAME(mout_group3_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
414*4882a593Smuzhiyun 					"mout_sclk_mpll", "ff_dout_spll2",
415*4882a593Smuzhiyun 					"mout_epll2" };
416*4882a593Smuzhiyun PNAME(mout_group5_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
417*4882a593Smuzhiyun 					"mout_sclk_mpll", "mout_sclk_spll" };
418*4882a593Smuzhiyun PNAME(mout_group6_5800_p)	= { "mout_sclk_ipll", "mout_sclk_dpll",
419*4882a593Smuzhiyun 				"mout_sclk_mpll", "ff_dout_spll2" };
420*4882a593Smuzhiyun PNAME(mout_group7_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
421*4882a593Smuzhiyun 					"mout_sclk_mpll", "mout_sclk_spll",
422*4882a593Smuzhiyun 					"mout_epll2", "mout_sclk_ipll" };
423*4882a593Smuzhiyun PNAME(mout_mx_mspll_ccore_p)	= {"sclk_bpll", "mout_sclk_dpll",
424*4882a593Smuzhiyun 					"mout_sclk_mpll", "ff_dout_spll2",
425*4882a593Smuzhiyun 					"mout_sclk_spll", "mout_sclk_epll"};
426*4882a593Smuzhiyun PNAME(mout_mau_epll_clk_5800_p)	= { "mout_sclk_epll", "mout_sclk_dpll",
427*4882a593Smuzhiyun 					"mout_sclk_mpll",
428*4882a593Smuzhiyun 					"ff_dout_spll2" };
429*4882a593Smuzhiyun PNAME(mout_group8_5800_p)	= { "dout_aclk432_scaler", "dout_sclk_sw" };
430*4882a593Smuzhiyun PNAME(mout_group9_5800_p)	= { "dout_osc_div", "mout_sw_aclk432_scaler" };
431*4882a593Smuzhiyun PNAME(mout_group10_5800_p)	= { "dout_aclk432_cam", "dout_sclk_sw" };
432*4882a593Smuzhiyun PNAME(mout_group11_5800_p)	= { "dout_osc_div", "mout_sw_aclk432_cam" };
433*4882a593Smuzhiyun PNAME(mout_group12_5800_p)	= { "dout_aclkfl1_550_cam", "dout_sclk_sw" };
434*4882a593Smuzhiyun PNAME(mout_group13_5800_p)	= { "dout_osc_div", "mout_sw_aclkfl1_550_cam" };
435*4882a593Smuzhiyun PNAME(mout_group14_5800_p)	= { "dout_aclk550_cam", "dout_sclk_sw" };
436*4882a593Smuzhiyun PNAME(mout_group15_5800_p)	= { "dout_osc_div", "mout_sw_aclk550_cam" };
437*4882a593Smuzhiyun PNAME(mout_group16_5800_p)	= { "dout_osc_div", "mout_mau_epll_clk" };
438*4882a593Smuzhiyun PNAME(mout_mx_mspll_ccore_phy_p) = { "sclk_bpll", "mout_sclk_dpll",
439*4882a593Smuzhiyun 					"mout_sclk_mpll", "ff_dout_spll2",
440*4882a593Smuzhiyun 					"mout_sclk_spll", "mout_sclk_epll"};
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* fixed rate clocks generated outside the soc */
443*4882a593Smuzhiyun static struct samsung_fixed_rate_clock
444*4882a593Smuzhiyun 		exynos5x_fixed_rate_ext_clks[] __initdata = {
445*4882a593Smuzhiyun 	FRATE(CLK_FIN_PLL, "fin_pll", NULL, 0, 0),
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /* fixed rate clocks generated inside the soc */
449*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock exynos5x_fixed_rate_clks[] __initconst = {
450*4882a593Smuzhiyun 	FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 24000000),
451*4882a593Smuzhiyun 	FRATE(0, "sclk_pwi", NULL, 0, 24000000),
452*4882a593Smuzhiyun 	FRATE(0, "sclk_usbh20", NULL, 0, 48000000),
453*4882a593Smuzhiyun 	FRATE(0, "mphy_refclk_ixtal24", NULL, 0, 48000000),
454*4882a593Smuzhiyun 	FRATE(0, "sclk_usbh20_scan_clk", NULL, 0, 480000000),
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock
458*4882a593Smuzhiyun 		exynos5x_fixed_factor_clks[] __initconst = {
459*4882a593Smuzhiyun 	FFACTOR(0, "ff_hsic_12m", "fin_pll", 1, 2, 0),
460*4882a593Smuzhiyun 	FFACTOR(0, "ff_sw_aclk66", "mout_sw_aclk66", 1, 2, 0),
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock
464*4882a593Smuzhiyun 		exynos5800_fixed_factor_clks[] __initconst = {
465*4882a593Smuzhiyun 	FFACTOR(0, "ff_dout_epll2", "mout_sclk_epll", 1, 2, 0),
466*4882a593Smuzhiyun 	FFACTOR(CLK_FF_DOUT_SPLL2, "ff_dout_spll2", "mout_sclk_spll", 1, 2, 0),
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun static const struct samsung_mux_clock exynos5800_mux_clks[] __initconst = {
470*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_isp", mout_group3_5800_p, SRC_TOP0, 0, 3),
471*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_mscl", mout_group3_5800_p, SRC_TOP0, 4, 3),
472*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_wcore", mout_group2_5800_p, SRC_TOP0, 16, 3),
473*4882a593Smuzhiyun 	MUX(0, "mout_aclk100_noc", mout_group1_5800_p, SRC_TOP0, 20, 2),
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_432_gscl", mout_group6_5800_p, SRC_TOP1, 0, 2),
476*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_432_isp", mout_group6_5800_p, SRC_TOP1, 4, 2),
477*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_432_isp0", mout_group6_5800_p, SRC_TOP1, 12, 2),
478*4882a593Smuzhiyun 	MUX(0, "mout_aclk266", mout_group5_5800_p, SRC_TOP1, 20, 2),
479*4882a593Smuzhiyun 	MUX(0, "mout_aclk333", mout_group1_5800_p, SRC_TOP1, 28, 2),
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_disp1", mout_group7_5800_p, SRC_TOP2, 4, 3),
482*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_g2d", mout_group5_5800_p, SRC_TOP2, 8, 2),
483*4882a593Smuzhiyun 	MUX(0, "mout_aclk266_g2d", mout_group5_5800_p, SRC_TOP2, 12, 2),
484*4882a593Smuzhiyun 	MUX(0, "mout_aclk300_jpeg", mout_group5_5800_p, SRC_TOP2, 20, 2),
485*4882a593Smuzhiyun 	MUX(0, "mout_aclk300_disp1", mout_group5_5800_p, SRC_TOP2, 24, 2),
486*4882a593Smuzhiyun 	MUX(0, "mout_aclk300_gscl", mout_group5_5800_p, SRC_TOP2, 28, 2),
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	MUX(CLK_MOUT_MX_MSPLL_CCORE_PHY, "mout_mx_mspll_ccore_phy",
489*4882a593Smuzhiyun 		mout_mx_mspll_ccore_phy_p, SRC_TOP7, 0, 3),
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
492*4882a593Smuzhiyun 			mout_mx_mspll_ccore_p, SRC_TOP7, 16, 3),
493*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_MAU_EPLL, "mout_mau_epll_clk", mout_mau_epll_clk_5800_p,
494*4882a593Smuzhiyun 			SRC_TOP7, 20, 2, CLK_SET_RATE_PARENT, 0),
495*4882a593Smuzhiyun 	MUX(CLK_SCLK_BPLL, "sclk_bpll", mout_bpll_p, SRC_TOP7, 24, 1),
496*4882a593Smuzhiyun 	MUX(0, "mout_epll2", mout_epll2_5800_p, SRC_TOP7, 28, 1),
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	MUX(0, "mout_aclk550_cam", mout_group3_5800_p, SRC_TOP8, 16, 3),
499*4882a593Smuzhiyun 	MUX(0, "mout_aclkfl1_550_cam", mout_group3_5800_p, SRC_TOP8, 20, 3),
500*4882a593Smuzhiyun 	MUX(0, "mout_aclk432_cam", mout_group6_5800_p, SRC_TOP8, 24, 2),
501*4882a593Smuzhiyun 	MUX(0, "mout_aclk432_scaler", mout_group6_5800_p, SRC_TOP8, 28, 2),
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_USER_MAU_EPLL, "mout_user_mau_epll", mout_group16_5800_p,
504*4882a593Smuzhiyun 			SRC_TOP9, 8, 1, CLK_SET_RATE_PARENT, 0),
505*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk550_cam", mout_group15_5800_p,
506*4882a593Smuzhiyun 							SRC_TOP9, 16, 1),
507*4882a593Smuzhiyun 	MUX(0, "mout_user_aclkfl1_550_cam", mout_group13_5800_p,
508*4882a593Smuzhiyun 							SRC_TOP9, 20, 1),
509*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk432_cam", mout_group11_5800_p,
510*4882a593Smuzhiyun 							SRC_TOP9, 24, 1),
511*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk432_scaler", mout_group9_5800_p,
512*4882a593Smuzhiyun 							SRC_TOP9, 28, 1),
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk550_cam", mout_group14_5800_p, SRC_TOP13, 16, 1),
515*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclkfl1_550_cam", mout_group12_5800_p,
516*4882a593Smuzhiyun 							SRC_TOP13, 20, 1),
517*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk432_cam", mout_group10_5800_p,
518*4882a593Smuzhiyun 							SRC_TOP13, 24, 1),
519*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk432_scaler", mout_group8_5800_p,
520*4882a593Smuzhiyun 							SRC_TOP13, 28, 1),
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	MUX(0, "mout_fimd1", mout_group2_p, SRC_DISP10, 4, 3),
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static const struct samsung_div_clock exynos5800_div_clks[] __initconst = {
526*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
527*4882a593Smuzhiyun 			"mout_aclk400_wcore", DIV_TOP0, 16, 3),
528*4882a593Smuzhiyun 	DIV(0, "dout_aclk550_cam", "mout_aclk550_cam",
529*4882a593Smuzhiyun 				DIV_TOP8, 16, 3),
530*4882a593Smuzhiyun 	DIV(0, "dout_aclkfl1_550_cam", "mout_aclkfl1_550_cam",
531*4882a593Smuzhiyun 				DIV_TOP8, 20, 3),
532*4882a593Smuzhiyun 	DIV(0, "dout_aclk432_cam", "mout_aclk432_cam",
533*4882a593Smuzhiyun 				DIV_TOP8, 24, 3),
534*4882a593Smuzhiyun 	DIV(0, "dout_aclk432_scaler", "mout_aclk432_scaler",
535*4882a593Smuzhiyun 				DIV_TOP8, 28, 3),
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	DIV(0, "dout_osc_div", "fin_pll", DIV_TOP9, 20, 3),
538*4882a593Smuzhiyun 	DIV(0, "dout_sclk_sw", "sclk_spll", DIV_TOP9, 24, 6),
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5800_gate_clks[] __initconst = {
542*4882a593Smuzhiyun 	GATE(CLK_ACLK550_CAM, "aclk550_cam", "mout_user_aclk550_cam",
543*4882a593Smuzhiyun 				GATE_BUS_TOP, 24, CLK_IS_CRITICAL, 0),
544*4882a593Smuzhiyun 	GATE(CLK_ACLK432_SCALER, "aclk432_scaler", "mout_user_aclk432_scaler",
545*4882a593Smuzhiyun 				GATE_BUS_TOP, 27, CLK_IS_CRITICAL, 0),
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static const struct samsung_mux_clock exynos5420_mux_clks[] __initconst = {
549*4882a593Smuzhiyun 	MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1),
550*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_wcore_bpll", mout_aclk400_wcore_bpll_p,
551*4882a593Smuzhiyun 				TOP_SPARE2, 4, 1),
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2),
554*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_mscl", mout_group1_p, SRC_TOP0, 4, 2),
555*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_wcore", mout_group1_p, SRC_TOP0, 16, 2),
556*4882a593Smuzhiyun 	MUX(0, "mout_aclk100_noc", mout_group1_p, SRC_TOP0, 20, 2),
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2),
559*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_432_isp", mout_group4_p,
560*4882a593Smuzhiyun 				SRC_TOP1, 4, 2),
561*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2),
562*4882a593Smuzhiyun 	MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2),
563*4882a593Smuzhiyun 	MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2),
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2),
566*4882a593Smuzhiyun 	MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2),
567*4882a593Smuzhiyun 	MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2),
568*4882a593Smuzhiyun 	MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2),
569*4882a593Smuzhiyun 	MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2),
570*4882a593Smuzhiyun 	MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2),
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
573*4882a593Smuzhiyun 			mout_group5_5800_p, SRC_TOP7, 16, 2),
574*4882a593Smuzhiyun 	MUX_F(0, "mout_mau_epll_clk", mout_mau_epll_clk_p, SRC_TOP7, 20, 2,
575*4882a593Smuzhiyun 	      CLK_SET_RATE_PARENT, 0),
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1),
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static const struct samsung_div_clock exynos5420_div_clks[] __initconst = {
581*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
582*4882a593Smuzhiyun 			"mout_aclk400_wcore_bpll", DIV_TOP0, 16, 3),
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5420_gate_clks[] __initconst = {
586*4882a593Smuzhiyun 	GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
587*4882a593Smuzhiyun 	/* Maudio Block */
588*4882a593Smuzhiyun 	GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk",
589*4882a593Smuzhiyun 			SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
590*4882a593Smuzhiyun 	GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
591*4882a593Smuzhiyun 		GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
592*4882a593Smuzhiyun 	GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
593*4882a593Smuzhiyun 		GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun static const struct samsung_mux_clock exynos5x_mux_clks[] __initconst = {
597*4882a593Smuzhiyun 	MUX(0, "mout_user_pclk66_gpio", mout_user_pclk66_gpio_p,
598*4882a593Smuzhiyun 			SRC_TOP7, 4, 1),
599*4882a593Smuzhiyun 	MUX(CLK_MOUT_MSPLL_KFC, "mout_mspll_kfc", mout_mspll_cpu_p,
600*4882a593Smuzhiyun 	    SRC_TOP7, 8, 2),
601*4882a593Smuzhiyun 	MUX(CLK_MOUT_MSPLL_CPU, "mout_mspll_cpu", mout_mspll_cpu_p,
602*4882a593Smuzhiyun 	    SRC_TOP7, 12, 2),
603*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_APLL, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
604*4882a593Smuzhiyun 	      CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
605*4882a593Smuzhiyun 	MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
606*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_KPLL, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1,
607*4882a593Smuzhiyun 	      CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
608*4882a593Smuzhiyun 	MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2),
611*4882a593Smuzhiyun 	MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2),
612*4882a593Smuzhiyun 	MUX(0, "mout_pclk200_fsys", mout_group1_p, SRC_TOP0, 24, 2),
613*4882a593Smuzhiyun 	MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2),
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2),
616*4882a593Smuzhiyun 	MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2),
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	MUX_F(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1,
619*4882a593Smuzhiyun 	      CLK_SET_RATE_PARENT, 0),
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p,
622*4882a593Smuzhiyun 			SRC_TOP3, 0, 1),
623*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p,
624*4882a593Smuzhiyun 			SRC_TOP3, 4, 1),
625*4882a593Smuzhiyun 	MUX(CLK_MOUT_USER_ACLK200_DISP1, "mout_user_aclk200_disp1",
626*4882a593Smuzhiyun 			mout_user_aclk200_disp1_p, SRC_TOP3, 8, 1),
627*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p,
628*4882a593Smuzhiyun 			SRC_TOP3, 12, 1),
629*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk400_wcore", mout_user_aclk400_wcore_p,
630*4882a593Smuzhiyun 			SRC_TOP3, 16, 1),
631*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk100_noc", mout_user_aclk100_noc_p,
632*4882a593Smuzhiyun 			SRC_TOP3, 20, 1),
633*4882a593Smuzhiyun 	MUX(0, "mout_user_pclk200_fsys", mout_user_pclk200_fsys_p,
634*4882a593Smuzhiyun 			SRC_TOP3, 24, 1),
635*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p,
636*4882a593Smuzhiyun 			SRC_TOP3, 28, 1),
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p,
639*4882a593Smuzhiyun 			SRC_TOP4, 0, 1),
640*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p,
641*4882a593Smuzhiyun 			SRC_TOP4, 4, 1),
642*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk66_peric", mout_user_aclk66_peric_p,
643*4882a593Smuzhiyun 			SRC_TOP4, 8, 1),
644*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p,
645*4882a593Smuzhiyun 			SRC_TOP4, 12, 1),
646*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p,
647*4882a593Smuzhiyun 			SRC_TOP4, 16, 1),
648*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1),
649*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1),
650*4882a593Smuzhiyun 	MUX(CLK_MOUT_USER_ACLK333, "mout_user_aclk333", mout_user_aclk333_p,
651*4882a593Smuzhiyun 			SRC_TOP4, 28, 1),
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	MUX(CLK_MOUT_USER_ACLK400_DISP1, "mout_user_aclk400_disp1",
654*4882a593Smuzhiyun 			mout_user_aclk400_disp1_p, SRC_TOP5, 0, 1),
655*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk66_psgen", mout_user_aclk66_peric_p,
656*4882a593Smuzhiyun 			SRC_TOP5, 4, 1),
657*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p,
658*4882a593Smuzhiyun 			SRC_TOP5, 8, 1),
659*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p,
660*4882a593Smuzhiyun 			SRC_TOP5, 12, 1),
661*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p,
662*4882a593Smuzhiyun 			SRC_TOP5, 16, 1, CLK_SET_RATE_PARENT, 0),
663*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p,
664*4882a593Smuzhiyun 			SRC_TOP5, 20, 1),
665*4882a593Smuzhiyun 	MUX(CLK_MOUT_USER_ACLK300_DISP1, "mout_user_aclk300_disp1",
666*4882a593Smuzhiyun 			mout_user_aclk300_disp1_p, SRC_TOP5, 24, 1),
667*4882a593Smuzhiyun 	MUX(CLK_MOUT_USER_ACLK300_GSCL, "mout_user_aclk300_gscl",
668*4882a593Smuzhiyun 			mout_user_aclk300_gscl_p, SRC_TOP5, 28, 1),
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1),
671*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1,
672*4882a593Smuzhiyun 	      CLK_SET_RATE_PARENT, 0),
673*4882a593Smuzhiyun 	MUX(CLK_MOUT_SCLK_SPLL, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1),
674*4882a593Smuzhiyun 	MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1),
675*4882a593Smuzhiyun 	MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1),
676*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_EPLL, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1,
677*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
678*4882a593Smuzhiyun 	MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1),
679*4882a593Smuzhiyun 	MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1),
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p,
682*4882a593Smuzhiyun 			SRC_TOP10, 0, 1),
683*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p,
684*4882a593Smuzhiyun 			SRC_TOP10, 4, 1),
685*4882a593Smuzhiyun 	MUX(CLK_MOUT_SW_ACLK200, "mout_sw_aclk200", mout_sw_aclk200_p,
686*4882a593Smuzhiyun 			SRC_TOP10, 8, 1),
687*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p,
688*4882a593Smuzhiyun 			SRC_TOP10, 12, 1),
689*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk400_wcore", mout_sw_aclk400_wcore_p,
690*4882a593Smuzhiyun 			SRC_TOP10, 16, 1),
691*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk100_noc", mout_sw_aclk100_noc_p,
692*4882a593Smuzhiyun 			SRC_TOP10, 20, 1),
693*4882a593Smuzhiyun 	MUX(0, "mout_sw_pclk200_fsys", mout_sw_pclk200_fsys_p,
694*4882a593Smuzhiyun 			SRC_TOP10, 24, 1),
695*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p,
696*4882a593Smuzhiyun 			SRC_TOP10, 28, 1),
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p,
699*4882a593Smuzhiyun 			SRC_TOP11, 0, 1),
700*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p,
701*4882a593Smuzhiyun 			SRC_TOP11, 4, 1),
702*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1),
703*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p,
704*4882a593Smuzhiyun 			SRC_TOP11, 12, 1),
705*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1),
706*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1),
707*4882a593Smuzhiyun 	MUX(CLK_MOUT_SW_ACLK333, "mout_sw_aclk333", mout_sw_aclk333_p,
708*4882a593Smuzhiyun 			SRC_TOP11, 28, 1),
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	MUX(CLK_MOUT_SW_ACLK400, "mout_sw_aclk400_disp1",
711*4882a593Smuzhiyun 			mout_sw_aclk400_disp1_p, SRC_TOP12, 4, 1),
712*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p,
713*4882a593Smuzhiyun 			SRC_TOP12, 8, 1),
714*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p,
715*4882a593Smuzhiyun 			SRC_TOP12, 12, 1),
716*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_SW_ACLK_G3D, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p,
717*4882a593Smuzhiyun 			SRC_TOP12, 16, 1, CLK_SET_RATE_PARENT, 0),
718*4882a593Smuzhiyun 	MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p,
719*4882a593Smuzhiyun 			SRC_TOP12, 20, 1),
720*4882a593Smuzhiyun 	MUX(CLK_MOUT_SW_ACLK300, "mout_sw_aclk300_disp1",
721*4882a593Smuzhiyun 			mout_sw_aclk300_disp1_p, SRC_TOP12, 24, 1),
722*4882a593Smuzhiyun 	MUX(CLK_MOUT_SW_ACLK300_GSCL, "mout_sw_aclk300_gscl",
723*4882a593Smuzhiyun 			mout_sw_aclk300_gscl_p, SRC_TOP12, 28, 1),
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	/* DISP1 Block */
726*4882a593Smuzhiyun 	MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3),
727*4882a593Smuzhiyun 	MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3),
728*4882a593Smuzhiyun 	MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3),
729*4882a593Smuzhiyun 	MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1),
730*4882a593Smuzhiyun 	MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3),
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1),
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	/* CDREX block */
735*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_MCLK_CDREX, "mout_mclk_cdrex", mout_mclk_cdrex_p,
736*4882a593Smuzhiyun 			SRC_CDREX, 4, 1, CLK_SET_RATE_PARENT, 0),
737*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_CDREX, 0, 1,
738*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	/* MAU Block */
741*4882a593Smuzhiyun 	MUX(CLK_MOUT_MAUDIO0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3),
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* FSYS Block */
744*4882a593Smuzhiyun 	MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3),
745*4882a593Smuzhiyun 	MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3),
746*4882a593Smuzhiyun 	MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3),
747*4882a593Smuzhiyun 	MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3),
748*4882a593Smuzhiyun 	MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3),
749*4882a593Smuzhiyun 	MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3),
750*4882a593Smuzhiyun 	MUX(0, "mout_mphy_refclk", mout_group2_p, SRC_FSYS, 28, 3),
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* PERIC Block */
753*4882a593Smuzhiyun 	MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3),
754*4882a593Smuzhiyun 	MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3),
755*4882a593Smuzhiyun 	MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3),
756*4882a593Smuzhiyun 	MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3),
757*4882a593Smuzhiyun 	MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3),
758*4882a593Smuzhiyun 	MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3),
759*4882a593Smuzhiyun 	MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3),
760*4882a593Smuzhiyun 	MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3),
761*4882a593Smuzhiyun 	MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3),
762*4882a593Smuzhiyun 	MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3),
763*4882a593Smuzhiyun 	MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3),
764*4882a593Smuzhiyun 	MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3),
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* ISP Block */
767*4882a593Smuzhiyun 	MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3),
768*4882a593Smuzhiyun 	MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3),
769*4882a593Smuzhiyun 	MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3),
770*4882a593Smuzhiyun 	MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3),
771*4882a593Smuzhiyun 	MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3),
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun static const struct samsung_div_clock exynos5x_div_clks[] __initconst = {
775*4882a593Smuzhiyun 	DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
776*4882a593Smuzhiyun 	DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
777*4882a593Smuzhiyun 	DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3),
778*4882a593Smuzhiyun 	DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3),
779*4882a593Smuzhiyun 	DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3),
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK400_ISP, "dout_aclk400_isp", "mout_aclk400_isp",
782*4882a593Smuzhiyun 			DIV_TOP0, 0, 3),
783*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK400_MSCL, "dout_aclk400_mscl", "mout_aclk400_mscl",
784*4882a593Smuzhiyun 			DIV_TOP0, 4, 3),
785*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK200, "dout_aclk200", "mout_aclk200",
786*4882a593Smuzhiyun 			DIV_TOP0, 8, 3),
787*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK200_FSYS2, "dout_aclk200_fsys2", "mout_aclk200_fsys2",
788*4882a593Smuzhiyun 			DIV_TOP0, 12, 3),
789*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK100_NOC, "dout_aclk100_noc", "mout_aclk100_noc",
790*4882a593Smuzhiyun 			DIV_TOP0, 20, 3),
791*4882a593Smuzhiyun 	DIV(CLK_DOUT_PCLK200_FSYS, "dout_pclk200_fsys", "mout_pclk200_fsys",
792*4882a593Smuzhiyun 			DIV_TOP0, 24, 3),
793*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK200_FSYS, "dout_aclk200_fsys", "mout_aclk200_fsys",
794*4882a593Smuzhiyun 			DIV_TOP0, 28, 3),
795*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK333_432_GSCL, "dout_aclk333_432_gscl",
796*4882a593Smuzhiyun 			"mout_aclk333_432_gscl", DIV_TOP1, 0, 3),
797*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK333_432_ISP, "dout_aclk333_432_isp",
798*4882a593Smuzhiyun 			"mout_aclk333_432_isp", DIV_TOP1, 4, 3),
799*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK66, "dout_aclk66", "mout_aclk66",
800*4882a593Smuzhiyun 			DIV_TOP1, 8, 6),
801*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK333_432_ISP0, "dout_aclk333_432_isp0",
802*4882a593Smuzhiyun 			"mout_aclk333_432_isp0", DIV_TOP1, 16, 3),
803*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK266, "dout_aclk266", "mout_aclk266",
804*4882a593Smuzhiyun 			DIV_TOP1, 20, 3),
805*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK166, "dout_aclk166", "mout_aclk166",
806*4882a593Smuzhiyun 			DIV_TOP1, 24, 3),
807*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK333, "dout_aclk333", "mout_aclk333",
808*4882a593Smuzhiyun 			DIV_TOP1, 28, 3),
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK333_G2D, "dout_aclk333_g2d", "mout_aclk333_g2d",
811*4882a593Smuzhiyun 			DIV_TOP2, 8, 3),
812*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK266_G2D, "dout_aclk266_g2d", "mout_aclk266_g2d",
813*4882a593Smuzhiyun 			DIV_TOP2, 12, 3),
814*4882a593Smuzhiyun 	DIV_F(CLK_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2,
815*4882a593Smuzhiyun 			16, 3, CLK_SET_RATE_PARENT, 0),
816*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK300_JPEG, "dout_aclk300_jpeg", "mout_aclk300_jpeg",
817*4882a593Smuzhiyun 			DIV_TOP2, 20, 3),
818*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK300_DISP1, "dout_aclk300_disp1",
819*4882a593Smuzhiyun 			"mout_aclk300_disp1", DIV_TOP2, 24, 3),
820*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK300_GSCL, "dout_aclk300_gscl", "mout_aclk300_gscl",
821*4882a593Smuzhiyun 			DIV_TOP2, 28, 3),
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	/* DISP1 Block */
824*4882a593Smuzhiyun 	DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4),
825*4882a593Smuzhiyun 	DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8),
826*4882a593Smuzhiyun 	DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4),
827*4882a593Smuzhiyun 	DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4),
828*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK400_DISP1, "dout_aclk400_disp1",
829*4882a593Smuzhiyun 			"mout_aclk400_disp1", DIV_TOP2, 4, 3),
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* CDREX Block */
832*4882a593Smuzhiyun 	/*
833*4882a593Smuzhiyun 	 * The three clocks below are controlled using the same register and
834*4882a593Smuzhiyun 	 * bits. They are put into one because there is a need of
835*4882a593Smuzhiyun 	 * synchronization between the BUS and DREXs (two external memory
836*4882a593Smuzhiyun 	 * interfaces).
837*4882a593Smuzhiyun 	 * They are put here to show this HW assumption and for clock
838*4882a593Smuzhiyun 	 * information summary completeness.
839*4882a593Smuzhiyun 	 */
840*4882a593Smuzhiyun 	DIV_F(CLK_DOUT_PCLK_CDREX, "dout_pclk_cdrex", "dout_aclk_cdrex1",
841*4882a593Smuzhiyun 			DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0),
842*4882a593Smuzhiyun 	DIV_F(CLK_DOUT_PCLK_DREX0, "dout_pclk_drex0", "dout_cclk_drex0",
843*4882a593Smuzhiyun 			DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0),
844*4882a593Smuzhiyun 	DIV_F(CLK_DOUT_PCLK_DREX1, "dout_pclk_drex1", "dout_cclk_drex0",
845*4882a593Smuzhiyun 			DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0),
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	DIV_F(CLK_DOUT_SCLK_CDREX, "dout_sclk_cdrex", "mout_mclk_cdrex",
848*4882a593Smuzhiyun 			DIV_CDREX0, 24, 3, CLK_SET_RATE_PARENT, 0),
849*4882a593Smuzhiyun 	DIV(CLK_DOUT_ACLK_CDREX1, "dout_aclk_cdrex1", "dout_clk2x_phy0",
850*4882a593Smuzhiyun 			DIV_CDREX0, 16, 3),
851*4882a593Smuzhiyun 	DIV(CLK_DOUT_CCLK_DREX0, "dout_cclk_drex0", "dout_clk2x_phy0",
852*4882a593Smuzhiyun 			DIV_CDREX0, 8, 3),
853*4882a593Smuzhiyun 	DIV(CLK_DOUT_CLK2X_PHY0, "dout_clk2x_phy0", "dout_sclk_cdrex",
854*4882a593Smuzhiyun 			DIV_CDREX0, 3, 5),
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	DIV(CLK_DOUT_PCLK_CORE_MEM, "dout_pclk_core_mem", "mout_mclk_cdrex",
857*4882a593Smuzhiyun 			DIV_CDREX1, 8, 3),
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	/* Audio Block */
860*4882a593Smuzhiyun 	DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4),
861*4882a593Smuzhiyun 	DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8),
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	/* USB3.0 */
864*4882a593Smuzhiyun 	DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4),
865*4882a593Smuzhiyun 	DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
866*4882a593Smuzhiyun 	DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4),
867*4882a593Smuzhiyun 	DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* MMC */
870*4882a593Smuzhiyun 	DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10),
871*4882a593Smuzhiyun 	DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10),
872*4882a593Smuzhiyun 	DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10),
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8),
875*4882a593Smuzhiyun 	DIV(0, "dout_mphy_refclk", "mout_mphy_refclk", DIV_FSYS2, 16, 8),
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* UART and PWM */
878*4882a593Smuzhiyun 	DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4),
879*4882a593Smuzhiyun 	DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4),
880*4882a593Smuzhiyun 	DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4),
881*4882a593Smuzhiyun 	DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4),
882*4882a593Smuzhiyun 	DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4),
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* SPI */
885*4882a593Smuzhiyun 	DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4),
886*4882a593Smuzhiyun 	DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4),
887*4882a593Smuzhiyun 	DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4),
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* PCM */
891*4882a593Smuzhiyun 	DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8),
892*4882a593Smuzhiyun 	DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8),
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	/* Audio - I2S */
895*4882a593Smuzhiyun 	DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6),
896*4882a593Smuzhiyun 	DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6),
897*4882a593Smuzhiyun 	DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4),
898*4882a593Smuzhiyun 	DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4),
899*4882a593Smuzhiyun 	DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4),
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	/* SPI Pre-Ratio */
902*4882a593Smuzhiyun 	DIV(0, "dout_spi0_pre", "dout_spi0", DIV_PERIC4, 8, 8),
903*4882a593Smuzhiyun 	DIV(0, "dout_spi1_pre", "dout_spi1", DIV_PERIC4, 16, 8),
904*4882a593Smuzhiyun 	DIV(0, "dout_spi2_pre", "dout_spi2", DIV_PERIC4, 24, 8),
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	/* GSCL Block */
907*4882a593Smuzhiyun 	DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2),
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* PSGEN */
910*4882a593Smuzhiyun 	DIV(0, "dout_gen_blk", "mout_user_aclk266", DIV2_RATIO0, 8, 1),
911*4882a593Smuzhiyun 	DIV(0, "dout_jpg_blk", "aclk166", DIV2_RATIO0, 20, 1),
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* ISP Block */
914*4882a593Smuzhiyun 	DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8),
915*4882a593Smuzhiyun 	DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8),
916*4882a593Smuzhiyun 	DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8),
917*4882a593Smuzhiyun 	DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4),
918*4882a593Smuzhiyun 	DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4),
919*4882a593Smuzhiyun 	DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4),
920*4882a593Smuzhiyun 	DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4),
921*4882a593Smuzhiyun 	DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8,
922*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
923*4882a593Smuzhiyun 	DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8,
924*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5x_gate_clks[] __initconst = {
928*4882a593Smuzhiyun 	/* G2D */
929*4882a593Smuzhiyun 	GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0),
930*4882a593Smuzhiyun 	GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0),
931*4882a593Smuzhiyun 	GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0),
932*4882a593Smuzhiyun 	GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0),
933*4882a593Smuzhiyun 	GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0),
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys",
936*4882a593Smuzhiyun 			GATE_BUS_FSYS0, 9, CLK_IS_CRITICAL, 0),
937*4882a593Smuzhiyun 	GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2",
938*4882a593Smuzhiyun 			GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d",
941*4882a593Smuzhiyun 			GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0),
942*4882a593Smuzhiyun 	GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d",
943*4882a593Smuzhiyun 			GATE_BUS_TOP, 1, CLK_IS_CRITICAL, 0),
944*4882a593Smuzhiyun 	GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg",
945*4882a593Smuzhiyun 			GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0),
946*4882a593Smuzhiyun 	GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0",
947*4882a593Smuzhiyun 			GATE_BUS_TOP, 5, CLK_IS_CRITICAL, 0),
948*4882a593Smuzhiyun 	GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl",
949*4882a593Smuzhiyun 			GATE_BUS_TOP, 6, CLK_IS_CRITICAL, 0),
950*4882a593Smuzhiyun 	GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl",
951*4882a593Smuzhiyun 			GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0),
952*4882a593Smuzhiyun 	GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp",
953*4882a593Smuzhiyun 			GATE_BUS_TOP, 8, CLK_IS_CRITICAL, 0),
954*4882a593Smuzhiyun 	GATE(CLK_PCLK66_GPIO, "pclk66_gpio", "mout_user_pclk66_gpio",
955*4882a593Smuzhiyun 			GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0),
956*4882a593Smuzhiyun 	GATE(0, "aclk66_psgen", "mout_user_aclk66_psgen",
957*4882a593Smuzhiyun 			GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0),
958*4882a593Smuzhiyun 	GATE(0, "aclk266_isp", "mout_user_aclk266_isp",
959*4882a593Smuzhiyun 			GATE_BUS_TOP, 13, CLK_IS_CRITICAL, 0),
960*4882a593Smuzhiyun 	GATE(0, "aclk166", "mout_user_aclk166",
961*4882a593Smuzhiyun 			GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0),
962*4882a593Smuzhiyun 	GATE(CLK_ACLK333, "aclk333", "mout_user_aclk333",
963*4882a593Smuzhiyun 			GATE_BUS_TOP, 15, CLK_IS_CRITICAL, 0),
964*4882a593Smuzhiyun 	GATE(0, "aclk400_isp", "mout_user_aclk400_isp",
965*4882a593Smuzhiyun 			GATE_BUS_TOP, 16, CLK_IS_CRITICAL, 0),
966*4882a593Smuzhiyun 	GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl",
967*4882a593Smuzhiyun 			GATE_BUS_TOP, 17, CLK_IS_CRITICAL, 0),
968*4882a593Smuzhiyun 	GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1",
969*4882a593Smuzhiyun 			GATE_BUS_TOP, 18, CLK_IS_CRITICAL, 0),
970*4882a593Smuzhiyun 	GATE(CLK_SCLK_MPHY_IXTAL24, "sclk_mphy_ixtal24", "mphy_refclk_ixtal24",
971*4882a593Smuzhiyun 			GATE_BUS_TOP, 28, 0, 0),
972*4882a593Smuzhiyun 	GATE(CLK_SCLK_HSIC_12M, "sclk_hsic_12m", "ff_hsic_12m",
973*4882a593Smuzhiyun 			GATE_BUS_TOP, 29, 0, 0),
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1",
976*4882a593Smuzhiyun 			SRC_MASK_TOP2, 24, CLK_IS_CRITICAL, 0),
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* sclk */
979*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0",
980*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
981*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1",
982*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
983*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
984*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
985*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3",
986*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0),
987*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_spi0_pre",
988*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
989*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_spi1_pre",
990*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
991*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_spi2_pre",
992*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
993*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
994*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0),
995*4882a593Smuzhiyun 	GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm",
996*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
997*4882a593Smuzhiyun 	GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1",
998*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0),
999*4882a593Smuzhiyun 	GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2",
1000*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0),
1001*4882a593Smuzhiyun 	GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1",
1002*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0),
1003*4882a593Smuzhiyun 	GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2",
1004*4882a593Smuzhiyun 		GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0),
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0",
1007*4882a593Smuzhiyun 		GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
1008*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1",
1009*4882a593Smuzhiyun 		GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
1010*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2",
1011*4882a593Smuzhiyun 		GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
1012*4882a593Smuzhiyun 	GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301",
1013*4882a593Smuzhiyun 		GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
1014*4882a593Smuzhiyun 	GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300",
1015*4882a593Smuzhiyun 		GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
1016*4882a593Smuzhiyun 	GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300",
1017*4882a593Smuzhiyun 		GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
1018*4882a593Smuzhiyun 	GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301",
1019*4882a593Smuzhiyun 		GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/* Display */
1022*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1",
1023*4882a593Smuzhiyun 			GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0),
1024*4882a593Smuzhiyun 	GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1",
1025*4882a593Smuzhiyun 			GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0),
1026*4882a593Smuzhiyun 	GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
1027*4882a593Smuzhiyun 			GATE_TOP_SCLK_DISP1, 9, 0, 0),
1028*4882a593Smuzhiyun 	GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel",
1029*4882a593Smuzhiyun 			GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0),
1030*4882a593Smuzhiyun 	GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1",
1031*4882a593Smuzhiyun 			GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0),
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/* FSYS Block */
1034*4882a593Smuzhiyun 	GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0),
1035*4882a593Smuzhiyun 	GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0),
1036*4882a593Smuzhiyun 	GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0),
1037*4882a593Smuzhiyun 	GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0),
1038*4882a593Smuzhiyun 	GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_IP_FSYS, 9, 0, 0),
1039*4882a593Smuzhiyun 	GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_IP_FSYS, 12, 0, 0),
1040*4882a593Smuzhiyun 	GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_IP_FSYS, 13, 0, 0),
1041*4882a593Smuzhiyun 	GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_IP_FSYS, 14, 0, 0),
1042*4882a593Smuzhiyun 	GATE(CLK_SROMC, "sromc", "aclk200_fsys2",
1043*4882a593Smuzhiyun 			GATE_IP_FSYS, 17, CLK_IGNORE_UNUSED, 0),
1044*4882a593Smuzhiyun 	GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0),
1045*4882a593Smuzhiyun 	GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0),
1046*4882a593Smuzhiyun 	GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0),
1047*4882a593Smuzhiyun 	GATE(CLK_SCLK_UNIPRO, "sclk_unipro", "dout_unipro",
1048*4882a593Smuzhiyun 			SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	/* PERIC Block */
1051*4882a593Smuzhiyun 	GATE(CLK_UART0, "uart0", "mout_user_aclk66_peric",
1052*4882a593Smuzhiyun 			GATE_IP_PERIC, 0, 0, 0),
1053*4882a593Smuzhiyun 	GATE(CLK_UART1, "uart1", "mout_user_aclk66_peric",
1054*4882a593Smuzhiyun 			GATE_IP_PERIC, 1, 0, 0),
1055*4882a593Smuzhiyun 	GATE(CLK_UART2, "uart2", "mout_user_aclk66_peric",
1056*4882a593Smuzhiyun 			GATE_IP_PERIC, 2, 0, 0),
1057*4882a593Smuzhiyun 	GATE(CLK_UART3, "uart3", "mout_user_aclk66_peric",
1058*4882a593Smuzhiyun 			GATE_IP_PERIC, 3, 0, 0),
1059*4882a593Smuzhiyun 	GATE(CLK_I2C0, "i2c0", "mout_user_aclk66_peric",
1060*4882a593Smuzhiyun 			GATE_IP_PERIC, 6, 0, 0),
1061*4882a593Smuzhiyun 	GATE(CLK_I2C1, "i2c1", "mout_user_aclk66_peric",
1062*4882a593Smuzhiyun 			GATE_IP_PERIC, 7, 0, 0),
1063*4882a593Smuzhiyun 	GATE(CLK_I2C2, "i2c2", "mout_user_aclk66_peric",
1064*4882a593Smuzhiyun 			GATE_IP_PERIC, 8, 0, 0),
1065*4882a593Smuzhiyun 	GATE(CLK_I2C3, "i2c3", "mout_user_aclk66_peric",
1066*4882a593Smuzhiyun 			GATE_IP_PERIC, 9, 0, 0),
1067*4882a593Smuzhiyun 	GATE(CLK_USI0, "usi0", "mout_user_aclk66_peric",
1068*4882a593Smuzhiyun 			GATE_IP_PERIC, 10, 0, 0),
1069*4882a593Smuzhiyun 	GATE(CLK_USI1, "usi1", "mout_user_aclk66_peric",
1070*4882a593Smuzhiyun 			GATE_IP_PERIC, 11, 0, 0),
1071*4882a593Smuzhiyun 	GATE(CLK_USI2, "usi2", "mout_user_aclk66_peric",
1072*4882a593Smuzhiyun 			GATE_IP_PERIC, 12, 0, 0),
1073*4882a593Smuzhiyun 	GATE(CLK_USI3, "usi3", "mout_user_aclk66_peric",
1074*4882a593Smuzhiyun 			GATE_IP_PERIC, 13, 0, 0),
1075*4882a593Smuzhiyun 	GATE(CLK_I2C_HDMI, "i2c_hdmi", "mout_user_aclk66_peric",
1076*4882a593Smuzhiyun 			GATE_IP_PERIC, 14, 0, 0),
1077*4882a593Smuzhiyun 	GATE(CLK_TSADC, "tsadc", "mout_user_aclk66_peric",
1078*4882a593Smuzhiyun 			GATE_IP_PERIC, 15, 0, 0),
1079*4882a593Smuzhiyun 	GATE(CLK_SPI0, "spi0", "mout_user_aclk66_peric",
1080*4882a593Smuzhiyun 			GATE_IP_PERIC, 16, 0, 0),
1081*4882a593Smuzhiyun 	GATE(CLK_SPI1, "spi1", "mout_user_aclk66_peric",
1082*4882a593Smuzhiyun 			GATE_IP_PERIC, 17, 0, 0),
1083*4882a593Smuzhiyun 	GATE(CLK_SPI2, "spi2", "mout_user_aclk66_peric",
1084*4882a593Smuzhiyun 			GATE_IP_PERIC, 18, 0, 0),
1085*4882a593Smuzhiyun 	GATE(CLK_I2S1, "i2s1", "mout_user_aclk66_peric",
1086*4882a593Smuzhiyun 			GATE_IP_PERIC, 20, 0, 0),
1087*4882a593Smuzhiyun 	GATE(CLK_I2S2, "i2s2", "mout_user_aclk66_peric",
1088*4882a593Smuzhiyun 			GATE_IP_PERIC, 21, 0, 0),
1089*4882a593Smuzhiyun 	GATE(CLK_PCM1, "pcm1", "mout_user_aclk66_peric",
1090*4882a593Smuzhiyun 			GATE_IP_PERIC, 22, 0, 0),
1091*4882a593Smuzhiyun 	GATE(CLK_PCM2, "pcm2", "mout_user_aclk66_peric",
1092*4882a593Smuzhiyun 			GATE_IP_PERIC, 23, 0, 0),
1093*4882a593Smuzhiyun 	GATE(CLK_PWM, "pwm", "mout_user_aclk66_peric",
1094*4882a593Smuzhiyun 			GATE_IP_PERIC, 24, 0, 0),
1095*4882a593Smuzhiyun 	GATE(CLK_SPDIF, "spdif", "mout_user_aclk66_peric",
1096*4882a593Smuzhiyun 			GATE_IP_PERIC, 26, 0, 0),
1097*4882a593Smuzhiyun 	GATE(CLK_USI4, "usi4", "mout_user_aclk66_peric",
1098*4882a593Smuzhiyun 			GATE_IP_PERIC, 28, 0, 0),
1099*4882a593Smuzhiyun 	GATE(CLK_USI5, "usi5", "mout_user_aclk66_peric",
1100*4882a593Smuzhiyun 			GATE_IP_PERIC, 30, 0, 0),
1101*4882a593Smuzhiyun 	GATE(CLK_USI6, "usi6", "mout_user_aclk66_peric",
1102*4882a593Smuzhiyun 			GATE_IP_PERIC, 31, 0, 0),
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	GATE(CLK_KEYIF, "keyif", "mout_user_aclk66_peric",
1105*4882a593Smuzhiyun 			GATE_BUS_PERIC, 22, 0, 0),
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* PERIS Block */
1108*4882a593Smuzhiyun 	GATE(CLK_CHIPID, "chipid", "aclk66_psgen",
1109*4882a593Smuzhiyun 			GATE_IP_PERIS, 0, CLK_IGNORE_UNUSED, 0),
1110*4882a593Smuzhiyun 	GATE(CLK_SYSREG, "sysreg", "aclk66_psgen",
1111*4882a593Smuzhiyun 			GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0),
1112*4882a593Smuzhiyun 	GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_IP_PERIS, 6, 0, 0),
1113*4882a593Smuzhiyun 	GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_IP_PERIS, 7, 0, 0),
1114*4882a593Smuzhiyun 	GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_IP_PERIS, 8, 0, 0),
1115*4882a593Smuzhiyun 	GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_IP_PERIS, 9, 0, 0),
1116*4882a593Smuzhiyun 	GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_IP_PERIS, 10, 0, 0),
1117*4882a593Smuzhiyun 	GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_IP_PERIS, 11, 0, 0),
1118*4882a593Smuzhiyun 	GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_IP_PERIS, 12, 0, 0),
1119*4882a593Smuzhiyun 	GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_IP_PERIS, 13, 0, 0),
1120*4882a593Smuzhiyun 	GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_IP_PERIS, 14, 0, 0),
1121*4882a593Smuzhiyun 	GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_IP_PERIS, 15, 0, 0),
1122*4882a593Smuzhiyun 	GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_IP_PERIS, 16, 0, 0),
1123*4882a593Smuzhiyun 	GATE(CLK_MCT, "mct", "aclk66_psgen", GATE_IP_PERIS, 18, 0, 0),
1124*4882a593Smuzhiyun 	GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_IP_PERIS, 19, 0, 0),
1125*4882a593Smuzhiyun 	GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_IP_PERIS, 20, 0, 0),
1126*4882a593Smuzhiyun 	GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0),
1127*4882a593Smuzhiyun 	GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0),
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	/* GEN Block */
1130*4882a593Smuzhiyun 	GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0),
1131*4882a593Smuzhiyun 	GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
1132*4882a593Smuzhiyun 	GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0),
1133*4882a593Smuzhiyun 	GATE(CLK_MDMA1, "mdma1", "mout_user_aclk266", GATE_IP_GEN, 4, 0, 0),
1134*4882a593Smuzhiyun 	GATE(CLK_TOP_RTC, "top_rtc", "aclk66_psgen", GATE_IP_GEN, 5, 0, 0),
1135*4882a593Smuzhiyun 	GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "dout_gen_blk",
1136*4882a593Smuzhiyun 			GATE_IP_GEN, 6, 0, 0),
1137*4882a593Smuzhiyun 	GATE(CLK_SMMU_JPEG, "smmu_jpeg", "dout_jpg_blk", GATE_IP_GEN, 7, 0, 0),
1138*4882a593Smuzhiyun 	GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "dout_gen_blk",
1139*4882a593Smuzhiyun 			GATE_IP_GEN, 9, 0, 0),
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* GATE_IP_GEN doesn't list gates for smmu_jpeg2 and mc */
1142*4882a593Smuzhiyun 	GATE(CLK_SMMU_JPEG2, "smmu_jpeg2", "dout_jpg_blk",
1143*4882a593Smuzhiyun 			GATE_BUS_GEN, 28, 0, 0),
1144*4882a593Smuzhiyun 	GATE(CLK_MC, "mc", "aclk66_psgen", GATE_BUS_GEN, 12, 0, 0),
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	/* GSCL Block */
1147*4882a593Smuzhiyun 	GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl",
1148*4882a593Smuzhiyun 			GATE_TOP_SCLK_GSCL, 6, 0, 0),
1149*4882a593Smuzhiyun 	GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl",
1150*4882a593Smuzhiyun 			GATE_TOP_SCLK_GSCL, 7, 0, 0),
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl",
1153*4882a593Smuzhiyun 			GATE_IP_GSCL0, 4, 0, 0),
1154*4882a593Smuzhiyun 	GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl",
1155*4882a593Smuzhiyun 			GATE_IP_GSCL0, 5, 0, 0),
1156*4882a593Smuzhiyun 	GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl",
1157*4882a593Smuzhiyun 			GATE_IP_GSCL0, 6, 0, 0),
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333",
1160*4882a593Smuzhiyun 			GATE_IP_GSCL1, 2, 0, 0),
1161*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333",
1162*4882a593Smuzhiyun 			GATE_IP_GSCL1, 3, 0, 0),
1163*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333",
1164*4882a593Smuzhiyun 			GATE_IP_GSCL1, 4, 0, 0),
1165*4882a593Smuzhiyun 	GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12,
1166*4882a593Smuzhiyun 			CLK_IS_CRITICAL, 0),
1167*4882a593Smuzhiyun 	GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13,
1168*4882a593Smuzhiyun 			CLK_IS_CRITICAL, 0),
1169*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3", "dout_gscl_blk_333",
1170*4882a593Smuzhiyun 			GATE_IP_GSCL1, 16, 0, 0),
1171*4882a593Smuzhiyun 	GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl",
1172*4882a593Smuzhiyun 			GATE_IP_GSCL1, 17, 0, 0),
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/* ISP */
1175*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp",
1176*4882a593Smuzhiyun 			GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0),
1177*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre",
1178*4882a593Smuzhiyun 			GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0),
1179*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre",
1180*4882a593Smuzhiyun 			GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0),
1181*4882a593Smuzhiyun 	GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp",
1182*4882a593Smuzhiyun 			GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0),
1183*4882a593Smuzhiyun 	GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0",
1184*4882a593Smuzhiyun 			GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0),
1185*4882a593Smuzhiyun 	GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1",
1186*4882a593Smuzhiyun 			GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
1187*4882a593Smuzhiyun 	GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2",
1188*4882a593Smuzhiyun 			GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0),
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* CDREX */
1191*4882a593Smuzhiyun 	GATE(CLK_CLKM_PHY0, "clkm_phy0", "dout_sclk_cdrex",
1192*4882a593Smuzhiyun 			GATE_BUS_CDREX0, 0, 0, 0),
1193*4882a593Smuzhiyun 	GATE(CLK_CLKM_PHY1, "clkm_phy1", "dout_sclk_cdrex",
1194*4882a593Smuzhiyun 			GATE_BUS_CDREX0, 1, 0, 0),
1195*4882a593Smuzhiyun 	GATE(0, "mx_mspll_ccore_phy", "mout_mx_mspll_ccore_phy",
1196*4882a593Smuzhiyun 			SRC_MASK_TOP7, 0, CLK_IGNORE_UNUSED, 0),
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	GATE(CLK_ACLK_PPMU_DREX1_1, "aclk_ppmu_drex1_1", "dout_aclk_cdrex1",
1199*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 12, CLK_IGNORE_UNUSED, 0),
1200*4882a593Smuzhiyun 	GATE(CLK_ACLK_PPMU_DREX1_0, "aclk_ppmu_drex1_0", "dout_aclk_cdrex1",
1201*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 13, CLK_IGNORE_UNUSED, 0),
1202*4882a593Smuzhiyun 	GATE(CLK_ACLK_PPMU_DREX0_1, "aclk_ppmu_drex0_1", "dout_aclk_cdrex1",
1203*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 14, CLK_IGNORE_UNUSED, 0),
1204*4882a593Smuzhiyun 	GATE(CLK_ACLK_PPMU_DREX0_0, "aclk_ppmu_drex0_0", "dout_aclk_cdrex1",
1205*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 15, CLK_IGNORE_UNUSED, 0),
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	GATE(CLK_PCLK_PPMU_DREX1_1, "pclk_ppmu_drex1_1", "dout_pclk_cdrex",
1208*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 26, CLK_IGNORE_UNUSED, 0),
1209*4882a593Smuzhiyun 	GATE(CLK_PCLK_PPMU_DREX1_0, "pclk_ppmu_drex1_0", "dout_pclk_cdrex",
1210*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 27, CLK_IGNORE_UNUSED, 0),
1211*4882a593Smuzhiyun 	GATE(CLK_PCLK_PPMU_DREX0_1, "pclk_ppmu_drex0_1", "dout_pclk_cdrex",
1212*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 28, CLK_IGNORE_UNUSED, 0),
1213*4882a593Smuzhiyun 	GATE(CLK_PCLK_PPMU_DREX0_0, "pclk_ppmu_drex0_0", "dout_pclk_cdrex",
1214*4882a593Smuzhiyun 			GATE_BUS_CDREX1, 29, CLK_IGNORE_UNUSED, 0),
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun static const struct samsung_div_clock exynos5x_disp_div_clks[] __initconst = {
1218*4882a593Smuzhiyun 	DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2),
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5x_disp_gate_clks[] __initconst = {
1222*4882a593Smuzhiyun 	GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0),
1223*4882a593Smuzhiyun 	GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0),
1224*4882a593Smuzhiyun 	GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0),
1225*4882a593Smuzhiyun 	GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0),
1226*4882a593Smuzhiyun 	GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
1227*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk",
1228*4882a593Smuzhiyun 			GATE_IP_DISP1, 7, 0, 0),
1229*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk",
1230*4882a593Smuzhiyun 			GATE_IP_DISP1, 8, 0, 0),
1231*4882a593Smuzhiyun 	GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1",
1232*4882a593Smuzhiyun 			GATE_IP_DISP1, 9, 0, 0),
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun static struct exynos5_subcmu_reg_dump exynos5x_disp_suspend_regs[] = {
1236*4882a593Smuzhiyun 	{ GATE_IP_DISP1, 0xffffffff, 0xffffffff }, /* DISP1 gates */
1237*4882a593Smuzhiyun 	{ SRC_TOP5, 0, BIT(0) },	/* MUX mout_user_aclk400_disp1 */
1238*4882a593Smuzhiyun 	{ SRC_TOP5, 0, BIT(24) },	/* MUX mout_user_aclk300_disp1 */
1239*4882a593Smuzhiyun 	{ SRC_TOP3, 0, BIT(8) },	/* MUX mout_user_aclk200_disp1 */
1240*4882a593Smuzhiyun 	{ DIV2_RATIO0, 0, 0x30000 },		/* DIV dout_disp1_blk */
1241*4882a593Smuzhiyun };
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun static const struct samsung_div_clock exynos5x_gsc_div_clks[] __initconst = {
1244*4882a593Smuzhiyun 	DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl",
1245*4882a593Smuzhiyun 			DIV2_RATIO0, 4, 2),
1246*4882a593Smuzhiyun };
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5x_gsc_gate_clks[] __initconst = {
1249*4882a593Smuzhiyun 	GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0),
1250*4882a593Smuzhiyun 	GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0),
1251*4882a593Smuzhiyun 	GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300",
1252*4882a593Smuzhiyun 			GATE_IP_GSCL1, 6, 0, 0),
1253*4882a593Smuzhiyun 	GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300",
1254*4882a593Smuzhiyun 			GATE_IP_GSCL1, 7, 0, 0),
1255*4882a593Smuzhiyun };
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun static struct exynos5_subcmu_reg_dump exynos5x_gsc_suspend_regs[] = {
1258*4882a593Smuzhiyun 	{ GATE_IP_GSCL0, 0x3, 0x3 },	/* GSC gates */
1259*4882a593Smuzhiyun 	{ GATE_IP_GSCL1, 0xc0, 0xc0 },	/* GSC gates */
1260*4882a593Smuzhiyun 	{ SRC_TOP5, 0, BIT(28) },	/* MUX mout_user_aclk300_gscl */
1261*4882a593Smuzhiyun 	{ DIV2_RATIO0, 0, 0x30 },	/* DIV dout_gscl_blk_300 */
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5x_g3d_gate_clks[] __initconst = {
1265*4882a593Smuzhiyun 	GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9,
1266*4882a593Smuzhiyun 	     CLK_SET_RATE_PARENT, 0),
1267*4882a593Smuzhiyun };
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun static struct exynos5_subcmu_reg_dump exynos5x_g3d_suspend_regs[] = {
1270*4882a593Smuzhiyun 	{ GATE_IP_G3D, 0x3ff, 0x3ff },	/* G3D gates */
1271*4882a593Smuzhiyun 	{ SRC_TOP5, 0, BIT(16) },	/* MUX mout_user_aclk_g3d */
1272*4882a593Smuzhiyun };
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun static const struct samsung_div_clock exynos5x_mfc_div_clks[] __initconst = {
1275*4882a593Smuzhiyun 	DIV(0, "dout_mfc_blk", "mout_user_aclk333", DIV4_RATIO, 0, 2),
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5x_mfc_gate_clks[] __initconst = {
1279*4882a593Smuzhiyun 	GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
1280*4882a593Smuzhiyun 	GATE(CLK_SMMU_MFCL, "smmu_mfcl", "dout_mfc_blk", GATE_IP_MFC, 1, 0, 0),
1281*4882a593Smuzhiyun 	GATE(CLK_SMMU_MFCR, "smmu_mfcr", "dout_mfc_blk", GATE_IP_MFC, 2, 0, 0),
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun static struct exynos5_subcmu_reg_dump exynos5x_mfc_suspend_regs[] = {
1285*4882a593Smuzhiyun 	{ GATE_IP_MFC, 0xffffffff, 0xffffffff }, /* MFC gates */
1286*4882a593Smuzhiyun 	{ SRC_TOP4, 0, BIT(28) },		/* MUX mout_user_aclk333 */
1287*4882a593Smuzhiyun 	{ DIV4_RATIO, 0, 0x3 },			/* DIV dout_mfc_blk */
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5x_mscl_gate_clks[] __initconst = {
1291*4882a593Smuzhiyun 	/* MSCL Block */
1292*4882a593Smuzhiyun 	GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0),
1293*4882a593Smuzhiyun 	GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0),
1294*4882a593Smuzhiyun 	GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0),
1295*4882a593Smuzhiyun 	GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk",
1296*4882a593Smuzhiyun 			GATE_IP_MSCL, 8, 0, 0),
1297*4882a593Smuzhiyun 	GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk",
1298*4882a593Smuzhiyun 			GATE_IP_MSCL, 9, 0, 0),
1299*4882a593Smuzhiyun 	GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk",
1300*4882a593Smuzhiyun 			GATE_IP_MSCL, 10, 0, 0),
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun static const struct samsung_div_clock exynos5x_mscl_div_clks[] __initconst = {
1304*4882a593Smuzhiyun 	DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2),
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun static struct exynos5_subcmu_reg_dump exynos5x_mscl_suspend_regs[] = {
1308*4882a593Smuzhiyun 	{ GATE_IP_MSCL, 0xffffffff, 0xffffffff }, /* MSCL gates */
1309*4882a593Smuzhiyun 	{ SRC_TOP3, 0, BIT(4) },		/* MUX mout_user_aclk400_mscl */
1310*4882a593Smuzhiyun 	{ DIV2_RATIO0, 0, 0x30000000 },		/* DIV dout_mscl_blk */
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5800_mau_gate_clks[] __initconst = {
1314*4882a593Smuzhiyun 	GATE(CLK_MAU_EPLL, "mau_epll", "mout_user_mau_epll",
1315*4882a593Smuzhiyun 			SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
1316*4882a593Smuzhiyun 	GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
1317*4882a593Smuzhiyun 		GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
1318*4882a593Smuzhiyun 	GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
1319*4882a593Smuzhiyun 		GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun static struct exynos5_subcmu_reg_dump exynos5800_mau_suspend_regs[] = {
1323*4882a593Smuzhiyun 	{ SRC_TOP9, 0, BIT(8) },	/* MUX mout_user_mau_epll */
1324*4882a593Smuzhiyun };
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun static const struct exynos5_subcmu_info exynos5x_disp_subcmu = {
1327*4882a593Smuzhiyun 	.div_clks	= exynos5x_disp_div_clks,
1328*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(exynos5x_disp_div_clks),
1329*4882a593Smuzhiyun 	.gate_clks	= exynos5x_disp_gate_clks,
1330*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_disp_gate_clks),
1331*4882a593Smuzhiyun 	.suspend_regs	= exynos5x_disp_suspend_regs,
1332*4882a593Smuzhiyun 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_disp_suspend_regs),
1333*4882a593Smuzhiyun 	.pd_name	= "DISP",
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun static const struct exynos5_subcmu_info exynos5x_gsc_subcmu = {
1337*4882a593Smuzhiyun 	.div_clks	= exynos5x_gsc_div_clks,
1338*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(exynos5x_gsc_div_clks),
1339*4882a593Smuzhiyun 	.gate_clks	= exynos5x_gsc_gate_clks,
1340*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_gsc_gate_clks),
1341*4882a593Smuzhiyun 	.suspend_regs	= exynos5x_gsc_suspend_regs,
1342*4882a593Smuzhiyun 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_gsc_suspend_regs),
1343*4882a593Smuzhiyun 	.pd_name	= "GSC",
1344*4882a593Smuzhiyun };
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun static const struct exynos5_subcmu_info exynos5x_g3d_subcmu = {
1347*4882a593Smuzhiyun 	.gate_clks	= exynos5x_g3d_gate_clks,
1348*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_g3d_gate_clks),
1349*4882a593Smuzhiyun 	.suspend_regs	= exynos5x_g3d_suspend_regs,
1350*4882a593Smuzhiyun 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_g3d_suspend_regs),
1351*4882a593Smuzhiyun 	.pd_name	= "G3D",
1352*4882a593Smuzhiyun };
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun static const struct exynos5_subcmu_info exynos5x_mfc_subcmu = {
1355*4882a593Smuzhiyun 	.div_clks	= exynos5x_mfc_div_clks,
1356*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(exynos5x_mfc_div_clks),
1357*4882a593Smuzhiyun 	.gate_clks	= exynos5x_mfc_gate_clks,
1358*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_mfc_gate_clks),
1359*4882a593Smuzhiyun 	.suspend_regs	= exynos5x_mfc_suspend_regs,
1360*4882a593Smuzhiyun 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_mfc_suspend_regs),
1361*4882a593Smuzhiyun 	.pd_name	= "MFC",
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun static const struct exynos5_subcmu_info exynos5x_mscl_subcmu = {
1365*4882a593Smuzhiyun 	.div_clks	= exynos5x_mscl_div_clks,
1366*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(exynos5x_mscl_div_clks),
1367*4882a593Smuzhiyun 	.gate_clks	= exynos5x_mscl_gate_clks,
1368*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_mscl_gate_clks),
1369*4882a593Smuzhiyun 	.suspend_regs	= exynos5x_mscl_suspend_regs,
1370*4882a593Smuzhiyun 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_mscl_suspend_regs),
1371*4882a593Smuzhiyun 	.pd_name	= "MSC",
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun static const struct exynos5_subcmu_info exynos5800_mau_subcmu = {
1375*4882a593Smuzhiyun 	.gate_clks	= exynos5800_mau_gate_clks,
1376*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(exynos5800_mau_gate_clks),
1377*4882a593Smuzhiyun 	.suspend_regs	= exynos5800_mau_suspend_regs,
1378*4882a593Smuzhiyun 	.nr_suspend_regs = ARRAY_SIZE(exynos5800_mau_suspend_regs),
1379*4882a593Smuzhiyun 	.pd_name	= "MAU",
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun static const struct exynos5_subcmu_info *exynos5x_subcmus[] = {
1383*4882a593Smuzhiyun 	&exynos5x_disp_subcmu,
1384*4882a593Smuzhiyun 	&exynos5x_gsc_subcmu,
1385*4882a593Smuzhiyun 	&exynos5x_g3d_subcmu,
1386*4882a593Smuzhiyun 	&exynos5x_mfc_subcmu,
1387*4882a593Smuzhiyun 	&exynos5x_mscl_subcmu,
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static const struct exynos5_subcmu_info *exynos5800_subcmus[] = {
1391*4882a593Smuzhiyun 	&exynos5x_disp_subcmu,
1392*4882a593Smuzhiyun 	&exynos5x_gsc_subcmu,
1393*4882a593Smuzhiyun 	&exynos5x_g3d_subcmu,
1394*4882a593Smuzhiyun 	&exynos5x_mfc_subcmu,
1395*4882a593Smuzhiyun 	&exynos5x_mscl_subcmu,
1396*4882a593Smuzhiyun 	&exynos5800_mau_subcmu,
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos5420_pll2550x_24mhz_tbl[] __initconst = {
1400*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 2000000000, 250, 3, 0),
1401*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1900000000, 475, 6, 0),
1402*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1800000000, 225, 3, 0),
1403*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0),
1404*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
1405*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
1406*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
1407*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
1408*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1200000000, 200, 2, 1),
1409*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
1410*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
1411*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 900000000,  150, 2, 1),
1412*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 800000000,  200, 3, 1),
1413*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 700000000,  175, 3, 1),
1414*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 600000000,  200, 2, 2),
1415*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 500000000,  250, 3, 2),
1416*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 400000000,  200, 3, 2),
1417*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 300000000,  200, 2, 3),
1418*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 200000000,  200, 3, 3),
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos5422_bpll_rate_table[] = {
1422*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 825000000, 275, 4, 1),
1423*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 728000000, 182, 3, 1),
1424*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 633000000, 211, 4, 1),
1425*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 543000000, 181, 2, 2),
1426*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 413000000, 413, 6, 2),
1427*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 275000000, 275, 3, 3),
1428*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 206000000, 206, 3, 3),
1429*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 165000000, 110, 2, 3),
1430*4882a593Smuzhiyun };
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos5420_epll_24mhz_tbl[] = {
1433*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 600000000U, 100, 2, 1, 0),
1434*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 400000000U, 200, 3, 2, 0),
1435*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 393216003U, 197, 3, 2, -25690),
1436*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 361267218U, 301, 5, 2, 3671),
1437*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 200000000U, 200, 3, 3, 0),
1438*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 196608001U, 197, 3, 3, -25690),
1439*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 180633609U, 301, 5, 3, 3671),
1440*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 131072006U, 131, 3, 3, 4719),
1441*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 100000000U, 200, 3, 4, 0),
1442*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  73728000U, 98, 2, 4, 19923),
1443*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  67737602U, 90, 2, 4, 20762),
1444*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  65536003U, 131, 3, 4, 4719),
1445*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  49152000U, 197, 3, 5, -25690),
1446*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  45158401U, 90, 3, 4, 20762),
1447*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  32768001U, 131, 3, 5, 4719),
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos5420_vpll_24mhz_tbl[] = {
1451*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 600000000U,  200, 2, 2),
1452*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 543000000U,  181, 2, 2),
1453*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 480000000U,  160, 2, 2),
1454*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 420000000U,  140, 2, 2),
1455*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 350000000U,  175, 3, 2),
1456*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 266000000U,  266, 3, 3),
1457*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 177000000U,  118, 2, 3),
1458*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 100000000U,  200, 3, 4),
1459*4882a593Smuzhiyun };
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun static struct samsung_pll_clock exynos5x_plls[nr_plls] __initdata = {
1462*4882a593Smuzhiyun 	[apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
1463*4882a593Smuzhiyun 		APLL_CON0, NULL),
1464*4882a593Smuzhiyun 	[cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
1465*4882a593Smuzhiyun 		CPLL_CON0, NULL),
1466*4882a593Smuzhiyun 	[dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK,
1467*4882a593Smuzhiyun 		DPLL_CON0, NULL),
1468*4882a593Smuzhiyun 	[epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
1469*4882a593Smuzhiyun 		EPLL_CON0, NULL),
1470*4882a593Smuzhiyun 	[rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK,
1471*4882a593Smuzhiyun 		RPLL_CON0, NULL),
1472*4882a593Smuzhiyun 	[ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK,
1473*4882a593Smuzhiyun 		IPLL_CON0, NULL),
1474*4882a593Smuzhiyun 	[spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,
1475*4882a593Smuzhiyun 		SPLL_CON0, NULL),
1476*4882a593Smuzhiyun 	[vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK,
1477*4882a593Smuzhiyun 		VPLL_CON0, NULL),
1478*4882a593Smuzhiyun 	[mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
1479*4882a593Smuzhiyun 		MPLL_CON0, NULL),
1480*4882a593Smuzhiyun 	[bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
1481*4882a593Smuzhiyun 		BPLL_CON0, NULL),
1482*4882a593Smuzhiyun 	[kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK,
1483*4882a593Smuzhiyun 		KPLL_CON0, NULL),
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun #define E5420_EGL_DIV0(apll, pclk_dbg, atb, cpud)			\
1487*4882a593Smuzhiyun 		((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) |	\
1488*4882a593Smuzhiyun 		 ((cpud) << 4)))
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data exynos5420_eglclk_d[] __initconst = {
1491*4882a593Smuzhiyun 	{ 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
1492*4882a593Smuzhiyun 	{ 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
1493*4882a593Smuzhiyun 	{ 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
1494*4882a593Smuzhiyun 	{ 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
1495*4882a593Smuzhiyun 	{ 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
1496*4882a593Smuzhiyun 	{ 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
1497*4882a593Smuzhiyun 	{ 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
1498*4882a593Smuzhiyun 	{ 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
1499*4882a593Smuzhiyun 	{ 1000000, E5420_EGL_DIV0(3, 6, 6, 2), },
1500*4882a593Smuzhiyun 	{  900000, E5420_EGL_DIV0(3, 6, 6, 2), },
1501*4882a593Smuzhiyun 	{  800000, E5420_EGL_DIV0(3, 5, 5, 2), },
1502*4882a593Smuzhiyun 	{  700000, E5420_EGL_DIV0(3, 5, 5, 2), },
1503*4882a593Smuzhiyun 	{  600000, E5420_EGL_DIV0(3, 4, 4, 2), },
1504*4882a593Smuzhiyun 	{  500000, E5420_EGL_DIV0(3, 3, 3, 2), },
1505*4882a593Smuzhiyun 	{  400000, E5420_EGL_DIV0(3, 3, 3, 2), },
1506*4882a593Smuzhiyun 	{  300000, E5420_EGL_DIV0(3, 3, 3, 2), },
1507*4882a593Smuzhiyun 	{  200000, E5420_EGL_DIV0(3, 3, 3, 2), },
1508*4882a593Smuzhiyun 	{  0 },
1509*4882a593Smuzhiyun };
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data exynos5800_eglclk_d[] __initconst = {
1512*4882a593Smuzhiyun 	{ 2000000, E5420_EGL_DIV0(3, 7, 7, 4), },
1513*4882a593Smuzhiyun 	{ 1900000, E5420_EGL_DIV0(3, 7, 7, 4), },
1514*4882a593Smuzhiyun 	{ 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
1515*4882a593Smuzhiyun 	{ 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
1516*4882a593Smuzhiyun 	{ 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
1517*4882a593Smuzhiyun 	{ 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
1518*4882a593Smuzhiyun 	{ 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
1519*4882a593Smuzhiyun 	{ 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
1520*4882a593Smuzhiyun 	{ 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
1521*4882a593Smuzhiyun 	{ 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
1522*4882a593Smuzhiyun 	{ 1000000, E5420_EGL_DIV0(3, 7, 6, 2), },
1523*4882a593Smuzhiyun 	{  900000, E5420_EGL_DIV0(3, 7, 6, 2), },
1524*4882a593Smuzhiyun 	{  800000, E5420_EGL_DIV0(3, 7, 5, 2), },
1525*4882a593Smuzhiyun 	{  700000, E5420_EGL_DIV0(3, 7, 5, 2), },
1526*4882a593Smuzhiyun 	{  600000, E5420_EGL_DIV0(3, 7, 4, 2), },
1527*4882a593Smuzhiyun 	{  500000, E5420_EGL_DIV0(3, 7, 3, 2), },
1528*4882a593Smuzhiyun 	{  400000, E5420_EGL_DIV0(3, 7, 3, 2), },
1529*4882a593Smuzhiyun 	{  300000, E5420_EGL_DIV0(3, 7, 3, 2), },
1530*4882a593Smuzhiyun 	{  200000, E5420_EGL_DIV0(3, 7, 3, 2), },
1531*4882a593Smuzhiyun 	{  0 },
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun #define E5420_KFC_DIV(kpll, pclk, aclk)					\
1535*4882a593Smuzhiyun 		((((kpll) << 24) | ((pclk) << 20) | ((aclk) << 4)))
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data exynos5420_kfcclk_d[] __initconst = {
1538*4882a593Smuzhiyun 	{ 1400000, E5420_KFC_DIV(3, 5, 3), }, /* for Exynos5800 */
1539*4882a593Smuzhiyun 	{ 1300000, E5420_KFC_DIV(3, 5, 2), },
1540*4882a593Smuzhiyun 	{ 1200000, E5420_KFC_DIV(3, 5, 2), },
1541*4882a593Smuzhiyun 	{ 1100000, E5420_KFC_DIV(3, 5, 2), },
1542*4882a593Smuzhiyun 	{ 1000000, E5420_KFC_DIV(3, 5, 2), },
1543*4882a593Smuzhiyun 	{  900000, E5420_KFC_DIV(3, 5, 2), },
1544*4882a593Smuzhiyun 	{  800000, E5420_KFC_DIV(3, 5, 2), },
1545*4882a593Smuzhiyun 	{  700000, E5420_KFC_DIV(3, 4, 2), },
1546*4882a593Smuzhiyun 	{  600000, E5420_KFC_DIV(3, 4, 2), },
1547*4882a593Smuzhiyun 	{  500000, E5420_KFC_DIV(3, 4, 2), },
1548*4882a593Smuzhiyun 	{  400000, E5420_KFC_DIV(3, 3, 2), },
1549*4882a593Smuzhiyun 	{  300000, E5420_KFC_DIV(3, 3, 2), },
1550*4882a593Smuzhiyun 	{  200000, E5420_KFC_DIV(3, 3, 2), },
1551*4882a593Smuzhiyun 	{  0 },
1552*4882a593Smuzhiyun };
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun static const struct of_device_id ext_clk_match[] __initconst = {
1555*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, },
1556*4882a593Smuzhiyun 	{ },
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun /* register exynos5420 clocks */
exynos5x_clk_init(struct device_node * np,enum exynos5x_soc soc)1560*4882a593Smuzhiyun static void __init exynos5x_clk_init(struct device_node *np,
1561*4882a593Smuzhiyun 		enum exynos5x_soc soc)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	struct samsung_clk_provider *ctx;
1564*4882a593Smuzhiyun 	struct clk_hw **hws;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	if (np) {
1567*4882a593Smuzhiyun 		reg_base = of_iomap(np, 0);
1568*4882a593Smuzhiyun 		if (!reg_base)
1569*4882a593Smuzhiyun 			panic("%s: failed to map registers\n", __func__);
1570*4882a593Smuzhiyun 	} else {
1571*4882a593Smuzhiyun 		panic("%s: unable to determine soc\n", __func__);
1572*4882a593Smuzhiyun 	}
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	exynos5x_soc = soc;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
1577*4882a593Smuzhiyun 	hws = ctx->clk_data.hws;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	samsung_clk_of_register_fixed_ext(ctx, exynos5x_fixed_rate_ext_clks,
1580*4882a593Smuzhiyun 			ARRAY_SIZE(exynos5x_fixed_rate_ext_clks),
1581*4882a593Smuzhiyun 			ext_clk_match);
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	if (_get_rate("fin_pll") == 24 * MHZ) {
1584*4882a593Smuzhiyun 		exynos5x_plls[apll].rate_table = exynos5420_pll2550x_24mhz_tbl;
1585*4882a593Smuzhiyun 		exynos5x_plls[epll].rate_table = exynos5420_epll_24mhz_tbl;
1586*4882a593Smuzhiyun 		exynos5x_plls[kpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
1587*4882a593Smuzhiyun 		exynos5x_plls[vpll].rate_table = exynos5420_vpll_24mhz_tbl;
1588*4882a593Smuzhiyun 	}
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	if (soc == EXYNOS5420)
1591*4882a593Smuzhiyun 		exynos5x_plls[bpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
1592*4882a593Smuzhiyun 	else
1593*4882a593Smuzhiyun 		exynos5x_plls[bpll].rate_table = exynos5422_bpll_rate_table;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	samsung_clk_register_pll(ctx, exynos5x_plls, ARRAY_SIZE(exynos5x_plls),
1596*4882a593Smuzhiyun 					reg_base);
1597*4882a593Smuzhiyun 	samsung_clk_register_fixed_rate(ctx, exynos5x_fixed_rate_clks,
1598*4882a593Smuzhiyun 			ARRAY_SIZE(exynos5x_fixed_rate_clks));
1599*4882a593Smuzhiyun 	samsung_clk_register_fixed_factor(ctx, exynos5x_fixed_factor_clks,
1600*4882a593Smuzhiyun 			ARRAY_SIZE(exynos5x_fixed_factor_clks));
1601*4882a593Smuzhiyun 	samsung_clk_register_mux(ctx, exynos5x_mux_clks,
1602*4882a593Smuzhiyun 			ARRAY_SIZE(exynos5x_mux_clks));
1603*4882a593Smuzhiyun 	samsung_clk_register_div(ctx, exynos5x_div_clks,
1604*4882a593Smuzhiyun 			ARRAY_SIZE(exynos5x_div_clks));
1605*4882a593Smuzhiyun 	samsung_clk_register_gate(ctx, exynos5x_gate_clks,
1606*4882a593Smuzhiyun 			ARRAY_SIZE(exynos5x_gate_clks));
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	if (soc == EXYNOS5420) {
1609*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, exynos5420_mux_clks,
1610*4882a593Smuzhiyun 				ARRAY_SIZE(exynos5420_mux_clks));
1611*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, exynos5420_div_clks,
1612*4882a593Smuzhiyun 				ARRAY_SIZE(exynos5420_div_clks));
1613*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, exynos5420_gate_clks,
1614*4882a593Smuzhiyun 				ARRAY_SIZE(exynos5420_gate_clks));
1615*4882a593Smuzhiyun 	} else {
1616*4882a593Smuzhiyun 		samsung_clk_register_fixed_factor(
1617*4882a593Smuzhiyun 				ctx, exynos5800_fixed_factor_clks,
1618*4882a593Smuzhiyun 				ARRAY_SIZE(exynos5800_fixed_factor_clks));
1619*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, exynos5800_mux_clks,
1620*4882a593Smuzhiyun 				ARRAY_SIZE(exynos5800_mux_clks));
1621*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, exynos5800_div_clks,
1622*4882a593Smuzhiyun 				ARRAY_SIZE(exynos5800_div_clks));
1623*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, exynos5800_gate_clks,
1624*4882a593Smuzhiyun 				ARRAY_SIZE(exynos5800_gate_clks));
1625*4882a593Smuzhiyun 	}
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	if (soc == EXYNOS5420) {
1628*4882a593Smuzhiyun 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1629*4882a593Smuzhiyun 			hws[CLK_MOUT_APLL], hws[CLK_MOUT_MSPLL_CPU], 0x200,
1630*4882a593Smuzhiyun 			exynos5420_eglclk_d, ARRAY_SIZE(exynos5420_eglclk_d), 0);
1631*4882a593Smuzhiyun 	} else {
1632*4882a593Smuzhiyun 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1633*4882a593Smuzhiyun 			hws[CLK_MOUT_APLL], hws[CLK_MOUT_MSPLL_CPU], 0x200,
1634*4882a593Smuzhiyun 			exynos5800_eglclk_d, ARRAY_SIZE(exynos5800_eglclk_d), 0);
1635*4882a593Smuzhiyun 	}
1636*4882a593Smuzhiyun 	exynos_register_cpu_clock(ctx, CLK_KFC_CLK, "kfcclk",
1637*4882a593Smuzhiyun 		hws[CLK_MOUT_KPLL], hws[CLK_MOUT_MSPLL_KFC],  0x28200,
1638*4882a593Smuzhiyun 		exynos5420_kfcclk_d, ARRAY_SIZE(exynos5420_kfcclk_d), 0);
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	samsung_clk_extended_sleep_init(reg_base,
1641*4882a593Smuzhiyun 		exynos5x_clk_regs, ARRAY_SIZE(exynos5x_clk_regs),
1642*4882a593Smuzhiyun 		exynos5420_set_clksrc, ARRAY_SIZE(exynos5420_set_clksrc));
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	if (soc == EXYNOS5800) {
1645*4882a593Smuzhiyun 		samsung_clk_sleep_init(reg_base, exynos5800_clk_regs,
1646*4882a593Smuzhiyun 				       ARRAY_SIZE(exynos5800_clk_regs));
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 		exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5800_subcmus),
1649*4882a593Smuzhiyun 				     exynos5800_subcmus);
1650*4882a593Smuzhiyun 	} else {
1651*4882a593Smuzhiyun 		exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5x_subcmus),
1652*4882a593Smuzhiyun 				     exynos5x_subcmus);
1653*4882a593Smuzhiyun 	}
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	/*
1656*4882a593Smuzhiyun 	 * Keep top part of G3D clock path enabled permanently to ensure
1657*4882a593Smuzhiyun 	 * that the internal busses get their clock regardless of the
1658*4882a593Smuzhiyun 	 * main G3D clock enablement status.
1659*4882a593Smuzhiyun 	 */
1660*4882a593Smuzhiyun 	clk_prepare_enable(hws[CLK_MOUT_SW_ACLK_G3D]->clk);
1661*4882a593Smuzhiyun 	/*
1662*4882a593Smuzhiyun 	 * Keep top BPLL mux enabled permanently to ensure that DRAM operates
1663*4882a593Smuzhiyun 	 * properly.
1664*4882a593Smuzhiyun 	 */
1665*4882a593Smuzhiyun 	clk_prepare_enable(hws[CLK_MOUT_BPLL]->clk);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	samsung_clk_of_add_provider(np, ctx);
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun 
exynos5420_clk_init(struct device_node * np)1670*4882a593Smuzhiyun static void __init exynos5420_clk_init(struct device_node *np)
1671*4882a593Smuzhiyun {
1672*4882a593Smuzhiyun 	exynos5x_clk_init(np, EXYNOS5420);
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(exynos5420_clk, "samsung,exynos5420-clock",
1675*4882a593Smuzhiyun 		      exynos5420_clk_init);
1676*4882a593Smuzhiyun 
exynos5800_clk_init(struct device_node * np)1677*4882a593Smuzhiyun static void __init exynos5800_clk_init(struct device_node *np)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun 	exynos5x_clk_init(np, EXYNOS5800);
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(exynos5800_clk, "samsung,exynos5800-clock",
1682*4882a593Smuzhiyun 		      exynos5800_clk_init);
1683