1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * Author: Tarek Dakhran <t.dakhran@samsung.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Common Clock Framework support for Exynos5410 SoC.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <dt-bindings/clock/exynos5410.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define APLL_LOCK 0x0
19*4882a593Smuzhiyun #define APLL_CON0 0x100
20*4882a593Smuzhiyun #define CPLL_LOCK 0x10020
21*4882a593Smuzhiyun #define CPLL_CON0 0x10120
22*4882a593Smuzhiyun #define EPLL_LOCK 0x10040
23*4882a593Smuzhiyun #define EPLL_CON0 0x10130
24*4882a593Smuzhiyun #define MPLL_LOCK 0x4000
25*4882a593Smuzhiyun #define MPLL_CON0 0x4100
26*4882a593Smuzhiyun #define BPLL_LOCK 0x20010
27*4882a593Smuzhiyun #define BPLL_CON0 0x20110
28*4882a593Smuzhiyun #define KPLL_LOCK 0x28000
29*4882a593Smuzhiyun #define KPLL_CON0 0x28100
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define SRC_CPU 0x200
32*4882a593Smuzhiyun #define DIV_CPU0 0x500
33*4882a593Smuzhiyun #define SRC_CPERI1 0x4204
34*4882a593Smuzhiyun #define GATE_IP_G2D 0x8800
35*4882a593Smuzhiyun #define DIV_TOP0 0x10510
36*4882a593Smuzhiyun #define DIV_TOP1 0x10514
37*4882a593Smuzhiyun #define DIV_FSYS0 0x10548
38*4882a593Smuzhiyun #define DIV_FSYS1 0x1054c
39*4882a593Smuzhiyun #define DIV_FSYS2 0x10550
40*4882a593Smuzhiyun #define DIV_PERIC0 0x10558
41*4882a593Smuzhiyun #define DIV_PERIC3 0x10564
42*4882a593Smuzhiyun #define SRC_TOP0 0x10210
43*4882a593Smuzhiyun #define SRC_TOP1 0x10214
44*4882a593Smuzhiyun #define SRC_TOP2 0x10218
45*4882a593Smuzhiyun #define SRC_FSYS 0x10244
46*4882a593Smuzhiyun #define SRC_PERIC0 0x10250
47*4882a593Smuzhiyun #define SRC_MASK_FSYS 0x10340
48*4882a593Smuzhiyun #define SRC_MASK_PERIC0 0x10350
49*4882a593Smuzhiyun #define GATE_BUS_FSYS0 0x10740
50*4882a593Smuzhiyun #define GATE_TOP_SCLK_FSYS 0x10840
51*4882a593Smuzhiyun #define GATE_TOP_SCLK_PERIC 0x10850
52*4882a593Smuzhiyun #define GATE_IP_FSYS 0x10944
53*4882a593Smuzhiyun #define GATE_IP_PERIC 0x10950
54*4882a593Smuzhiyun #define GATE_IP_PERIS 0x10960
55*4882a593Smuzhiyun #define SRC_CDREX 0x20200
56*4882a593Smuzhiyun #define SRC_KFC 0x28200
57*4882a593Smuzhiyun #define DIV_KFC0 0x28500
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* list of PLLs */
60*4882a593Smuzhiyun enum exynos5410_plls {
61*4882a593Smuzhiyun apll, cpll, epll, mpll,
62*4882a593Smuzhiyun bpll, kpll,
63*4882a593Smuzhiyun nr_plls /* number of PLLs */
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* list of all parent clocks */
67*4882a593Smuzhiyun PNAME(apll_p) = { "fin_pll", "fout_apll", };
68*4882a593Smuzhiyun PNAME(bpll_p) = { "fin_pll", "fout_bpll", };
69*4882a593Smuzhiyun PNAME(cpll_p) = { "fin_pll", "fout_cpll" };
70*4882a593Smuzhiyun PNAME(epll_p) = { "fin_pll", "fout_epll" };
71*4882a593Smuzhiyun PNAME(mpll_p) = { "fin_pll", "fout_mpll", };
72*4882a593Smuzhiyun PNAME(kpll_p) = { "fin_pll", "fout_kpll", };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun PNAME(mout_cpu_p) = { "mout_apll", "sclk_mpll", };
75*4882a593Smuzhiyun PNAME(mout_kfc_p) = { "mout_kpll", "sclk_mpll", };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun PNAME(mpll_user_p) = { "fin_pll", "sclk_mpll", };
78*4882a593Smuzhiyun PNAME(bpll_user_p) = { "fin_pll", "sclk_bpll", };
79*4882a593Smuzhiyun PNAME(mpll_bpll_p) = { "sclk_mpll_muxed", "sclk_bpll_muxed", };
80*4882a593Smuzhiyun PNAME(sclk_mpll_bpll_p) = { "sclk_mpll_bpll", "fin_pll", };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun PNAME(group2_p) = { "fin_pll", "fin_pll", "none", "none",
83*4882a593Smuzhiyun "none", "none", "sclk_mpll_bpll",
84*4882a593Smuzhiyun "none", "none", "sclk_cpll" };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct samsung_mux_clock exynos5410_mux_clks[] __initconst = {
87*4882a593Smuzhiyun MUX(0, "mout_apll", apll_p, SRC_CPU, 0, 1),
88*4882a593Smuzhiyun MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun MUX(0, "mout_kpll", kpll_p, SRC_KFC, 0, 1),
91*4882a593Smuzhiyun MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun MUX(0, "sclk_mpll", mpll_p, SRC_CPERI1, 8, 1),
94*4882a593Smuzhiyun MUX(0, "sclk_mpll_muxed", mpll_user_p, SRC_TOP2, 20, 1),
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun MUX(0, "sclk_bpll", bpll_p, SRC_CDREX, 0, 1),
97*4882a593Smuzhiyun MUX(0, "sclk_bpll_muxed", bpll_user_p, SRC_TOP2, 24, 1),
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun MUX(0, "sclk_epll", epll_p, SRC_TOP2, 12, 1),
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun MUX(0, "sclk_cpll", cpll_p, SRC_TOP2, 8, 1),
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun MUX(0, "sclk_mpll_bpll", mpll_bpll_p, SRC_TOP1, 20, 1),
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun MUX(0, "mout_mmc0", group2_p, SRC_FSYS, 0, 4),
106*4882a593Smuzhiyun MUX(0, "mout_mmc1", group2_p, SRC_FSYS, 4, 4),
107*4882a593Smuzhiyun MUX(0, "mout_mmc2", group2_p, SRC_FSYS, 8, 4),
108*4882a593Smuzhiyun MUX(0, "mout_usbd300", sclk_mpll_bpll_p, SRC_FSYS, 28, 1),
109*4882a593Smuzhiyun MUX(0, "mout_usbd301", sclk_mpll_bpll_p, SRC_FSYS, 29, 1),
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun MUX(0, "mout_uart0", group2_p, SRC_PERIC0, 0, 4),
112*4882a593Smuzhiyun MUX(0, "mout_uart1", group2_p, SRC_PERIC0, 4, 4),
113*4882a593Smuzhiyun MUX(0, "mout_uart2", group2_p, SRC_PERIC0, 8, 4),
114*4882a593Smuzhiyun MUX(0, "mout_uart3", group2_p, SRC_PERIC0, 12, 4),
115*4882a593Smuzhiyun MUX(0, "mout_pwm", group2_p, SRC_PERIC0, 24, 4),
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun MUX(0, "mout_aclk200", mpll_bpll_p, SRC_TOP0, 12, 1),
118*4882a593Smuzhiyun MUX(0, "mout_aclk400", mpll_bpll_p, SRC_TOP0, 20, 1),
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct samsung_div_clock exynos5410_div_clks[] __initconst = {
122*4882a593Smuzhiyun DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
123*4882a593Smuzhiyun DIV(0, "div_arm2", "div_arm", DIV_CPU0, 28, 3),
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun DIV(0, "div_acp", "div_arm2", DIV_CPU0, 8, 3),
126*4882a593Smuzhiyun DIV(0, "div_cpud", "div_arm2", DIV_CPU0, 4, 3),
127*4882a593Smuzhiyun DIV(0, "div_atb", "div_arm2", DIV_CPU0, 16, 3),
128*4882a593Smuzhiyun DIV(0, "pclk_dbg", "div_arm2", DIV_CPU0, 20, 3),
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3),
131*4882a593Smuzhiyun DIV(0, "div_aclk", "div_kfc", DIV_KFC0, 4, 3),
132*4882a593Smuzhiyun DIV(0, "div_pclk", "div_kfc", DIV_KFC0, 20, 3),
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun DIV(0, "aclk66_pre", "sclk_mpll_muxed", DIV_TOP1, 24, 3),
135*4882a593Smuzhiyun DIV(0, "aclk66", "aclk66_pre", DIV_TOP0, 0, 3),
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
138*4882a593Smuzhiyun DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 20, 4),
139*4882a593Smuzhiyun DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
140*4882a593Smuzhiyun DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 28, 4),
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun DIV(0, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
143*4882a593Smuzhiyun DIV(0, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
144*4882a593Smuzhiyun DIV(0, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun DIV_F(0, "div_mmc_pre0", "div_mmc0",
147*4882a593Smuzhiyun DIV_FSYS1, 8, 8, CLK_SET_RATE_PARENT, 0),
148*4882a593Smuzhiyun DIV_F(0, "div_mmc_pre1", "div_mmc1",
149*4882a593Smuzhiyun DIV_FSYS1, 24, 8, CLK_SET_RATE_PARENT, 0),
150*4882a593Smuzhiyun DIV_F(0, "div_mmc_pre2", "div_mmc2",
151*4882a593Smuzhiyun DIV_FSYS2, 8, 8, CLK_SET_RATE_PARENT, 0),
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun DIV(0, "div_uart0", "mout_uart0", DIV_PERIC0, 0, 4),
154*4882a593Smuzhiyun DIV(0, "div_uart1", "mout_uart1", DIV_PERIC0, 4, 4),
155*4882a593Smuzhiyun DIV(0, "div_uart2", "mout_uart2", DIV_PERIC0, 8, 4),
156*4882a593Smuzhiyun DIV(0, "div_uart3", "mout_uart3", DIV_PERIC0, 12, 4),
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC3, 0, 4),
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun DIV(0, "aclk200", "mout_aclk200", DIV_TOP0, 12, 3),
161*4882a593Smuzhiyun DIV(0, "aclk266", "mpll_user_p", DIV_TOP0, 16, 3),
162*4882a593Smuzhiyun DIV(0, "aclk400", "mout_aclk400", DIV_TOP0, 24, 3),
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static const struct samsung_gate_clock exynos5410_gate_clks[] __initconst = {
166*4882a593Smuzhiyun GATE(CLK_SSS, "sss", "aclk266", GATE_IP_G2D, 2, 0, 0),
167*4882a593Smuzhiyun GATE(CLK_MCT, "mct", "aclk66", GATE_IP_PERIS, 18, 0, 0),
168*4882a593Smuzhiyun GATE(CLK_WDT, "wdt", "aclk66", GATE_IP_PERIS, 19, 0, 0),
169*4882a593Smuzhiyun GATE(CLK_RTC, "rtc", "aclk66", GATE_IP_PERIS, 20, 0, 0),
170*4882a593Smuzhiyun GATE(CLK_TMU, "tmu", "aclk66", GATE_IP_PERIS, 21, 0, 0),
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun GATE(CLK_SCLK_MMC0, "sclk_mmc0", "div_mmc_pre0",
173*4882a593Smuzhiyun SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
174*4882a593Smuzhiyun GATE(CLK_SCLK_MMC1, "sclk_mmc1", "div_mmc_pre1",
175*4882a593Smuzhiyun SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0),
176*4882a593Smuzhiyun GATE(CLK_SCLK_MMC2, "sclk_mmc2", "div_mmc_pre2",
177*4882a593Smuzhiyun SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun GATE(CLK_MMC0, "sdmmc0", "aclk200", GATE_BUS_FSYS0, 12, 0, 0),
180*4882a593Smuzhiyun GATE(CLK_MMC1, "sdmmc1", "aclk200", GATE_BUS_FSYS0, 13, 0, 0),
181*4882a593Smuzhiyun GATE(CLK_MMC2, "sdmmc2", "aclk200", GATE_BUS_FSYS0, 14, 0, 0),
182*4882a593Smuzhiyun GATE(CLK_PDMA1, "pdma1", "aclk200", GATE_BUS_FSYS0, 2, 0, 0),
183*4882a593Smuzhiyun GATE(CLK_PDMA0, "pdma0", "aclk200", GATE_BUS_FSYS0, 1, 0, 0),
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301",
186*4882a593Smuzhiyun GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
187*4882a593Smuzhiyun GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300",
188*4882a593Smuzhiyun GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
189*4882a593Smuzhiyun GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300",
190*4882a593Smuzhiyun GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
191*4882a593Smuzhiyun GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301",
192*4882a593Smuzhiyun GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm",
195*4882a593Smuzhiyun GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun GATE(CLK_UART0, "uart0", "aclk66", GATE_IP_PERIC, 0, 0, 0),
198*4882a593Smuzhiyun GATE(CLK_UART1, "uart1", "aclk66", GATE_IP_PERIC, 1, 0, 0),
199*4882a593Smuzhiyun GATE(CLK_UART2, "uart2", "aclk66", GATE_IP_PERIC, 2, 0, 0),
200*4882a593Smuzhiyun GATE(CLK_UART3, "uart3", "aclk66", GATE_IP_PERIC, 3, 0, 0),
201*4882a593Smuzhiyun GATE(CLK_I2C0, "i2c0", "aclk66", GATE_IP_PERIC, 6, 0, 0),
202*4882a593Smuzhiyun GATE(CLK_I2C1, "i2c1", "aclk66", GATE_IP_PERIC, 7, 0, 0),
203*4882a593Smuzhiyun GATE(CLK_I2C2, "i2c2", "aclk66", GATE_IP_PERIC, 8, 0, 0),
204*4882a593Smuzhiyun GATE(CLK_I2C3, "i2c3", "aclk66", GATE_IP_PERIC, 9, 0, 0),
205*4882a593Smuzhiyun GATE(CLK_USI0, "usi0", "aclk66", GATE_IP_PERIC, 10, 0, 0),
206*4882a593Smuzhiyun GATE(CLK_USI1, "usi1", "aclk66", GATE_IP_PERIC, 11, 0, 0),
207*4882a593Smuzhiyun GATE(CLK_USI2, "usi2", "aclk66", GATE_IP_PERIC, 12, 0, 0),
208*4882a593Smuzhiyun GATE(CLK_USI3, "usi3", "aclk66", GATE_IP_PERIC, 13, 0, 0),
209*4882a593Smuzhiyun GATE(CLK_TSADC, "tsadc", "aclk66", GATE_IP_PERIC, 15, 0, 0),
210*4882a593Smuzhiyun GATE(CLK_PWM, "pwm", "aclk66", GATE_IP_PERIC, 24, 0, 0),
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun GATE(CLK_SCLK_UART0, "sclk_uart0", "div_uart0",
213*4882a593Smuzhiyun SRC_MASK_PERIC0, 0, CLK_SET_RATE_PARENT, 0),
214*4882a593Smuzhiyun GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
215*4882a593Smuzhiyun SRC_MASK_PERIC0, 4, CLK_SET_RATE_PARENT, 0),
216*4882a593Smuzhiyun GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
217*4882a593Smuzhiyun SRC_MASK_PERIC0, 8, CLK_SET_RATE_PARENT, 0),
218*4882a593Smuzhiyun GATE(CLK_SCLK_UART3, "sclk_uart3", "div_uart3",
219*4882a593Smuzhiyun SRC_MASK_PERIC0, 12, CLK_SET_RATE_PARENT, 0),
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0),
222*4882a593Smuzhiyun GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0),
223*4882a593Smuzhiyun GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos5410_pll2550x_24mhz_tbl[] __initconst = {
227*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 400000000U, 200, 3, 2, 0),
228*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 333000000U, 111, 2, 2, 0),
229*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 300000000U, 100, 2, 2, 0),
230*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 266000000U, 266, 3, 3, 0),
231*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 200000000U, 200, 3, 3, 0),
232*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 192000000U, 192, 3, 3, 0),
233*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 166000000U, 166, 3, 3, 0),
234*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 133000000U, 266, 3, 4, 0),
235*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 100000000U, 200, 3, 4, 0),
236*4882a593Smuzhiyun PLL_36XX_RATE(24 * MHZ, 66000000U, 176, 2, 5, 0),
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static struct samsung_pll_clock exynos5410_plls[nr_plls] __initdata = {
240*4882a593Smuzhiyun [apll] = PLL(pll_35xx, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
241*4882a593Smuzhiyun APLL_CON0, NULL),
242*4882a593Smuzhiyun [cpll] = PLL(pll_35xx, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
243*4882a593Smuzhiyun CPLL_CON0, NULL),
244*4882a593Smuzhiyun [epll] = PLL(pll_2650x, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
245*4882a593Smuzhiyun EPLL_CON0, NULL),
246*4882a593Smuzhiyun [mpll] = PLL(pll_35xx, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
247*4882a593Smuzhiyun MPLL_CON0, NULL),
248*4882a593Smuzhiyun [bpll] = PLL(pll_35xx, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
249*4882a593Smuzhiyun BPLL_CON0, NULL),
250*4882a593Smuzhiyun [kpll] = PLL(pll_35xx, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK,
251*4882a593Smuzhiyun KPLL_CON0, NULL),
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static const struct samsung_cmu_info cmu __initconst = {
255*4882a593Smuzhiyun .pll_clks = exynos5410_plls,
256*4882a593Smuzhiyun .nr_pll_clks = ARRAY_SIZE(exynos5410_plls),
257*4882a593Smuzhiyun .mux_clks = exynos5410_mux_clks,
258*4882a593Smuzhiyun .nr_mux_clks = ARRAY_SIZE(exynos5410_mux_clks),
259*4882a593Smuzhiyun .div_clks = exynos5410_div_clks,
260*4882a593Smuzhiyun .nr_div_clks = ARRAY_SIZE(exynos5410_div_clks),
261*4882a593Smuzhiyun .gate_clks = exynos5410_gate_clks,
262*4882a593Smuzhiyun .nr_gate_clks = ARRAY_SIZE(exynos5410_gate_clks),
263*4882a593Smuzhiyun .nr_clk_ids = CLK_NR_CLKS,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* register exynos5410 clocks */
exynos5410_clk_init(struct device_node * np)267*4882a593Smuzhiyun static void __init exynos5410_clk_init(struct device_node *np)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct clk *xxti = of_clk_get(np, 0);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (!IS_ERR(xxti) && clk_get_rate(xxti) == 24 * MHZ)
272*4882a593Smuzhiyun exynos5410_plls[epll].rate_table = exynos5410_pll2550x_24mhz_tbl;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun samsung_cmu_register_one(np, &cmu);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun pr_debug("Exynos5410: clock setup completed.\n");
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5410_clk, "samsung,exynos5410-clock", exynos5410_clk_init);
279