xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-exynos5260.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun  * Author: Rahul Sharma <rahul.sharma@samsung.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Common Clock Framework support for Exynos5260 SoC.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "clk-exynos5260.h"
13*4882a593Smuzhiyun #include "clk.h"
14*4882a593Smuzhiyun #include "clk-pll.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <dt-bindings/clock/exynos5260-clk.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * Applicable for all 2550 Type PLLS for Exynos5260, listed below
20*4882a593Smuzhiyun  * DISP_PLL, EGL_PLL, KFC_PLL, MEM_PLL, BUS_PLL, MEDIA_PLL, G3D_PLL.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun static const struct samsung_pll_rate_table pll2550_24mhz_tbl[] __initconst = {
23*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0),
24*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
25*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
26*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
27*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
28*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1),
29*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
30*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
31*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 933000000, 311, 4, 1),
32*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 900000000, 300, 4, 1),
33*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 800000000, 200, 3, 1),
34*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 733000000, 733, 12, 1),
35*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 700000000, 175, 3, 1),
36*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 667000000, 667, 12, 1),
37*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 633000000, 211, 4, 1),
38*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 620000000, 310, 3, 2),
39*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 600000000, 400, 4, 2),
40*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 543000000, 362, 4, 2),
41*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 533000000, 533, 6, 2),
42*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 500000000, 250, 3, 2),
43*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 450000000, 300, 4, 2),
44*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 400000000, 200, 3, 2),
45*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 350000000, 175, 3, 2),
46*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 300000000, 400, 4, 3),
47*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 266000000, 266, 3, 3),
48*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 200000000, 200, 3, 3),
49*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 160000000, 160, 3, 3),
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun  * Applicable for 2650 Type PLL for AUD_PLL.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun static const struct samsung_pll_rate_table pll2650_24mhz_tbl[] __initconst = {
56*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 1600000000, 200, 3, 0, 0),
57*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 1200000000, 100, 2, 0, 0),
58*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 1000000000, 250, 3, 1, 0),
59*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 800000000, 200, 3, 1, 0),
60*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 600000000, 100, 2, 1, 0),
61*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 532000000, 266, 3, 2, 0),
62*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 480000000, 160, 2, 2, 0),
63*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 432000000, 144, 2, 2, 0),
64*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 400000000, 200, 3, 2, 0),
65*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 394073128, 459, 7, 2, 49282),
66*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 333000000, 111, 2, 2, 0),
67*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 300000000, 100, 2, 2, 0),
68*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 266000000, 266, 3, 3, 0),
69*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 200000000, 200, 3, 3, 0),
70*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 166000000, 166, 3, 3, 0),
71*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 133000000, 266, 3, 4, 0),
72*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 100000000, 200, 3, 4, 0),
73*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 66000000, 176, 2, 5, 0),
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* CMU_AUD */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const unsigned long aud_clk_regs[] __initconst = {
79*4882a593Smuzhiyun 	MUX_SEL_AUD,
80*4882a593Smuzhiyun 	DIV_AUD0,
81*4882a593Smuzhiyun 	DIV_AUD1,
82*4882a593Smuzhiyun 	EN_ACLK_AUD,
83*4882a593Smuzhiyun 	EN_PCLK_AUD,
84*4882a593Smuzhiyun 	EN_SCLK_AUD,
85*4882a593Smuzhiyun 	EN_IP_AUD,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun PNAME(mout_aud_pll_user_p) = {"fin_pll", "fout_aud_pll"};
89*4882a593Smuzhiyun PNAME(mout_sclk_aud_i2s_p) = {"mout_aud_pll_user", "ioclk_i2s_cdclk"};
90*4882a593Smuzhiyun PNAME(mout_sclk_aud_pcm_p) = {"mout_aud_pll_user", "ioclk_pcm_extclk"};
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct samsung_mux_clock aud_mux_clks[] __initconst = {
93*4882a593Smuzhiyun 	MUX(AUD_MOUT_AUD_PLL_USER, "mout_aud_pll_user", mout_aud_pll_user_p,
94*4882a593Smuzhiyun 			MUX_SEL_AUD, 0, 1),
95*4882a593Smuzhiyun 	MUX(AUD_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_i2s_p,
96*4882a593Smuzhiyun 			MUX_SEL_AUD, 4, 1),
97*4882a593Smuzhiyun 	MUX(AUD_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
98*4882a593Smuzhiyun 			MUX_SEL_AUD, 8, 1),
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static const struct samsung_div_clock aud_div_clks[] __initconst = {
102*4882a593Smuzhiyun 	DIV(AUD_DOUT_ACLK_AUD_131, "dout_aclk_aud_131", "mout_aud_pll_user",
103*4882a593Smuzhiyun 			DIV_AUD0, 0, 4),
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	DIV(AUD_DOUT_SCLK_AUD_I2S, "dout_sclk_aud_i2s", "mout_sclk_aud_i2s",
106*4882a593Smuzhiyun 			DIV_AUD1, 0, 4),
107*4882a593Smuzhiyun 	DIV(AUD_DOUT_SCLK_AUD_PCM, "dout_sclk_aud_pcm", "mout_sclk_aud_pcm",
108*4882a593Smuzhiyun 			DIV_AUD1, 4, 8),
109*4882a593Smuzhiyun 	DIV(AUD_DOUT_SCLK_AUD_UART, "dout_sclk_aud_uart", "mout_aud_pll_user",
110*4882a593Smuzhiyun 			DIV_AUD1, 12, 4),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static const struct samsung_gate_clock aud_gate_clks[] __initconst = {
114*4882a593Smuzhiyun 	GATE(AUD_SCLK_I2S, "sclk_aud_i2s", "dout_sclk_aud_i2s",
115*4882a593Smuzhiyun 			EN_SCLK_AUD, 0, CLK_SET_RATE_PARENT, 0),
116*4882a593Smuzhiyun 	GATE(AUD_SCLK_PCM, "sclk_aud_pcm", "dout_sclk_aud_pcm",
117*4882a593Smuzhiyun 			EN_SCLK_AUD, 1, CLK_SET_RATE_PARENT, 0),
118*4882a593Smuzhiyun 	GATE(AUD_SCLK_AUD_UART, "sclk_aud_uart", "dout_sclk_aud_uart",
119*4882a593Smuzhiyun 			EN_SCLK_AUD, 2, CLK_SET_RATE_PARENT, 0),
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	GATE(AUD_CLK_SRAMC, "clk_sramc", "dout_aclk_aud_131", EN_IP_AUD,
122*4882a593Smuzhiyun 			0, 0, 0),
123*4882a593Smuzhiyun 	GATE(AUD_CLK_DMAC, "clk_dmac", "dout_aclk_aud_131",
124*4882a593Smuzhiyun 			EN_IP_AUD, 1, 0, 0),
125*4882a593Smuzhiyun 	GATE(AUD_CLK_I2S, "clk_i2s", "dout_aclk_aud_131", EN_IP_AUD, 2, 0, 0),
126*4882a593Smuzhiyun 	GATE(AUD_CLK_PCM, "clk_pcm", "dout_aclk_aud_131", EN_IP_AUD, 3, 0, 0),
127*4882a593Smuzhiyun 	GATE(AUD_CLK_AUD_UART, "clk_aud_uart", "dout_aclk_aud_131",
128*4882a593Smuzhiyun 			EN_IP_AUD, 4, 0, 0),
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const struct samsung_cmu_info aud_cmu __initconst = {
132*4882a593Smuzhiyun 	.mux_clks	= aud_mux_clks,
133*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(aud_mux_clks),
134*4882a593Smuzhiyun 	.div_clks	= aud_div_clks,
135*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(aud_div_clks),
136*4882a593Smuzhiyun 	.gate_clks	= aud_gate_clks,
137*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(aud_gate_clks),
138*4882a593Smuzhiyun 	.nr_clk_ids	= AUD_NR_CLK,
139*4882a593Smuzhiyun 	.clk_regs	= aud_clk_regs,
140*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(aud_clk_regs),
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
exynos5260_clk_aud_init(struct device_node * np)143*4882a593Smuzhiyun static void __init exynos5260_clk_aud_init(struct device_node *np)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &aud_cmu);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_aud, "samsung,exynos5260-clock-aud",
149*4882a593Smuzhiyun 		exynos5260_clk_aud_init);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* CMU_DISP */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const unsigned long disp_clk_regs[] __initconst = {
155*4882a593Smuzhiyun 	MUX_SEL_DISP0,
156*4882a593Smuzhiyun 	MUX_SEL_DISP1,
157*4882a593Smuzhiyun 	MUX_SEL_DISP2,
158*4882a593Smuzhiyun 	MUX_SEL_DISP3,
159*4882a593Smuzhiyun 	MUX_SEL_DISP4,
160*4882a593Smuzhiyun 	DIV_DISP,
161*4882a593Smuzhiyun 	EN_ACLK_DISP,
162*4882a593Smuzhiyun 	EN_PCLK_DISP,
163*4882a593Smuzhiyun 	EN_SCLK_DISP0,
164*4882a593Smuzhiyun 	EN_SCLK_DISP1,
165*4882a593Smuzhiyun 	EN_IP_DISP,
166*4882a593Smuzhiyun 	EN_IP_DISP_BUS,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun PNAME(mout_phyclk_dptx_phy_ch3_txd_clk_user_p) = {"fin_pll",
170*4882a593Smuzhiyun 			"phyclk_dptx_phy_ch3_txd_clk"};
171*4882a593Smuzhiyun PNAME(mout_phyclk_dptx_phy_ch2_txd_clk_user_p) = {"fin_pll",
172*4882a593Smuzhiyun 			"phyclk_dptx_phy_ch2_txd_clk"};
173*4882a593Smuzhiyun PNAME(mout_phyclk_dptx_phy_ch1_txd_clk_user_p) = {"fin_pll",
174*4882a593Smuzhiyun 			"phyclk_dptx_phy_ch1_txd_clk"};
175*4882a593Smuzhiyun PNAME(mout_phyclk_dptx_phy_ch0_txd_clk_user_p) = {"fin_pll",
176*4882a593Smuzhiyun 			"phyclk_dptx_phy_ch0_txd_clk"};
177*4882a593Smuzhiyun PNAME(mout_aclk_disp_222_user_p) = {"fin_pll", "dout_aclk_disp_222"};
178*4882a593Smuzhiyun PNAME(mout_sclk_disp_pixel_user_p) = {"fin_pll", "dout_sclk_disp_pixel"};
179*4882a593Smuzhiyun PNAME(mout_aclk_disp_333_user_p) = {"fin_pll", "dout_aclk_disp_333"};
180*4882a593Smuzhiyun PNAME(mout_phyclk_hdmi_phy_tmds_clko_user_p) = {"fin_pll",
181*4882a593Smuzhiyun 			"phyclk_hdmi_phy_tmds_clko"};
182*4882a593Smuzhiyun PNAME(mout_phyclk_hdmi_phy_ref_clko_user_p) = {"fin_pll",
183*4882a593Smuzhiyun 			"phyclk_hdmi_phy_ref_clko"};
184*4882a593Smuzhiyun PNAME(mout_phyclk_hdmi_phy_pixel_clko_user_p) = {"fin_pll",
185*4882a593Smuzhiyun 			"phyclk_hdmi_phy_pixel_clko"};
186*4882a593Smuzhiyun PNAME(mout_phyclk_hdmi_link_o_tmds_clkhi_user_p) = {"fin_pll",
187*4882a593Smuzhiyun 			"phyclk_hdmi_link_o_tmds_clkhi"};
188*4882a593Smuzhiyun PNAME(mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p) = {"fin_pll",
189*4882a593Smuzhiyun 			"phyclk_mipi_dphy_4l_m_txbyte_clkhs"};
190*4882a593Smuzhiyun PNAME(mout_phyclk_dptx_phy_o_ref_clk_24m_user_p) = {"fin_pll",
191*4882a593Smuzhiyun 			"phyclk_dptx_phy_o_ref_clk_24m"};
192*4882a593Smuzhiyun PNAME(mout_phyclk_dptx_phy_clk_div2_user_p) = {"fin_pll",
193*4882a593Smuzhiyun 			"phyclk_dptx_phy_clk_div2"};
194*4882a593Smuzhiyun PNAME(mout_sclk_hdmi_pixel_p) = {"mout_sclk_disp_pixel_user",
195*4882a593Smuzhiyun 			"mout_aclk_disp_222_user"};
196*4882a593Smuzhiyun PNAME(mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p) = {"fin_pll",
197*4882a593Smuzhiyun 			"phyclk_mipi_dphy_4l_m_rxclkesc0"};
198*4882a593Smuzhiyun PNAME(mout_sclk_hdmi_spdif_p) = {"fin_pll", "ioclk_spdif_extclk",
199*4882a593Smuzhiyun 			"dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const struct samsung_mux_clock disp_mux_clks[] __initconst = {
202*4882a593Smuzhiyun 	MUX(DISP_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
203*4882a593Smuzhiyun 			mout_aclk_disp_333_user_p,
204*4882a593Smuzhiyun 			MUX_SEL_DISP0, 0, 1),
205*4882a593Smuzhiyun 	MUX(DISP_MOUT_SCLK_DISP_PIXEL_USER, "mout_sclk_disp_pixel_user",
206*4882a593Smuzhiyun 			mout_sclk_disp_pixel_user_p,
207*4882a593Smuzhiyun 			MUX_SEL_DISP0, 4, 1),
208*4882a593Smuzhiyun 	MUX(DISP_MOUT_ACLK_DISP_222_USER, "mout_aclk_disp_222_user",
209*4882a593Smuzhiyun 			mout_aclk_disp_222_user_p,
210*4882a593Smuzhiyun 			MUX_SEL_DISP0, 8, 1),
211*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER,
212*4882a593Smuzhiyun 			"mout_phyclk_dptx_phy_ch0_txd_clk_user",
213*4882a593Smuzhiyun 			mout_phyclk_dptx_phy_ch0_txd_clk_user_p,
214*4882a593Smuzhiyun 			MUX_SEL_DISP0, 16, 1),
215*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER,
216*4882a593Smuzhiyun 			"mout_phyclk_dptx_phy_ch1_txd_clk_user",
217*4882a593Smuzhiyun 			mout_phyclk_dptx_phy_ch1_txd_clk_user_p,
218*4882a593Smuzhiyun 			MUX_SEL_DISP0, 20, 1),
219*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER,
220*4882a593Smuzhiyun 			"mout_phyclk_dptx_phy_ch2_txd_clk_user",
221*4882a593Smuzhiyun 			mout_phyclk_dptx_phy_ch2_txd_clk_user_p,
222*4882a593Smuzhiyun 			MUX_SEL_DISP0, 24, 1),
223*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER,
224*4882a593Smuzhiyun 			"mout_phyclk_dptx_phy_ch3_txd_clk_user",
225*4882a593Smuzhiyun 			mout_phyclk_dptx_phy_ch3_txd_clk_user_p,
226*4882a593Smuzhiyun 			MUX_SEL_DISP0, 28, 1),
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER,
229*4882a593Smuzhiyun 			"mout_phyclk_dptx_phy_clk_div2_user",
230*4882a593Smuzhiyun 			mout_phyclk_dptx_phy_clk_div2_user_p,
231*4882a593Smuzhiyun 			MUX_SEL_DISP1, 0, 1),
232*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER,
233*4882a593Smuzhiyun 			"mout_phyclk_dptx_phy_o_ref_clk_24m_user",
234*4882a593Smuzhiyun 			mout_phyclk_dptx_phy_o_ref_clk_24m_user_p,
235*4882a593Smuzhiyun 			MUX_SEL_DISP1, 4, 1),
236*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS,
237*4882a593Smuzhiyun 			"mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs",
238*4882a593Smuzhiyun 			mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p,
239*4882a593Smuzhiyun 			MUX_SEL_DISP1, 8, 1),
240*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER,
241*4882a593Smuzhiyun 			"mout_phyclk_hdmi_link_o_tmds_clkhi_user",
242*4882a593Smuzhiyun 			mout_phyclk_hdmi_link_o_tmds_clkhi_user_p,
243*4882a593Smuzhiyun 			MUX_SEL_DISP1, 16, 1),
244*4882a593Smuzhiyun 	MUX(DISP_MOUT_HDMI_PHY_PIXEL,
245*4882a593Smuzhiyun 			"mout_phyclk_hdmi_phy_pixel_clko_user",
246*4882a593Smuzhiyun 			mout_phyclk_hdmi_phy_pixel_clko_user_p,
247*4882a593Smuzhiyun 			MUX_SEL_DISP1, 20, 1),
248*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER,
249*4882a593Smuzhiyun 			"mout_phyclk_hdmi_phy_ref_clko_user",
250*4882a593Smuzhiyun 			mout_phyclk_hdmi_phy_ref_clko_user_p,
251*4882a593Smuzhiyun 			MUX_SEL_DISP1, 24, 1),
252*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER,
253*4882a593Smuzhiyun 			"mout_phyclk_hdmi_phy_tmds_clko_user",
254*4882a593Smuzhiyun 			mout_phyclk_hdmi_phy_tmds_clko_user_p,
255*4882a593Smuzhiyun 			MUX_SEL_DISP1, 28, 1),
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER,
258*4882a593Smuzhiyun 			"mout_phyclk_mipi_dphy_4lmrxclk_esc0_user",
259*4882a593Smuzhiyun 			mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p,
260*4882a593Smuzhiyun 			MUX_SEL_DISP2, 0, 1),
261*4882a593Smuzhiyun 	MUX(DISP_MOUT_SCLK_HDMI_PIXEL, "mout_sclk_hdmi_pixel",
262*4882a593Smuzhiyun 			mout_sclk_hdmi_pixel_p,
263*4882a593Smuzhiyun 			MUX_SEL_DISP2, 4, 1),
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	MUX(DISP_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
266*4882a593Smuzhiyun 			mout_sclk_hdmi_spdif_p,
267*4882a593Smuzhiyun 			MUX_SEL_DISP4, 4, 2),
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static const struct samsung_div_clock disp_div_clks[] __initconst = {
271*4882a593Smuzhiyun 	DIV(DISP_DOUT_PCLK_DISP_111, "dout_pclk_disp_111",
272*4882a593Smuzhiyun 			"mout_aclk_disp_222_user",
273*4882a593Smuzhiyun 			DIV_DISP, 8, 4),
274*4882a593Smuzhiyun 	DIV(DISP_DOUT_SCLK_FIMD1_EXTCLKPLL, "dout_sclk_fimd1_extclkpll",
275*4882a593Smuzhiyun 			"mout_sclk_disp_pixel_user",
276*4882a593Smuzhiyun 			DIV_DISP, 12, 4),
277*4882a593Smuzhiyun 	DIV(DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI,
278*4882a593Smuzhiyun 			"dout_sclk_hdmi_phy_pixel_clki",
279*4882a593Smuzhiyun 			"mout_sclk_hdmi_pixel",
280*4882a593Smuzhiyun 			DIV_DISP, 16, 4),
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static const struct samsung_gate_clock disp_gate_clks[] __initconst = {
284*4882a593Smuzhiyun 	GATE(DISP_MOUT_HDMI_PHY_PIXEL_USER, "sclk_hdmi_link_i_pixel",
285*4882a593Smuzhiyun 			"mout_phyclk_hdmi_phy_pixel_clko_user",
286*4882a593Smuzhiyun 			EN_SCLK_DISP0, 26, CLK_SET_RATE_PARENT, 0),
287*4882a593Smuzhiyun 	GATE(DISP_SCLK_PIXEL, "sclk_hdmi_phy_pixel_clki",
288*4882a593Smuzhiyun 			"dout_sclk_hdmi_phy_pixel_clki",
289*4882a593Smuzhiyun 			EN_SCLK_DISP0, 29, CLK_SET_RATE_PARENT, 0),
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	GATE(DISP_CLK_DP, "clk_dptx_link", "mout_aclk_disp_222_user",
292*4882a593Smuzhiyun 			EN_IP_DISP, 4, 0, 0),
293*4882a593Smuzhiyun 	GATE(DISP_CLK_DPPHY, "clk_dptx_phy", "mout_aclk_disp_222_user",
294*4882a593Smuzhiyun 			EN_IP_DISP, 5, 0, 0),
295*4882a593Smuzhiyun 	GATE(DISP_CLK_DSIM1, "clk_dsim1", "mout_aclk_disp_222_user",
296*4882a593Smuzhiyun 			EN_IP_DISP, 6, 0, 0),
297*4882a593Smuzhiyun 	GATE(DISP_CLK_FIMD1, "clk_fimd1", "mout_aclk_disp_222_user",
298*4882a593Smuzhiyun 			EN_IP_DISP, 7, 0, 0),
299*4882a593Smuzhiyun 	GATE(DISP_CLK_HDMI, "clk_hdmi", "mout_aclk_disp_222_user",
300*4882a593Smuzhiyun 			EN_IP_DISP, 8, 0, 0),
301*4882a593Smuzhiyun 	GATE(DISP_CLK_HDMIPHY, "clk_hdmiphy", "mout_aclk_disp_222_user",
302*4882a593Smuzhiyun 			EN_IP_DISP, 9, 0, 0),
303*4882a593Smuzhiyun 	GATE(DISP_CLK_MIPIPHY, "clk_mipi_dphy", "mout_aclk_disp_222_user",
304*4882a593Smuzhiyun 			EN_IP_DISP, 10, 0, 0),
305*4882a593Smuzhiyun 	GATE(DISP_CLK_MIXER, "clk_mixer", "mout_aclk_disp_222_user",
306*4882a593Smuzhiyun 			EN_IP_DISP, 11, 0, 0),
307*4882a593Smuzhiyun 	GATE(DISP_CLK_PIXEL_DISP, "clk_pixel_disp", "mout_aclk_disp_222_user",
308*4882a593Smuzhiyun 			EN_IP_DISP, 12, CLK_IGNORE_UNUSED, 0),
309*4882a593Smuzhiyun 	GATE(DISP_CLK_PIXEL_MIXER, "clk_pixel_mixer", "mout_aclk_disp_222_user",
310*4882a593Smuzhiyun 			EN_IP_DISP, 13, CLK_IGNORE_UNUSED, 0),
311*4882a593Smuzhiyun 	GATE(DISP_CLK_SMMU_FIMD1M0, "clk_smmu3_fimd1m0",
312*4882a593Smuzhiyun 			"mout_aclk_disp_222_user",
313*4882a593Smuzhiyun 			EN_IP_DISP, 22, 0, 0),
314*4882a593Smuzhiyun 	GATE(DISP_CLK_SMMU_FIMD1M1, "clk_smmu3_fimd1m1",
315*4882a593Smuzhiyun 			"mout_aclk_disp_222_user",
316*4882a593Smuzhiyun 			EN_IP_DISP, 23, 0, 0),
317*4882a593Smuzhiyun 	GATE(DISP_CLK_SMMU_TV, "clk_smmu3_tv", "mout_aclk_disp_222_user",
318*4882a593Smuzhiyun 			EN_IP_DISP, 25, 0, 0),
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const struct samsung_cmu_info disp_cmu __initconst = {
322*4882a593Smuzhiyun 	.mux_clks	= disp_mux_clks,
323*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(disp_mux_clks),
324*4882a593Smuzhiyun 	.div_clks	= disp_div_clks,
325*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(disp_div_clks),
326*4882a593Smuzhiyun 	.gate_clks	= disp_gate_clks,
327*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(disp_gate_clks),
328*4882a593Smuzhiyun 	.nr_clk_ids	= DISP_NR_CLK,
329*4882a593Smuzhiyun 	.clk_regs	= disp_clk_regs,
330*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(disp_clk_regs),
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
exynos5260_clk_disp_init(struct device_node * np)333*4882a593Smuzhiyun static void __init exynos5260_clk_disp_init(struct device_node *np)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &disp_cmu);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_disp, "samsung,exynos5260-clock-disp",
339*4882a593Smuzhiyun 		exynos5260_clk_disp_init);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* CMU_EGL */
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static const unsigned long egl_clk_regs[] __initconst = {
345*4882a593Smuzhiyun 	EGL_PLL_LOCK,
346*4882a593Smuzhiyun 	EGL_PLL_CON0,
347*4882a593Smuzhiyun 	EGL_PLL_CON1,
348*4882a593Smuzhiyun 	EGL_PLL_FREQ_DET,
349*4882a593Smuzhiyun 	MUX_SEL_EGL,
350*4882a593Smuzhiyun 	MUX_ENABLE_EGL,
351*4882a593Smuzhiyun 	DIV_EGL,
352*4882a593Smuzhiyun 	DIV_EGL_PLL_FDET,
353*4882a593Smuzhiyun 	EN_ACLK_EGL,
354*4882a593Smuzhiyun 	EN_PCLK_EGL,
355*4882a593Smuzhiyun 	EN_SCLK_EGL,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun PNAME(mout_egl_b_p) = {"mout_egl_pll", "dout_bus_pll"};
359*4882a593Smuzhiyun PNAME(mout_egl_pll_p) = {"fin_pll", "fout_egl_pll"};
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static const struct samsung_mux_clock egl_mux_clks[] __initconst = {
362*4882a593Smuzhiyun 	MUX(EGL_MOUT_EGL_PLL, "mout_egl_pll", mout_egl_pll_p,
363*4882a593Smuzhiyun 			MUX_SEL_EGL, 4, 1),
364*4882a593Smuzhiyun 	MUX(EGL_MOUT_EGL_B, "mout_egl_b", mout_egl_b_p, MUX_SEL_EGL, 16, 1),
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static const struct samsung_div_clock egl_div_clks[] __initconst = {
368*4882a593Smuzhiyun 	DIV(EGL_DOUT_EGL1, "dout_egl1", "mout_egl_b", DIV_EGL, 0, 3),
369*4882a593Smuzhiyun 	DIV(EGL_DOUT_EGL2, "dout_egl2", "dout_egl1", DIV_EGL, 4, 3),
370*4882a593Smuzhiyun 	DIV(EGL_DOUT_ACLK_EGL, "dout_aclk_egl", "dout_egl2", DIV_EGL, 8, 3),
371*4882a593Smuzhiyun 	DIV(EGL_DOUT_PCLK_EGL, "dout_pclk_egl", "dout_egl_atclk",
372*4882a593Smuzhiyun 			DIV_EGL, 12, 3),
373*4882a593Smuzhiyun 	DIV(EGL_DOUT_EGL_ATCLK, "dout_egl_atclk", "dout_egl2", DIV_EGL, 16, 3),
374*4882a593Smuzhiyun 	DIV(EGL_DOUT_EGL_PCLK_DBG, "dout_egl_pclk_dbg", "dout_egl_atclk",
375*4882a593Smuzhiyun 			DIV_EGL, 20, 3),
376*4882a593Smuzhiyun 	DIV(EGL_DOUT_EGL_PLL, "dout_egl_pll", "mout_egl_b", DIV_EGL, 24, 3),
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static const struct samsung_pll_clock egl_pll_clks[] __initconst = {
380*4882a593Smuzhiyun 	PLL(pll_2550xx, EGL_FOUT_EGL_PLL, "fout_egl_pll", "fin_pll",
381*4882a593Smuzhiyun 		EGL_PLL_LOCK, EGL_PLL_CON0,
382*4882a593Smuzhiyun 		pll2550_24mhz_tbl),
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static const struct samsung_cmu_info egl_cmu __initconst = {
386*4882a593Smuzhiyun 	.pll_clks	= egl_pll_clks,
387*4882a593Smuzhiyun 	.nr_pll_clks	= ARRAY_SIZE(egl_pll_clks),
388*4882a593Smuzhiyun 	.mux_clks	= egl_mux_clks,
389*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(egl_mux_clks),
390*4882a593Smuzhiyun 	.div_clks	= egl_div_clks,
391*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(egl_div_clks),
392*4882a593Smuzhiyun 	.nr_clk_ids	= EGL_NR_CLK,
393*4882a593Smuzhiyun 	.clk_regs	= egl_clk_regs,
394*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(egl_clk_regs),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
exynos5260_clk_egl_init(struct device_node * np)397*4882a593Smuzhiyun static void __init exynos5260_clk_egl_init(struct device_node *np)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &egl_cmu);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_egl, "samsung,exynos5260-clock-egl",
403*4882a593Smuzhiyun 		exynos5260_clk_egl_init);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* CMU_FSYS */
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const unsigned long fsys_clk_regs[] __initconst = {
409*4882a593Smuzhiyun 	MUX_SEL_FSYS0,
410*4882a593Smuzhiyun 	MUX_SEL_FSYS1,
411*4882a593Smuzhiyun 	EN_ACLK_FSYS,
412*4882a593Smuzhiyun 	EN_ACLK_FSYS_SECURE_RTIC,
413*4882a593Smuzhiyun 	EN_ACLK_FSYS_SECURE_SMMU_RTIC,
414*4882a593Smuzhiyun 	EN_SCLK_FSYS,
415*4882a593Smuzhiyun 	EN_IP_FSYS,
416*4882a593Smuzhiyun 	EN_IP_FSYS_SECURE_RTIC,
417*4882a593Smuzhiyun 	EN_IP_FSYS_SECURE_SMMU_RTIC,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost20_phyclk_user_p) = {"fin_pll",
421*4882a593Smuzhiyun 			"phyclk_usbhost20_phy_phyclock"};
422*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost20_freeclk_user_p) = {"fin_pll",
423*4882a593Smuzhiyun 			"phyclk_usbhost20_phy_freeclk"};
424*4882a593Smuzhiyun PNAME(mout_phyclk_usbhost20_clk48mohci_user_p) = {"fin_pll",
425*4882a593Smuzhiyun 			"phyclk_usbhost20_phy_clk48mohci"};
426*4882a593Smuzhiyun PNAME(mout_phyclk_usbdrd30_pipe_pclk_user_p) = {"fin_pll",
427*4882a593Smuzhiyun 			"phyclk_usbdrd30_udrd30_pipe_pclk"};
428*4882a593Smuzhiyun PNAME(mout_phyclk_usbdrd30_phyclock_user_p) = {"fin_pll",
429*4882a593Smuzhiyun 			"phyclk_usbdrd30_udrd30_phyclock"};
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun static const struct samsung_mux_clock fsys_mux_clks[] __initconst = {
432*4882a593Smuzhiyun 	MUX(FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER,
433*4882a593Smuzhiyun 			"mout_phyclk_usbdrd30_phyclock_user",
434*4882a593Smuzhiyun 			mout_phyclk_usbdrd30_phyclock_user_p,
435*4882a593Smuzhiyun 			MUX_SEL_FSYS1, 0, 1),
436*4882a593Smuzhiyun 	MUX(FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER,
437*4882a593Smuzhiyun 			"mout_phyclk_usbdrd30_pipe_pclk_user",
438*4882a593Smuzhiyun 			mout_phyclk_usbdrd30_pipe_pclk_user_p,
439*4882a593Smuzhiyun 			MUX_SEL_FSYS1, 4, 1),
440*4882a593Smuzhiyun 	MUX(FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER,
441*4882a593Smuzhiyun 			"mout_phyclk_usbhost20_clk48mohci_user",
442*4882a593Smuzhiyun 			mout_phyclk_usbhost20_clk48mohci_user_p,
443*4882a593Smuzhiyun 			MUX_SEL_FSYS1, 8, 1),
444*4882a593Smuzhiyun 	MUX(FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER,
445*4882a593Smuzhiyun 			"mout_phyclk_usbhost20_freeclk_user",
446*4882a593Smuzhiyun 			mout_phyclk_usbhost20_freeclk_user_p,
447*4882a593Smuzhiyun 			MUX_SEL_FSYS1, 12, 1),
448*4882a593Smuzhiyun 	MUX(FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER,
449*4882a593Smuzhiyun 			"mout_phyclk_usbhost20_phyclk_user",
450*4882a593Smuzhiyun 			mout_phyclk_usbhost20_phyclk_user_p,
451*4882a593Smuzhiyun 			MUX_SEL_FSYS1, 16, 1),
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct samsung_gate_clock fsys_gate_clks[] __initconst = {
455*4882a593Smuzhiyun 	GATE(FSYS_PHYCLK_USBHOST20, "phyclk_usbhost20_phyclock",
456*4882a593Smuzhiyun 			"mout_phyclk_usbdrd30_phyclock_user",
457*4882a593Smuzhiyun 			EN_SCLK_FSYS, 1, 0, 0),
458*4882a593Smuzhiyun 	GATE(FSYS_PHYCLK_USBDRD30, "phyclk_usbdrd30_udrd30_phyclock_g",
459*4882a593Smuzhiyun 			"mout_phyclk_usbdrd30_phyclock_user",
460*4882a593Smuzhiyun 			EN_SCLK_FSYS, 7, 0, 0),
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	GATE(FSYS_CLK_MMC0, "clk_mmc0", "dout_aclk_fsys_200",
463*4882a593Smuzhiyun 			EN_IP_FSYS, 6, 0, 0),
464*4882a593Smuzhiyun 	GATE(FSYS_CLK_MMC1, "clk_mmc1", "dout_aclk_fsys_200",
465*4882a593Smuzhiyun 			EN_IP_FSYS, 7, 0, 0),
466*4882a593Smuzhiyun 	GATE(FSYS_CLK_MMC2, "clk_mmc2", "dout_aclk_fsys_200",
467*4882a593Smuzhiyun 			EN_IP_FSYS, 8, 0, 0),
468*4882a593Smuzhiyun 	GATE(FSYS_CLK_PDMA, "clk_pdma", "dout_aclk_fsys_200",
469*4882a593Smuzhiyun 			EN_IP_FSYS, 9, 0, 0),
470*4882a593Smuzhiyun 	GATE(FSYS_CLK_SROMC, "clk_sromc", "dout_aclk_fsys_200",
471*4882a593Smuzhiyun 			EN_IP_FSYS, 13, 0, 0),
472*4882a593Smuzhiyun 	GATE(FSYS_CLK_USBDRD30, "clk_usbdrd30", "dout_aclk_fsys_200",
473*4882a593Smuzhiyun 			EN_IP_FSYS, 14, 0, 0),
474*4882a593Smuzhiyun 	GATE(FSYS_CLK_USBHOST20, "clk_usbhost20", "dout_aclk_fsys_200",
475*4882a593Smuzhiyun 			EN_IP_FSYS, 15, 0, 0),
476*4882a593Smuzhiyun 	GATE(FSYS_CLK_USBLINK, "clk_usblink", "dout_aclk_fsys_200",
477*4882a593Smuzhiyun 			EN_IP_FSYS, 18, 0, 0),
478*4882a593Smuzhiyun 	GATE(FSYS_CLK_TSI, "clk_tsi", "dout_aclk_fsys_200",
479*4882a593Smuzhiyun 			EN_IP_FSYS, 20, 0, 0),
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	GATE(FSYS_CLK_RTIC, "clk_rtic", "dout_aclk_fsys_200",
482*4882a593Smuzhiyun 			EN_IP_FSYS_SECURE_RTIC, 11, 0, 0),
483*4882a593Smuzhiyun 	GATE(FSYS_CLK_SMMU_RTIC, "clk_smmu_rtic", "dout_aclk_fsys_200",
484*4882a593Smuzhiyun 			EN_IP_FSYS_SECURE_SMMU_RTIC, 12, 0, 0),
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun static const struct samsung_cmu_info fsys_cmu __initconst = {
488*4882a593Smuzhiyun 	.mux_clks	= fsys_mux_clks,
489*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(fsys_mux_clks),
490*4882a593Smuzhiyun 	.gate_clks	= fsys_gate_clks,
491*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(fsys_gate_clks),
492*4882a593Smuzhiyun 	.nr_clk_ids	= FSYS_NR_CLK,
493*4882a593Smuzhiyun 	.clk_regs	= fsys_clk_regs,
494*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(fsys_clk_regs),
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
exynos5260_clk_fsys_init(struct device_node * np)497*4882a593Smuzhiyun static void __init exynos5260_clk_fsys_init(struct device_node *np)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &fsys_cmu);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_fsys, "samsung,exynos5260-clock-fsys",
503*4882a593Smuzhiyun 		exynos5260_clk_fsys_init);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* CMU_G2D */
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static const unsigned long g2d_clk_regs[] __initconst = {
509*4882a593Smuzhiyun 	MUX_SEL_G2D,
510*4882a593Smuzhiyun 	MUX_STAT_G2D,
511*4882a593Smuzhiyun 	DIV_G2D,
512*4882a593Smuzhiyun 	EN_ACLK_G2D,
513*4882a593Smuzhiyun 	EN_ACLK_G2D_SECURE_SSS,
514*4882a593Smuzhiyun 	EN_ACLK_G2D_SECURE_SLIM_SSS,
515*4882a593Smuzhiyun 	EN_ACLK_G2D_SECURE_SMMU_SLIM_SSS,
516*4882a593Smuzhiyun 	EN_ACLK_G2D_SECURE_SMMU_SSS,
517*4882a593Smuzhiyun 	EN_ACLK_G2D_SECURE_SMMU_MDMA,
518*4882a593Smuzhiyun 	EN_ACLK_G2D_SECURE_SMMU_G2D,
519*4882a593Smuzhiyun 	EN_PCLK_G2D,
520*4882a593Smuzhiyun 	EN_PCLK_G2D_SECURE_SMMU_SLIM_SSS,
521*4882a593Smuzhiyun 	EN_PCLK_G2D_SECURE_SMMU_SSS,
522*4882a593Smuzhiyun 	EN_PCLK_G2D_SECURE_SMMU_MDMA,
523*4882a593Smuzhiyun 	EN_PCLK_G2D_SECURE_SMMU_G2D,
524*4882a593Smuzhiyun 	EN_IP_G2D,
525*4882a593Smuzhiyun 	EN_IP_G2D_SECURE_SSS,
526*4882a593Smuzhiyun 	EN_IP_G2D_SECURE_SLIM_SSS,
527*4882a593Smuzhiyun 	EN_IP_G2D_SECURE_SMMU_SLIM_SSS,
528*4882a593Smuzhiyun 	EN_IP_G2D_SECURE_SMMU_SSS,
529*4882a593Smuzhiyun 	EN_IP_G2D_SECURE_SMMU_MDMA,
530*4882a593Smuzhiyun 	EN_IP_G2D_SECURE_SMMU_G2D,
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun PNAME(mout_aclk_g2d_333_user_p) = {"fin_pll", "dout_aclk_g2d_333"};
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static const struct samsung_mux_clock g2d_mux_clks[] __initconst = {
536*4882a593Smuzhiyun 	MUX(G2D_MOUT_ACLK_G2D_333_USER, "mout_aclk_g2d_333_user",
537*4882a593Smuzhiyun 			mout_aclk_g2d_333_user_p,
538*4882a593Smuzhiyun 			MUX_SEL_G2D, 0, 1),
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun static const struct samsung_div_clock g2d_div_clks[] __initconst = {
542*4882a593Smuzhiyun 	DIV(G2D_DOUT_PCLK_G2D_83, "dout_pclk_g2d_83", "mout_aclk_g2d_333_user",
543*4882a593Smuzhiyun 			DIV_G2D, 0, 3),
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun static const struct samsung_gate_clock g2d_gate_clks[] __initconst = {
547*4882a593Smuzhiyun 	GATE(G2D_CLK_G2D, "clk_g2d", "mout_aclk_g2d_333_user",
548*4882a593Smuzhiyun 			EN_IP_G2D, 4, 0, 0),
549*4882a593Smuzhiyun 	GATE(G2D_CLK_JPEG, "clk_jpeg", "mout_aclk_g2d_333_user",
550*4882a593Smuzhiyun 			EN_IP_G2D, 5, 0, 0),
551*4882a593Smuzhiyun 	GATE(G2D_CLK_MDMA, "clk_mdma", "mout_aclk_g2d_333_user",
552*4882a593Smuzhiyun 			EN_IP_G2D, 6, 0, 0),
553*4882a593Smuzhiyun 	GATE(G2D_CLK_SMMU3_JPEG, "clk_smmu3_jpeg", "mout_aclk_g2d_333_user",
554*4882a593Smuzhiyun 			EN_IP_G2D, 16, 0, 0),
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	GATE(G2D_CLK_SSS, "clk_sss", "mout_aclk_g2d_333_user",
557*4882a593Smuzhiyun 			EN_IP_G2D_SECURE_SSS, 17, 0, 0),
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	GATE(G2D_CLK_SLIM_SSS, "clk_slim_sss", "mout_aclk_g2d_333_user",
560*4882a593Smuzhiyun 			EN_IP_G2D_SECURE_SLIM_SSS, 11, 0, 0),
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	GATE(G2D_CLK_SMMU_SLIM_SSS, "clk_smmu_slim_sss",
563*4882a593Smuzhiyun 			"mout_aclk_g2d_333_user",
564*4882a593Smuzhiyun 			EN_IP_G2D_SECURE_SMMU_SLIM_SSS, 13, 0, 0),
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	GATE(G2D_CLK_SMMU_SSS, "clk_smmu_sss", "mout_aclk_g2d_333_user",
567*4882a593Smuzhiyun 			EN_IP_G2D_SECURE_SMMU_SSS, 14, 0, 0),
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	GATE(G2D_CLK_SMMU_MDMA, "clk_smmu_mdma", "mout_aclk_g2d_333_user",
570*4882a593Smuzhiyun 			EN_IP_G2D_SECURE_SMMU_MDMA, 12, 0, 0),
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	GATE(G2D_CLK_SMMU3_G2D, "clk_smmu3_g2d", "mout_aclk_g2d_333_user",
573*4882a593Smuzhiyun 			EN_IP_G2D_SECURE_SMMU_G2D, 15, 0, 0),
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun static const struct samsung_cmu_info g2d_cmu __initconst = {
577*4882a593Smuzhiyun 	.mux_clks	= g2d_mux_clks,
578*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(g2d_mux_clks),
579*4882a593Smuzhiyun 	.div_clks	= g2d_div_clks,
580*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(g2d_div_clks),
581*4882a593Smuzhiyun 	.gate_clks	= g2d_gate_clks,
582*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(g2d_gate_clks),
583*4882a593Smuzhiyun 	.nr_clk_ids	= G2D_NR_CLK,
584*4882a593Smuzhiyun 	.clk_regs	= g2d_clk_regs,
585*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(g2d_clk_regs),
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun 
exynos5260_clk_g2d_init(struct device_node * np)588*4882a593Smuzhiyun static void __init exynos5260_clk_g2d_init(struct device_node *np)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &g2d_cmu);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_g2d, "samsung,exynos5260-clock-g2d",
594*4882a593Smuzhiyun 		exynos5260_clk_g2d_init);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /* CMU_G3D */
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static const unsigned long g3d_clk_regs[] __initconst = {
600*4882a593Smuzhiyun 	G3D_PLL_LOCK,
601*4882a593Smuzhiyun 	G3D_PLL_CON0,
602*4882a593Smuzhiyun 	G3D_PLL_CON1,
603*4882a593Smuzhiyun 	G3D_PLL_FDET,
604*4882a593Smuzhiyun 	MUX_SEL_G3D,
605*4882a593Smuzhiyun 	DIV_G3D,
606*4882a593Smuzhiyun 	DIV_G3D_PLL_FDET,
607*4882a593Smuzhiyun 	EN_ACLK_G3D,
608*4882a593Smuzhiyun 	EN_PCLK_G3D,
609*4882a593Smuzhiyun 	EN_SCLK_G3D,
610*4882a593Smuzhiyun 	EN_IP_G3D,
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun PNAME(mout_g3d_pll_p) = {"fin_pll", "fout_g3d_pll"};
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static const struct samsung_mux_clock g3d_mux_clks[] __initconst = {
616*4882a593Smuzhiyun 	MUX(G3D_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
617*4882a593Smuzhiyun 			MUX_SEL_G3D, 0, 1),
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static const struct samsung_div_clock g3d_div_clks[] __initconst = {
621*4882a593Smuzhiyun 	DIV(G3D_DOUT_PCLK_G3D, "dout_pclk_g3d", "dout_aclk_g3d", DIV_G3D, 0, 3),
622*4882a593Smuzhiyun 	DIV(G3D_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_g3d_pll", DIV_G3D, 4, 3),
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static const struct samsung_gate_clock g3d_gate_clks[] __initconst = {
626*4882a593Smuzhiyun 	GATE(G3D_CLK_G3D, "clk_g3d", "dout_aclk_g3d", EN_IP_G3D, 2, 0, 0),
627*4882a593Smuzhiyun 	GATE(G3D_CLK_G3D_HPM, "clk_g3d_hpm", "dout_aclk_g3d",
628*4882a593Smuzhiyun 			EN_IP_G3D, 3, 0, 0),
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun static const struct samsung_pll_clock g3d_pll_clks[] __initconst = {
632*4882a593Smuzhiyun 	PLL(pll_2550, G3D_FOUT_G3D_PLL, "fout_g3d_pll", "fin_pll",
633*4882a593Smuzhiyun 		G3D_PLL_LOCK, G3D_PLL_CON0,
634*4882a593Smuzhiyun 		pll2550_24mhz_tbl),
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static const struct samsung_cmu_info g3d_cmu __initconst = {
638*4882a593Smuzhiyun 	.pll_clks	= g3d_pll_clks,
639*4882a593Smuzhiyun 	.nr_pll_clks	= ARRAY_SIZE(g3d_pll_clks),
640*4882a593Smuzhiyun 	.mux_clks	= g3d_mux_clks,
641*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(g3d_mux_clks),
642*4882a593Smuzhiyun 	.div_clks	= g3d_div_clks,
643*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(g3d_div_clks),
644*4882a593Smuzhiyun 	.gate_clks	= g3d_gate_clks,
645*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(g3d_gate_clks),
646*4882a593Smuzhiyun 	.nr_clk_ids	= G3D_NR_CLK,
647*4882a593Smuzhiyun 	.clk_regs	= g3d_clk_regs,
648*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(g3d_clk_regs),
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun 
exynos5260_clk_g3d_init(struct device_node * np)651*4882a593Smuzhiyun static void __init exynos5260_clk_g3d_init(struct device_node *np)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &g3d_cmu);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_g3d, "samsung,exynos5260-clock-g3d",
657*4882a593Smuzhiyun 		exynos5260_clk_g3d_init);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun /* CMU_GSCL */
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static const unsigned long gscl_clk_regs[] __initconst = {
663*4882a593Smuzhiyun 	MUX_SEL_GSCL,
664*4882a593Smuzhiyun 	DIV_GSCL,
665*4882a593Smuzhiyun 	EN_ACLK_GSCL,
666*4882a593Smuzhiyun 	EN_ACLK_GSCL_FIMC,
667*4882a593Smuzhiyun 	EN_ACLK_GSCL_SECURE_SMMU_GSCL0,
668*4882a593Smuzhiyun 	EN_ACLK_GSCL_SECURE_SMMU_GSCL1,
669*4882a593Smuzhiyun 	EN_ACLK_GSCL_SECURE_SMMU_MSCL0,
670*4882a593Smuzhiyun 	EN_ACLK_GSCL_SECURE_SMMU_MSCL1,
671*4882a593Smuzhiyun 	EN_PCLK_GSCL,
672*4882a593Smuzhiyun 	EN_PCLK_GSCL_FIMC,
673*4882a593Smuzhiyun 	EN_PCLK_GSCL_SECURE_SMMU_GSCL0,
674*4882a593Smuzhiyun 	EN_PCLK_GSCL_SECURE_SMMU_GSCL1,
675*4882a593Smuzhiyun 	EN_PCLK_GSCL_SECURE_SMMU_MSCL0,
676*4882a593Smuzhiyun 	EN_PCLK_GSCL_SECURE_SMMU_MSCL1,
677*4882a593Smuzhiyun 	EN_SCLK_GSCL,
678*4882a593Smuzhiyun 	EN_SCLK_GSCL_FIMC,
679*4882a593Smuzhiyun 	EN_IP_GSCL,
680*4882a593Smuzhiyun 	EN_IP_GSCL_FIMC,
681*4882a593Smuzhiyun 	EN_IP_GSCL_SECURE_SMMU_GSCL0,
682*4882a593Smuzhiyun 	EN_IP_GSCL_SECURE_SMMU_GSCL1,
683*4882a593Smuzhiyun 	EN_IP_GSCL_SECURE_SMMU_MSCL0,
684*4882a593Smuzhiyun 	EN_IP_GSCL_SECURE_SMMU_MSCL1,
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun PNAME(mout_aclk_gscl_333_user_p) = {"fin_pll", "dout_aclk_gscl_333"};
688*4882a593Smuzhiyun PNAME(mout_aclk_m2m_400_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
689*4882a593Smuzhiyun PNAME(mout_aclk_gscl_fimc_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
690*4882a593Smuzhiyun PNAME(mout_aclk_csis_p) = {"dout_aclk_csis_200", "mout_aclk_gscl_fimc_user"};
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static const struct samsung_mux_clock gscl_mux_clks[] __initconst = {
693*4882a593Smuzhiyun 	MUX(GSCL_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
694*4882a593Smuzhiyun 			mout_aclk_gscl_333_user_p,
695*4882a593Smuzhiyun 			MUX_SEL_GSCL, 0, 1),
696*4882a593Smuzhiyun 	MUX(GSCL_MOUT_ACLK_M2M_400_USER, "mout_aclk_m2m_400_user",
697*4882a593Smuzhiyun 			mout_aclk_m2m_400_user_p,
698*4882a593Smuzhiyun 			MUX_SEL_GSCL, 4, 1),
699*4882a593Smuzhiyun 	MUX(GSCL_MOUT_ACLK_GSCL_FIMC_USER, "mout_aclk_gscl_fimc_user",
700*4882a593Smuzhiyun 			mout_aclk_gscl_fimc_user_p,
701*4882a593Smuzhiyun 			MUX_SEL_GSCL, 8, 1),
702*4882a593Smuzhiyun 	MUX(GSCL_MOUT_ACLK_CSIS, "mout_aclk_csis", mout_aclk_csis_p,
703*4882a593Smuzhiyun 			MUX_SEL_GSCL, 24, 1),
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun static const struct samsung_div_clock gscl_div_clks[] __initconst = {
707*4882a593Smuzhiyun 	DIV(GSCL_DOUT_PCLK_M2M_100, "dout_pclk_m2m_100",
708*4882a593Smuzhiyun 			"mout_aclk_m2m_400_user",
709*4882a593Smuzhiyun 			DIV_GSCL, 0, 3),
710*4882a593Smuzhiyun 	DIV(GSCL_DOUT_ACLK_CSIS_200, "dout_aclk_csis_200",
711*4882a593Smuzhiyun 			"mout_aclk_m2m_400_user",
712*4882a593Smuzhiyun 			DIV_GSCL, 4, 3),
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static const struct samsung_gate_clock gscl_gate_clks[] __initconst = {
716*4882a593Smuzhiyun 	GATE(GSCL_SCLK_CSIS0_WRAP, "sclk_csis0_wrap", "dout_aclk_csis_200",
717*4882a593Smuzhiyun 			EN_SCLK_GSCL_FIMC, 0, CLK_SET_RATE_PARENT, 0),
718*4882a593Smuzhiyun 	GATE(GSCL_SCLK_CSIS1_WRAP, "sclk_csis1_wrap", "dout_aclk_csis_200",
719*4882a593Smuzhiyun 			EN_SCLK_GSCL_FIMC, 1, CLK_SET_RATE_PARENT, 0),
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	GATE(GSCL_CLK_GSCL0, "clk_gscl0", "mout_aclk_gscl_333_user",
722*4882a593Smuzhiyun 			EN_IP_GSCL, 2, 0, 0),
723*4882a593Smuzhiyun 	GATE(GSCL_CLK_GSCL1, "clk_gscl1", "mout_aclk_gscl_333_user",
724*4882a593Smuzhiyun 			EN_IP_GSCL, 3, 0, 0),
725*4882a593Smuzhiyun 	GATE(GSCL_CLK_MSCL0, "clk_mscl0", "mout_aclk_gscl_333_user",
726*4882a593Smuzhiyun 			EN_IP_GSCL, 4, 0, 0),
727*4882a593Smuzhiyun 	GATE(GSCL_CLK_MSCL1, "clk_mscl1", "mout_aclk_gscl_333_user",
728*4882a593Smuzhiyun 			EN_IP_GSCL, 5, 0, 0),
729*4882a593Smuzhiyun 	GATE(GSCL_CLK_PIXEL_GSCL0, "clk_pixel_gscl0",
730*4882a593Smuzhiyun 			"mout_aclk_gscl_333_user",
731*4882a593Smuzhiyun 			EN_IP_GSCL, 8, 0, 0),
732*4882a593Smuzhiyun 	GATE(GSCL_CLK_PIXEL_GSCL1, "clk_pixel_gscl1",
733*4882a593Smuzhiyun 			"mout_aclk_gscl_333_user",
734*4882a593Smuzhiyun 			EN_IP_GSCL, 9, 0, 0),
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	GATE(GSCL_CLK_SMMU3_LITE_A, "clk_smmu3_lite_a",
737*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc_user",
738*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 5, 0, 0),
739*4882a593Smuzhiyun 	GATE(GSCL_CLK_SMMU3_LITE_B, "clk_smmu3_lite_b",
740*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc_user",
741*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 6, 0, 0),
742*4882a593Smuzhiyun 	GATE(GSCL_CLK_SMMU3_LITE_D, "clk_smmu3_lite_d",
743*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc_user",
744*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 7, 0, 0),
745*4882a593Smuzhiyun 	GATE(GSCL_CLK_CSIS0, "clk_csis0", "mout_aclk_gscl_fimc_user",
746*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 8, 0, 0),
747*4882a593Smuzhiyun 	GATE(GSCL_CLK_CSIS1, "clk_csis1", "mout_aclk_gscl_fimc_user",
748*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 9, 0, 0),
749*4882a593Smuzhiyun 	GATE(GSCL_CLK_FIMC_LITE_A, "clk_fimc_lite_a",
750*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc_user",
751*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 10, 0, 0),
752*4882a593Smuzhiyun 	GATE(GSCL_CLK_FIMC_LITE_B, "clk_fimc_lite_b",
753*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc_user",
754*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 11, 0, 0),
755*4882a593Smuzhiyun 	GATE(GSCL_CLK_FIMC_LITE_D, "clk_fimc_lite_d",
756*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc_user",
757*4882a593Smuzhiyun 			EN_IP_GSCL_FIMC, 12, 0, 0),
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	GATE(GSCL_CLK_SMMU3_GSCL0, "clk_smmu3_gscl0",
760*4882a593Smuzhiyun 			"mout_aclk_gscl_333_user",
761*4882a593Smuzhiyun 			EN_IP_GSCL_SECURE_SMMU_GSCL0, 17, 0, 0),
762*4882a593Smuzhiyun 	GATE(GSCL_CLK_SMMU3_GSCL1, "clk_smmu3_gscl1", "mout_aclk_gscl_333_user",
763*4882a593Smuzhiyun 			EN_IP_GSCL_SECURE_SMMU_GSCL1, 18, 0, 0),
764*4882a593Smuzhiyun 	GATE(GSCL_CLK_SMMU3_MSCL0, "clk_smmu3_mscl0",
765*4882a593Smuzhiyun 			"mout_aclk_m2m_400_user",
766*4882a593Smuzhiyun 			EN_IP_GSCL_SECURE_SMMU_MSCL0, 19, 0, 0),
767*4882a593Smuzhiyun 	GATE(GSCL_CLK_SMMU3_MSCL1, "clk_smmu3_mscl1",
768*4882a593Smuzhiyun 			"mout_aclk_m2m_400_user",
769*4882a593Smuzhiyun 			EN_IP_GSCL_SECURE_SMMU_MSCL1, 20, 0, 0),
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct samsung_cmu_info gscl_cmu __initconst = {
773*4882a593Smuzhiyun 	.mux_clks	= gscl_mux_clks,
774*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(gscl_mux_clks),
775*4882a593Smuzhiyun 	.div_clks	= gscl_div_clks,
776*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(gscl_div_clks),
777*4882a593Smuzhiyun 	.gate_clks	= gscl_gate_clks,
778*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(gscl_gate_clks),
779*4882a593Smuzhiyun 	.nr_clk_ids	= GSCL_NR_CLK,
780*4882a593Smuzhiyun 	.clk_regs	= gscl_clk_regs,
781*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(gscl_clk_regs),
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun 
exynos5260_clk_gscl_init(struct device_node * np)784*4882a593Smuzhiyun static void __init exynos5260_clk_gscl_init(struct device_node *np)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &gscl_cmu);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_gscl, "samsung,exynos5260-clock-gscl",
790*4882a593Smuzhiyun 		exynos5260_clk_gscl_init);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /* CMU_ISP */
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun static const unsigned long isp_clk_regs[] __initconst = {
796*4882a593Smuzhiyun 	MUX_SEL_ISP0,
797*4882a593Smuzhiyun 	MUX_SEL_ISP1,
798*4882a593Smuzhiyun 	DIV_ISP,
799*4882a593Smuzhiyun 	EN_ACLK_ISP0,
800*4882a593Smuzhiyun 	EN_ACLK_ISP1,
801*4882a593Smuzhiyun 	EN_PCLK_ISP0,
802*4882a593Smuzhiyun 	EN_PCLK_ISP1,
803*4882a593Smuzhiyun 	EN_SCLK_ISP,
804*4882a593Smuzhiyun 	EN_IP_ISP0,
805*4882a593Smuzhiyun 	EN_IP_ISP1,
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun PNAME(mout_isp_400_user_p) = {"fin_pll", "dout_aclk_isp1_400"};
809*4882a593Smuzhiyun PNAME(mout_isp_266_user_p)	 = {"fin_pll", "dout_aclk_isp1_266"};
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun static const struct samsung_mux_clock isp_mux_clks[] __initconst = {
812*4882a593Smuzhiyun 	MUX(ISP_MOUT_ISP_266_USER, "mout_isp_266_user", mout_isp_266_user_p,
813*4882a593Smuzhiyun 			MUX_SEL_ISP0, 0, 1),
814*4882a593Smuzhiyun 	MUX(ISP_MOUT_ISP_400_USER, "mout_isp_400_user", mout_isp_400_user_p,
815*4882a593Smuzhiyun 			MUX_SEL_ISP0, 4, 1),
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static const struct samsung_div_clock isp_div_clks[] __initconst = {
819*4882a593Smuzhiyun 	DIV(ISP_DOUT_PCLK_ISP_66, "dout_pclk_isp_66", "mout_kfc",
820*4882a593Smuzhiyun 			DIV_ISP, 0, 3),
821*4882a593Smuzhiyun 	DIV(ISP_DOUT_PCLK_ISP_133, "dout_pclk_isp_133", "mout_kfc",
822*4882a593Smuzhiyun 			DIV_ISP, 4, 4),
823*4882a593Smuzhiyun 	DIV(ISP_DOUT_CA5_ATCLKIN, "dout_ca5_atclkin", "mout_kfc",
824*4882a593Smuzhiyun 			DIV_ISP, 12, 3),
825*4882a593Smuzhiyun 	DIV(ISP_DOUT_CA5_PCLKDBG, "dout_ca5_pclkdbg", "mout_kfc",
826*4882a593Smuzhiyun 			DIV_ISP, 16, 4),
827*4882a593Smuzhiyun 	DIV(ISP_DOUT_SCLK_MPWM, "dout_sclk_mpwm", "mout_kfc", DIV_ISP, 20, 2),
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun static const struct samsung_gate_clock isp_gate_clks[] __initconst = {
831*4882a593Smuzhiyun 	GATE(ISP_CLK_GIC, "clk_isp_gic", "mout_aclk_isp1_266",
832*4882a593Smuzhiyun 			EN_IP_ISP0, 15, 0, 0),
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	GATE(ISP_CLK_CA5, "clk_isp_ca5", "mout_aclk_isp1_266",
835*4882a593Smuzhiyun 			EN_IP_ISP1, 1, 0, 0),
836*4882a593Smuzhiyun 	GATE(ISP_CLK_FIMC_DRC, "clk_isp_fimc_drc", "mout_aclk_isp1_266",
837*4882a593Smuzhiyun 			EN_IP_ISP1, 2, 0, 0),
838*4882a593Smuzhiyun 	GATE(ISP_CLK_FIMC_FD, "clk_isp_fimc_fd", "mout_aclk_isp1_266",
839*4882a593Smuzhiyun 			EN_IP_ISP1, 3, 0, 0),
840*4882a593Smuzhiyun 	GATE(ISP_CLK_FIMC, "clk_isp_fimc", "mout_aclk_isp1_266",
841*4882a593Smuzhiyun 			EN_IP_ISP1, 4, 0, 0),
842*4882a593Smuzhiyun 	GATE(ISP_CLK_FIMC_SCALERC, "clk_isp_fimc_scalerc",
843*4882a593Smuzhiyun 			"mout_aclk_isp1_266",
844*4882a593Smuzhiyun 			EN_IP_ISP1, 5, 0, 0),
845*4882a593Smuzhiyun 	GATE(ISP_CLK_FIMC_SCALERP, "clk_isp_fimc_scalerp",
846*4882a593Smuzhiyun 			"mout_aclk_isp1_266",
847*4882a593Smuzhiyun 			EN_IP_ISP1, 6, 0, 0),
848*4882a593Smuzhiyun 	GATE(ISP_CLK_I2C0, "clk_isp_i2c0", "mout_aclk_isp1_266",
849*4882a593Smuzhiyun 			EN_IP_ISP1, 7, 0, 0),
850*4882a593Smuzhiyun 	GATE(ISP_CLK_I2C1, "clk_isp_i2c1", "mout_aclk_isp1_266",
851*4882a593Smuzhiyun 			EN_IP_ISP1, 8, 0, 0),
852*4882a593Smuzhiyun 	GATE(ISP_CLK_MCUCTL, "clk_isp_mcuctl", "mout_aclk_isp1_266",
853*4882a593Smuzhiyun 			EN_IP_ISP1, 9, 0, 0),
854*4882a593Smuzhiyun 	GATE(ISP_CLK_MPWM, "clk_isp_mpwm", "mout_aclk_isp1_266",
855*4882a593Smuzhiyun 			EN_IP_ISP1, 10, 0, 0),
856*4882a593Smuzhiyun 	GATE(ISP_CLK_MTCADC, "clk_isp_mtcadc", "mout_aclk_isp1_266",
857*4882a593Smuzhiyun 			EN_IP_ISP1, 11, 0, 0),
858*4882a593Smuzhiyun 	GATE(ISP_CLK_PWM, "clk_isp_pwm", "mout_aclk_isp1_266",
859*4882a593Smuzhiyun 			EN_IP_ISP1, 14, 0, 0),
860*4882a593Smuzhiyun 	GATE(ISP_CLK_SMMU_DRC, "clk_smmu_drc", "mout_aclk_isp1_266",
861*4882a593Smuzhiyun 			EN_IP_ISP1, 21, 0, 0),
862*4882a593Smuzhiyun 	GATE(ISP_CLK_SMMU_FD, "clk_smmu_fd", "mout_aclk_isp1_266",
863*4882a593Smuzhiyun 			EN_IP_ISP1, 22, 0, 0),
864*4882a593Smuzhiyun 	GATE(ISP_CLK_SMMU_ISP, "clk_smmu_isp", "mout_aclk_isp1_266",
865*4882a593Smuzhiyun 			EN_IP_ISP1, 23, 0, 0),
866*4882a593Smuzhiyun 	GATE(ISP_CLK_SMMU_ISPCX, "clk_smmu_ispcx", "mout_aclk_isp1_266",
867*4882a593Smuzhiyun 			EN_IP_ISP1, 24, 0, 0),
868*4882a593Smuzhiyun 	GATE(ISP_CLK_SMMU_SCALERC, "clk_isp_smmu_scalerc",
869*4882a593Smuzhiyun 			"mout_aclk_isp1_266",
870*4882a593Smuzhiyun 			EN_IP_ISP1, 25, 0, 0),
871*4882a593Smuzhiyun 	GATE(ISP_CLK_SMMU_SCALERP, "clk_isp_smmu_scalerp",
872*4882a593Smuzhiyun 			"mout_aclk_isp1_266",
873*4882a593Smuzhiyun 			EN_IP_ISP1, 26, 0, 0),
874*4882a593Smuzhiyun 	GATE(ISP_CLK_SPI0, "clk_isp_spi0", "mout_aclk_isp1_266",
875*4882a593Smuzhiyun 			EN_IP_ISP1, 27, 0, 0),
876*4882a593Smuzhiyun 	GATE(ISP_CLK_SPI1, "clk_isp_spi1", "mout_aclk_isp1_266",
877*4882a593Smuzhiyun 			EN_IP_ISP1, 28, 0, 0),
878*4882a593Smuzhiyun 	GATE(ISP_CLK_WDT, "clk_isp_wdt", "mout_aclk_isp1_266",
879*4882a593Smuzhiyun 			EN_IP_ISP1, 31, 0, 0),
880*4882a593Smuzhiyun 	GATE(ISP_CLK_UART, "clk_isp_uart", "mout_aclk_isp1_266",
881*4882a593Smuzhiyun 			EN_IP_ISP1, 30, 0, 0),
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	GATE(ISP_SCLK_UART_EXT, "sclk_isp_uart_ext", "fin_pll",
884*4882a593Smuzhiyun 			EN_SCLK_ISP, 7, CLK_SET_RATE_PARENT, 0),
885*4882a593Smuzhiyun 	GATE(ISP_SCLK_SPI1_EXT, "sclk_isp_spi1_ext", "fin_pll",
886*4882a593Smuzhiyun 			EN_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
887*4882a593Smuzhiyun 	GATE(ISP_SCLK_SPI0_EXT, "sclk_isp_spi0_ext", "fin_pll",
888*4882a593Smuzhiyun 			EN_SCLK_ISP, 9, CLK_SET_RATE_PARENT, 0),
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun static const struct samsung_cmu_info isp_cmu __initconst = {
892*4882a593Smuzhiyun 	.mux_clks	= isp_mux_clks,
893*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(isp_mux_clks),
894*4882a593Smuzhiyun 	.div_clks	= isp_div_clks,
895*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(isp_div_clks),
896*4882a593Smuzhiyun 	.gate_clks	= isp_gate_clks,
897*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(isp_gate_clks),
898*4882a593Smuzhiyun 	.nr_clk_ids	= ISP_NR_CLK,
899*4882a593Smuzhiyun 	.clk_regs	= isp_clk_regs,
900*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(isp_clk_regs),
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun 
exynos5260_clk_isp_init(struct device_node * np)903*4882a593Smuzhiyun static void __init exynos5260_clk_isp_init(struct device_node *np)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &isp_cmu);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_isp, "samsung,exynos5260-clock-isp",
909*4882a593Smuzhiyun 		exynos5260_clk_isp_init);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* CMU_KFC */
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static const unsigned long kfc_clk_regs[] __initconst = {
915*4882a593Smuzhiyun 	KFC_PLL_LOCK,
916*4882a593Smuzhiyun 	KFC_PLL_CON0,
917*4882a593Smuzhiyun 	KFC_PLL_CON1,
918*4882a593Smuzhiyun 	KFC_PLL_FDET,
919*4882a593Smuzhiyun 	MUX_SEL_KFC0,
920*4882a593Smuzhiyun 	MUX_SEL_KFC2,
921*4882a593Smuzhiyun 	DIV_KFC,
922*4882a593Smuzhiyun 	DIV_KFC_PLL_FDET,
923*4882a593Smuzhiyun 	EN_ACLK_KFC,
924*4882a593Smuzhiyun 	EN_PCLK_KFC,
925*4882a593Smuzhiyun 	EN_SCLK_KFC,
926*4882a593Smuzhiyun 	EN_IP_KFC,
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun PNAME(mout_kfc_pll_p) = {"fin_pll", "fout_kfc_pll"};
930*4882a593Smuzhiyun PNAME(mout_kfc_p)	 = {"mout_kfc_pll", "dout_media_pll"};
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun static const struct samsung_mux_clock kfc_mux_clks[] __initconst = {
933*4882a593Smuzhiyun 	MUX(KFC_MOUT_KFC_PLL, "mout_kfc_pll", mout_kfc_pll_p,
934*4882a593Smuzhiyun 			MUX_SEL_KFC0, 0, 1),
935*4882a593Smuzhiyun 	MUX(KFC_MOUT_KFC, "mout_kfc", mout_kfc_p, MUX_SEL_KFC2, 0, 1),
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static const struct samsung_div_clock kfc_div_clks[] __initconst = {
939*4882a593Smuzhiyun 	DIV(KFC_DOUT_KFC1, "dout_kfc1", "mout_kfc", DIV_KFC, 0, 3),
940*4882a593Smuzhiyun 	DIV(KFC_DOUT_KFC2, "dout_kfc2", "dout_kfc1", DIV_KFC, 4, 3),
941*4882a593Smuzhiyun 	DIV(KFC_DOUT_KFC_ATCLK, "dout_kfc_atclk", "dout_kfc2", DIV_KFC, 8, 3),
942*4882a593Smuzhiyun 	DIV(KFC_DOUT_KFC_PCLK_DBG, "dout_kfc_pclk_dbg", "dout_kfc2",
943*4882a593Smuzhiyun 			DIV_KFC, 12, 3),
944*4882a593Smuzhiyun 	DIV(KFC_DOUT_ACLK_KFC, "dout_aclk_kfc", "dout_kfc2", DIV_KFC, 16, 3),
945*4882a593Smuzhiyun 	DIV(KFC_DOUT_PCLK_KFC, "dout_pclk_kfc", "dout_kfc2", DIV_KFC, 20, 3),
946*4882a593Smuzhiyun 	DIV(KFC_DOUT_KFC_PLL, "dout_kfc_pll", "mout_kfc", DIV_KFC, 24, 3),
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static const struct samsung_pll_clock kfc_pll_clks[] __initconst = {
950*4882a593Smuzhiyun 	PLL(pll_2550xx, KFC_FOUT_KFC_PLL, "fout_kfc_pll", "fin_pll",
951*4882a593Smuzhiyun 		KFC_PLL_LOCK, KFC_PLL_CON0,
952*4882a593Smuzhiyun 		pll2550_24mhz_tbl),
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun static const struct samsung_cmu_info kfc_cmu __initconst = {
956*4882a593Smuzhiyun 	.pll_clks	= kfc_pll_clks,
957*4882a593Smuzhiyun 	.nr_pll_clks	= ARRAY_SIZE(kfc_pll_clks),
958*4882a593Smuzhiyun 	.mux_clks	= kfc_mux_clks,
959*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(kfc_mux_clks),
960*4882a593Smuzhiyun 	.div_clks	= kfc_div_clks,
961*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(kfc_div_clks),
962*4882a593Smuzhiyun 	.nr_clk_ids	= KFC_NR_CLK,
963*4882a593Smuzhiyun 	.clk_regs	= kfc_clk_regs,
964*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(kfc_clk_regs),
965*4882a593Smuzhiyun };
966*4882a593Smuzhiyun 
exynos5260_clk_kfc_init(struct device_node * np)967*4882a593Smuzhiyun static void __init exynos5260_clk_kfc_init(struct device_node *np)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &kfc_cmu);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_kfc, "samsung,exynos5260-clock-kfc",
973*4882a593Smuzhiyun 		exynos5260_clk_kfc_init);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun /* CMU_MFC */
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun static const unsigned long mfc_clk_regs[] __initconst = {
979*4882a593Smuzhiyun 	MUX_SEL_MFC,
980*4882a593Smuzhiyun 	DIV_MFC,
981*4882a593Smuzhiyun 	EN_ACLK_MFC,
982*4882a593Smuzhiyun 	EN_ACLK_SECURE_SMMU2_MFC,
983*4882a593Smuzhiyun 	EN_PCLK_MFC,
984*4882a593Smuzhiyun 	EN_PCLK_SECURE_SMMU2_MFC,
985*4882a593Smuzhiyun 	EN_IP_MFC,
986*4882a593Smuzhiyun 	EN_IP_MFC_SECURE_SMMU2_MFC,
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun PNAME(mout_aclk_mfc_333_user_p) = {"fin_pll", "dout_aclk_mfc_333"};
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static const struct samsung_mux_clock mfc_mux_clks[] __initconst = {
992*4882a593Smuzhiyun 	MUX(MFC_MOUT_ACLK_MFC_333_USER, "mout_aclk_mfc_333_user",
993*4882a593Smuzhiyun 			mout_aclk_mfc_333_user_p,
994*4882a593Smuzhiyun 			MUX_SEL_MFC, 0, 1),
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun static const struct samsung_div_clock mfc_div_clks[] __initconst = {
998*4882a593Smuzhiyun 	DIV(MFC_DOUT_PCLK_MFC_83, "dout_pclk_mfc_83", "mout_aclk_mfc_333_user",
999*4882a593Smuzhiyun 			DIV_MFC, 0, 3),
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun static const struct samsung_gate_clock mfc_gate_clks[] __initconst = {
1003*4882a593Smuzhiyun 	GATE(MFC_CLK_MFC, "clk_mfc", "mout_aclk_mfc_333_user",
1004*4882a593Smuzhiyun 			EN_IP_MFC, 1, 0, 0),
1005*4882a593Smuzhiyun 	GATE(MFC_CLK_SMMU2_MFCM0, "clk_smmu2_mfcm0", "mout_aclk_mfc_333_user",
1006*4882a593Smuzhiyun 			EN_IP_MFC_SECURE_SMMU2_MFC, 6, 0, 0),
1007*4882a593Smuzhiyun 	GATE(MFC_CLK_SMMU2_MFCM1, "clk_smmu2_mfcm1", "mout_aclk_mfc_333_user",
1008*4882a593Smuzhiyun 			EN_IP_MFC_SECURE_SMMU2_MFC, 7, 0, 0),
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun static const struct samsung_cmu_info mfc_cmu __initconst = {
1012*4882a593Smuzhiyun 	.mux_clks	= mfc_mux_clks,
1013*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(mfc_mux_clks),
1014*4882a593Smuzhiyun 	.div_clks	= mfc_div_clks,
1015*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(mfc_div_clks),
1016*4882a593Smuzhiyun 	.gate_clks	= mfc_gate_clks,
1017*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(mfc_gate_clks),
1018*4882a593Smuzhiyun 	.nr_clk_ids	= MFC_NR_CLK,
1019*4882a593Smuzhiyun 	.clk_regs	= mfc_clk_regs,
1020*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(mfc_clk_regs),
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun 
exynos5260_clk_mfc_init(struct device_node * np)1023*4882a593Smuzhiyun static void __init exynos5260_clk_mfc_init(struct device_node *np)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &mfc_cmu);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_mfc, "samsung,exynos5260-clock-mfc",
1029*4882a593Smuzhiyun 		exynos5260_clk_mfc_init);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun /* CMU_MIF */
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static const unsigned long mif_clk_regs[] __initconst = {
1035*4882a593Smuzhiyun 	MEM_PLL_LOCK,
1036*4882a593Smuzhiyun 	BUS_PLL_LOCK,
1037*4882a593Smuzhiyun 	MEDIA_PLL_LOCK,
1038*4882a593Smuzhiyun 	MEM_PLL_CON0,
1039*4882a593Smuzhiyun 	MEM_PLL_CON1,
1040*4882a593Smuzhiyun 	MEM_PLL_FDET,
1041*4882a593Smuzhiyun 	BUS_PLL_CON0,
1042*4882a593Smuzhiyun 	BUS_PLL_CON1,
1043*4882a593Smuzhiyun 	BUS_PLL_FDET,
1044*4882a593Smuzhiyun 	MEDIA_PLL_CON0,
1045*4882a593Smuzhiyun 	MEDIA_PLL_CON1,
1046*4882a593Smuzhiyun 	MEDIA_PLL_FDET,
1047*4882a593Smuzhiyun 	MUX_SEL_MIF,
1048*4882a593Smuzhiyun 	DIV_MIF,
1049*4882a593Smuzhiyun 	DIV_MIF_PLL_FDET,
1050*4882a593Smuzhiyun 	EN_ACLK_MIF,
1051*4882a593Smuzhiyun 	EN_ACLK_MIF_SECURE_DREX1_TZ,
1052*4882a593Smuzhiyun 	EN_ACLK_MIF_SECURE_DREX0_TZ,
1053*4882a593Smuzhiyun 	EN_ACLK_MIF_SECURE_INTMEM,
1054*4882a593Smuzhiyun 	EN_PCLK_MIF,
1055*4882a593Smuzhiyun 	EN_PCLK_MIF_SECURE_MONOCNT,
1056*4882a593Smuzhiyun 	EN_PCLK_MIF_SECURE_RTC_APBIF,
1057*4882a593Smuzhiyun 	EN_PCLK_MIF_SECURE_DREX1_TZ,
1058*4882a593Smuzhiyun 	EN_PCLK_MIF_SECURE_DREX0_TZ,
1059*4882a593Smuzhiyun 	EN_SCLK_MIF,
1060*4882a593Smuzhiyun 	EN_IP_MIF,
1061*4882a593Smuzhiyun 	EN_IP_MIF_SECURE_MONOCNT,
1062*4882a593Smuzhiyun 	EN_IP_MIF_SECURE_RTC_APBIF,
1063*4882a593Smuzhiyun 	EN_IP_MIF_SECURE_DREX1_TZ,
1064*4882a593Smuzhiyun 	EN_IP_MIF_SECURE_DREX0_TZ,
1065*4882a593Smuzhiyun 	EN_IP_MIF_SECURE_INTEMEM,
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun PNAME(mout_mem_pll_p) = {"fin_pll", "fout_mem_pll"};
1069*4882a593Smuzhiyun PNAME(mout_bus_pll_p) = {"fin_pll", "fout_bus_pll"};
1070*4882a593Smuzhiyun PNAME(mout_media_pll_p) = {"fin_pll", "fout_media_pll"};
1071*4882a593Smuzhiyun PNAME(mout_mif_drex_p) = {"dout_mem_pll", "dout_bus_pll"};
1072*4882a593Smuzhiyun PNAME(mout_mif_drex2x_p) = {"dout_mem_pll", "dout_bus_pll"};
1073*4882a593Smuzhiyun PNAME(mout_clkm_phy_p) = {"mout_mif_drex", "dout_media_pll"};
1074*4882a593Smuzhiyun PNAME(mout_clk2x_phy_p) = {"mout_mif_drex2x", "dout_media_pll"};
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun static const struct samsung_mux_clock mif_mux_clks[] __initconst = {
1077*4882a593Smuzhiyun 	MUX(MIF_MOUT_MEM_PLL, "mout_mem_pll", mout_mem_pll_p,
1078*4882a593Smuzhiyun 			MUX_SEL_MIF, 0, 1),
1079*4882a593Smuzhiyun 	MUX(MIF_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p,
1080*4882a593Smuzhiyun 			MUX_SEL_MIF, 4, 1),
1081*4882a593Smuzhiyun 	MUX(MIF_MOUT_MEDIA_PLL, "mout_media_pll", mout_media_pll_p,
1082*4882a593Smuzhiyun 			MUX_SEL_MIF, 8, 1),
1083*4882a593Smuzhiyun 	MUX(MIF_MOUT_MIF_DREX, "mout_mif_drex", mout_mif_drex_p,
1084*4882a593Smuzhiyun 			MUX_SEL_MIF, 12, 1),
1085*4882a593Smuzhiyun 	MUX(MIF_MOUT_CLKM_PHY, "mout_clkm_phy", mout_clkm_phy_p,
1086*4882a593Smuzhiyun 			MUX_SEL_MIF, 16, 1),
1087*4882a593Smuzhiyun 	MUX(MIF_MOUT_MIF_DREX2X, "mout_mif_drex2x", mout_mif_drex2x_p,
1088*4882a593Smuzhiyun 			MUX_SEL_MIF, 20, 1),
1089*4882a593Smuzhiyun 	MUX(MIF_MOUT_CLK2X_PHY, "mout_clk2x_phy", mout_clk2x_phy_p,
1090*4882a593Smuzhiyun 			MUX_SEL_MIF, 24, 1),
1091*4882a593Smuzhiyun };
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun static const struct samsung_div_clock mif_div_clks[] __initconst = {
1094*4882a593Smuzhiyun 	DIV(MIF_DOUT_MEDIA_PLL, "dout_media_pll", "mout_media_pll",
1095*4882a593Smuzhiyun 			DIV_MIF, 0, 3),
1096*4882a593Smuzhiyun 	DIV(MIF_DOUT_MEM_PLL, "dout_mem_pll", "mout_mem_pll",
1097*4882a593Smuzhiyun 			DIV_MIF, 4, 3),
1098*4882a593Smuzhiyun 	DIV(MIF_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll",
1099*4882a593Smuzhiyun 			DIV_MIF, 8, 3),
1100*4882a593Smuzhiyun 	DIV(MIF_DOUT_CLKM_PHY, "dout_clkm_phy", "mout_clkm_phy",
1101*4882a593Smuzhiyun 			DIV_MIF, 12, 3),
1102*4882a593Smuzhiyun 	DIV(MIF_DOUT_CLK2X_PHY, "dout_clk2x_phy", "mout_clk2x_phy",
1103*4882a593Smuzhiyun 			DIV_MIF, 16, 4),
1104*4882a593Smuzhiyun 	DIV(MIF_DOUT_ACLK_MIF_466, "dout_aclk_mif_466", "dout_clk2x_phy",
1105*4882a593Smuzhiyun 			DIV_MIF, 20, 3),
1106*4882a593Smuzhiyun 	DIV(MIF_DOUT_ACLK_BUS_200, "dout_aclk_bus_200", "dout_bus_pll",
1107*4882a593Smuzhiyun 			DIV_MIF, 24, 3),
1108*4882a593Smuzhiyun 	DIV(MIF_DOUT_ACLK_BUS_100, "dout_aclk_bus_100", "dout_bus_pll",
1109*4882a593Smuzhiyun 			DIV_MIF, 28, 4),
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static const struct samsung_gate_clock mif_gate_clks[] __initconst = {
1113*4882a593Smuzhiyun 	GATE(MIF_CLK_LPDDR3PHY_WRAP0, "clk_lpddr3phy_wrap0", "dout_clk2x_phy",
1114*4882a593Smuzhiyun 			EN_IP_MIF, 12, CLK_IGNORE_UNUSED, 0),
1115*4882a593Smuzhiyun 	GATE(MIF_CLK_LPDDR3PHY_WRAP1, "clk_lpddr3phy_wrap1", "dout_clk2x_phy",
1116*4882a593Smuzhiyun 			EN_IP_MIF, 13, CLK_IGNORE_UNUSED, 0),
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	GATE(MIF_CLK_MONOCNT, "clk_monocnt", "dout_aclk_bus_100",
1119*4882a593Smuzhiyun 			EN_IP_MIF_SECURE_MONOCNT, 22,
1120*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, 0),
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	GATE(MIF_CLK_MIF_RTC, "clk_mif_rtc", "dout_aclk_bus_100",
1123*4882a593Smuzhiyun 			EN_IP_MIF_SECURE_RTC_APBIF, 23,
1124*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, 0),
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	GATE(MIF_CLK_DREX1, "clk_drex1", "dout_aclk_mif_466",
1127*4882a593Smuzhiyun 			EN_IP_MIF_SECURE_DREX1_TZ, 9,
1128*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, 0),
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	GATE(MIF_CLK_DREX0, "clk_drex0", "dout_aclk_mif_466",
1131*4882a593Smuzhiyun 			EN_IP_MIF_SECURE_DREX0_TZ, 9,
1132*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, 0),
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	GATE(MIF_CLK_INTMEM, "clk_intmem", "dout_aclk_bus_200",
1135*4882a593Smuzhiyun 			EN_IP_MIF_SECURE_INTEMEM, 11,
1136*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, 0),
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	GATE(MIF_SCLK_LPDDR3PHY_WRAP_U0, "sclk_lpddr3phy_wrap_u0",
1139*4882a593Smuzhiyun 			"dout_clkm_phy", EN_SCLK_MIF, 0,
1140*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1141*4882a593Smuzhiyun 	GATE(MIF_SCLK_LPDDR3PHY_WRAP_U1, "sclk_lpddr3phy_wrap_u1",
1142*4882a593Smuzhiyun 			"dout_clkm_phy", EN_SCLK_MIF, 1,
1143*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun static const struct samsung_pll_clock mif_pll_clks[] __initconst = {
1147*4882a593Smuzhiyun 	PLL(pll_2550xx, MIF_FOUT_MEM_PLL, "fout_mem_pll", "fin_pll",
1148*4882a593Smuzhiyun 		MEM_PLL_LOCK, MEM_PLL_CON0,
1149*4882a593Smuzhiyun 		pll2550_24mhz_tbl),
1150*4882a593Smuzhiyun 	PLL(pll_2550xx, MIF_FOUT_BUS_PLL, "fout_bus_pll", "fin_pll",
1151*4882a593Smuzhiyun 		BUS_PLL_LOCK, BUS_PLL_CON0,
1152*4882a593Smuzhiyun 		pll2550_24mhz_tbl),
1153*4882a593Smuzhiyun 	PLL(pll_2550xx, MIF_FOUT_MEDIA_PLL, "fout_media_pll", "fin_pll",
1154*4882a593Smuzhiyun 		MEDIA_PLL_LOCK, MEDIA_PLL_CON0,
1155*4882a593Smuzhiyun 		pll2550_24mhz_tbl),
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun static const struct samsung_cmu_info mif_cmu __initconst = {
1159*4882a593Smuzhiyun 	.pll_clks	= mif_pll_clks,
1160*4882a593Smuzhiyun 	.nr_pll_clks	= ARRAY_SIZE(mif_pll_clks),
1161*4882a593Smuzhiyun 	.mux_clks	= mif_mux_clks,
1162*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(mif_mux_clks),
1163*4882a593Smuzhiyun 	.div_clks	= mif_div_clks,
1164*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(mif_div_clks),
1165*4882a593Smuzhiyun 	.gate_clks	= mif_gate_clks,
1166*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(mif_gate_clks),
1167*4882a593Smuzhiyun 	.nr_clk_ids	= MIF_NR_CLK,
1168*4882a593Smuzhiyun 	.clk_regs	= mif_clk_regs,
1169*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(mif_clk_regs),
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun 
exynos5260_clk_mif_init(struct device_node * np)1172*4882a593Smuzhiyun static void __init exynos5260_clk_mif_init(struct device_node *np)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &mif_cmu);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_mif, "samsung,exynos5260-clock-mif",
1178*4882a593Smuzhiyun 		exynos5260_clk_mif_init);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun /* CMU_PERI */
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun static const unsigned long peri_clk_regs[] __initconst = {
1184*4882a593Smuzhiyun 	MUX_SEL_PERI,
1185*4882a593Smuzhiyun 	MUX_SEL_PERI1,
1186*4882a593Smuzhiyun 	DIV_PERI,
1187*4882a593Smuzhiyun 	EN_PCLK_PERI0,
1188*4882a593Smuzhiyun 	EN_PCLK_PERI1,
1189*4882a593Smuzhiyun 	EN_PCLK_PERI2,
1190*4882a593Smuzhiyun 	EN_PCLK_PERI3,
1191*4882a593Smuzhiyun 	EN_PCLK_PERI_SECURE_CHIPID,
1192*4882a593Smuzhiyun 	EN_PCLK_PERI_SECURE_PROVKEY0,
1193*4882a593Smuzhiyun 	EN_PCLK_PERI_SECURE_PROVKEY1,
1194*4882a593Smuzhiyun 	EN_PCLK_PERI_SECURE_SECKEY,
1195*4882a593Smuzhiyun 	EN_PCLK_PERI_SECURE_ANTIRBKCNT,
1196*4882a593Smuzhiyun 	EN_PCLK_PERI_SECURE_TOP_RTC,
1197*4882a593Smuzhiyun 	EN_PCLK_PERI_SECURE_TZPC,
1198*4882a593Smuzhiyun 	EN_SCLK_PERI,
1199*4882a593Smuzhiyun 	EN_SCLK_PERI_SECURE_TOP_RTC,
1200*4882a593Smuzhiyun 	EN_IP_PERI0,
1201*4882a593Smuzhiyun 	EN_IP_PERI1,
1202*4882a593Smuzhiyun 	EN_IP_PERI2,
1203*4882a593Smuzhiyun 	EN_IP_PERI_SECURE_CHIPID,
1204*4882a593Smuzhiyun 	EN_IP_PERI_SECURE_PROVKEY0,
1205*4882a593Smuzhiyun 	EN_IP_PERI_SECURE_PROVKEY1,
1206*4882a593Smuzhiyun 	EN_IP_PERI_SECURE_SECKEY,
1207*4882a593Smuzhiyun 	EN_IP_PERI_SECURE_ANTIRBKCNT,
1208*4882a593Smuzhiyun 	EN_IP_PERI_SECURE_TOP_RTC,
1209*4882a593Smuzhiyun 	EN_IP_PERI_SECURE_TZPC,
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun PNAME(mout_sclk_pcm_p) = {"ioclk_pcm_extclk", "fin_pll", "dout_aclk_peri_aud",
1213*4882a593Smuzhiyun 			"phyclk_hdmi_phy_ref_cko"};
1214*4882a593Smuzhiyun PNAME(mout_sclk_i2scod_p) = {"ioclk_i2s_cdclk", "fin_pll", "dout_aclk_peri_aud",
1215*4882a593Smuzhiyun 			"phyclk_hdmi_phy_ref_cko"};
1216*4882a593Smuzhiyun PNAME(mout_sclk_spdif_p) = {"ioclk_spdif_extclk", "fin_pll",
1217*4882a593Smuzhiyun 			"dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun static const struct samsung_mux_clock peri_mux_clks[] __initconst = {
1220*4882a593Smuzhiyun 	MUX(PERI_MOUT_SCLK_PCM, "mout_sclk_pcm", mout_sclk_pcm_p,
1221*4882a593Smuzhiyun 			MUX_SEL_PERI1, 4, 2),
1222*4882a593Smuzhiyun 	MUX(PERI_MOUT_SCLK_I2SCOD, "mout_sclk_i2scod", mout_sclk_i2scod_p,
1223*4882a593Smuzhiyun 			MUX_SEL_PERI1, 12, 2),
1224*4882a593Smuzhiyun 	MUX(PERI_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
1225*4882a593Smuzhiyun 			MUX_SEL_PERI1, 20, 2),
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun static const struct samsung_div_clock peri_div_clks[] __initconst = {
1229*4882a593Smuzhiyun 	DIV(PERI_DOUT_PCM, "dout_pcm", "mout_sclk_pcm", DIV_PERI, 0, 8),
1230*4882a593Smuzhiyun 	DIV(PERI_DOUT_I2S, "dout_i2s", "mout_sclk_i2scod", DIV_PERI, 8, 6),
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun static const struct samsung_gate_clock peri_gate_clks[] __initconst = {
1234*4882a593Smuzhiyun 	GATE(PERI_SCLK_PCM1, "sclk_pcm1", "dout_pcm", EN_SCLK_PERI, 0,
1235*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
1236*4882a593Smuzhiyun 	GATE(PERI_SCLK_I2S, "sclk_i2s", "dout_i2s", EN_SCLK_PERI, 1,
1237*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
1238*4882a593Smuzhiyun 	GATE(PERI_SCLK_SPDIF, "sclk_spdif", "dout_sclk_peri_spi0_b",
1239*4882a593Smuzhiyun 			EN_SCLK_PERI, 2, CLK_SET_RATE_PARENT, 0),
1240*4882a593Smuzhiyun 	GATE(PERI_SCLK_SPI0, "sclk_spi0", "dout_sclk_peri_spi0_b",
1241*4882a593Smuzhiyun 			EN_SCLK_PERI, 7, CLK_SET_RATE_PARENT, 0),
1242*4882a593Smuzhiyun 	GATE(PERI_SCLK_SPI1, "sclk_spi1", "dout_sclk_peri_spi1_b",
1243*4882a593Smuzhiyun 			EN_SCLK_PERI, 8, CLK_SET_RATE_PARENT, 0),
1244*4882a593Smuzhiyun 	GATE(PERI_SCLK_SPI2, "sclk_spi2", "dout_sclk_peri_spi2_b",
1245*4882a593Smuzhiyun 			EN_SCLK_PERI, 9, CLK_SET_RATE_PARENT, 0),
1246*4882a593Smuzhiyun 	GATE(PERI_SCLK_UART0, "sclk_uart0", "dout_sclk_peri_uart0",
1247*4882a593Smuzhiyun 			EN_SCLK_PERI, 10, CLK_SET_RATE_PARENT, 0),
1248*4882a593Smuzhiyun 	GATE(PERI_SCLK_UART1, "sclk_uart1", "dout_sclk_peri_uart1",
1249*4882a593Smuzhiyun 			EN_SCLK_PERI, 11, CLK_SET_RATE_PARENT, 0),
1250*4882a593Smuzhiyun 	GATE(PERI_SCLK_UART2, "sclk_uart2", "dout_sclk_peri_uart2",
1251*4882a593Smuzhiyun 			EN_SCLK_PERI, 12, CLK_SET_RATE_PARENT, 0),
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	GATE(PERI_CLK_ABB, "clk_abb", "dout_aclk_peri_66",
1254*4882a593Smuzhiyun 		EN_IP_PERI0, 1, 0, 0),
1255*4882a593Smuzhiyun 	GATE(PERI_CLK_EFUSE_WRITER, "clk_efuse_writer", "dout_aclk_peri_66",
1256*4882a593Smuzhiyun 		EN_IP_PERI0, 5, 0, 0),
1257*4882a593Smuzhiyun 	GATE(PERI_CLK_HDMICEC, "clk_hdmicec", "dout_aclk_peri_66",
1258*4882a593Smuzhiyun 		EN_IP_PERI0, 6, 0, 0),
1259*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C10, "clk_i2c10", "dout_aclk_peri_66",
1260*4882a593Smuzhiyun 		EN_IP_PERI0, 7, 0, 0),
1261*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C11, "clk_i2c11", "dout_aclk_peri_66",
1262*4882a593Smuzhiyun 		EN_IP_PERI0, 8, 0, 0),
1263*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C8, "clk_i2c8", "dout_aclk_peri_66",
1264*4882a593Smuzhiyun 		EN_IP_PERI0, 9, 0, 0),
1265*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C9, "clk_i2c9", "dout_aclk_peri_66",
1266*4882a593Smuzhiyun 		EN_IP_PERI0, 10, 0, 0),
1267*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C4, "clk_i2c4", "dout_aclk_peri_66",
1268*4882a593Smuzhiyun 		EN_IP_PERI0, 11, 0, 0),
1269*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C5, "clk_i2c5", "dout_aclk_peri_66",
1270*4882a593Smuzhiyun 		EN_IP_PERI0, 12, 0, 0),
1271*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C6, "clk_i2c6", "dout_aclk_peri_66",
1272*4882a593Smuzhiyun 		EN_IP_PERI0, 13, 0, 0),
1273*4882a593Smuzhiyun 	GATE(PERI_CLK_I2C7, "clk_i2c7", "dout_aclk_peri_66",
1274*4882a593Smuzhiyun 		EN_IP_PERI0, 14, 0, 0),
1275*4882a593Smuzhiyun 	GATE(PERI_CLK_I2CHDMI, "clk_i2chdmi", "dout_aclk_peri_66",
1276*4882a593Smuzhiyun 		EN_IP_PERI0, 15, 0, 0),
1277*4882a593Smuzhiyun 	GATE(PERI_CLK_I2S, "clk_peri_i2s", "dout_aclk_peri_66",
1278*4882a593Smuzhiyun 		EN_IP_PERI0, 16, 0, 0),
1279*4882a593Smuzhiyun 	GATE(PERI_CLK_MCT, "clk_mct", "dout_aclk_peri_66",
1280*4882a593Smuzhiyun 		EN_IP_PERI0, 17, 0, 0),
1281*4882a593Smuzhiyun 	GATE(PERI_CLK_PCM, "clk_peri_pcm", "dout_aclk_peri_66",
1282*4882a593Smuzhiyun 		EN_IP_PERI0, 18, 0, 0),
1283*4882a593Smuzhiyun 	GATE(PERI_CLK_HSIC0, "clk_hsic0", "dout_aclk_peri_66",
1284*4882a593Smuzhiyun 		EN_IP_PERI0, 20, 0, 0),
1285*4882a593Smuzhiyun 	GATE(PERI_CLK_HSIC1, "clk_hsic1", "dout_aclk_peri_66",
1286*4882a593Smuzhiyun 		EN_IP_PERI0, 21, 0, 0),
1287*4882a593Smuzhiyun 	GATE(PERI_CLK_HSIC2, "clk_hsic2", "dout_aclk_peri_66",
1288*4882a593Smuzhiyun 		EN_IP_PERI0, 22, 0, 0),
1289*4882a593Smuzhiyun 	GATE(PERI_CLK_HSIC3, "clk_hsic3", "dout_aclk_peri_66",
1290*4882a593Smuzhiyun 		EN_IP_PERI0, 23, 0, 0),
1291*4882a593Smuzhiyun 	GATE(PERI_CLK_WDT_EGL, "clk_wdt_egl", "dout_aclk_peri_66",
1292*4882a593Smuzhiyun 		EN_IP_PERI0, 24, 0, 0),
1293*4882a593Smuzhiyun 	GATE(PERI_CLK_WDT_KFC, "clk_wdt_kfc", "dout_aclk_peri_66",
1294*4882a593Smuzhiyun 		EN_IP_PERI0, 25, 0, 0),
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	GATE(PERI_CLK_UART4, "clk_uart4", "dout_aclk_peri_66",
1297*4882a593Smuzhiyun 		EN_IP_PERI2, 0, 0, 0),
1298*4882a593Smuzhiyun 	GATE(PERI_CLK_PWM, "clk_pwm", "dout_aclk_peri_66",
1299*4882a593Smuzhiyun 		EN_IP_PERI2, 3, 0, 0),
1300*4882a593Smuzhiyun 	GATE(PERI_CLK_SPDIF, "clk_spdif", "dout_aclk_peri_66",
1301*4882a593Smuzhiyun 		EN_IP_PERI2, 6, 0, 0),
1302*4882a593Smuzhiyun 	GATE(PERI_CLK_SPI0, "clk_spi0", "dout_aclk_peri_66",
1303*4882a593Smuzhiyun 		EN_IP_PERI2, 7, 0, 0),
1304*4882a593Smuzhiyun 	GATE(PERI_CLK_SPI1, "clk_spi1", "dout_aclk_peri_66",
1305*4882a593Smuzhiyun 		EN_IP_PERI2, 8, 0, 0),
1306*4882a593Smuzhiyun 	GATE(PERI_CLK_SPI2, "clk_spi2", "dout_aclk_peri_66",
1307*4882a593Smuzhiyun 		EN_IP_PERI2, 9, 0, 0),
1308*4882a593Smuzhiyun 	GATE(PERI_CLK_TMU0, "clk_tmu0", "dout_aclk_peri_66",
1309*4882a593Smuzhiyun 		EN_IP_PERI2, 10, 0, 0),
1310*4882a593Smuzhiyun 	GATE(PERI_CLK_TMU1, "clk_tmu1", "dout_aclk_peri_66",
1311*4882a593Smuzhiyun 		EN_IP_PERI2, 11, 0, 0),
1312*4882a593Smuzhiyun 	GATE(PERI_CLK_TMU2, "clk_tmu2", "dout_aclk_peri_66",
1313*4882a593Smuzhiyun 		EN_IP_PERI2, 12, 0, 0),
1314*4882a593Smuzhiyun 	GATE(PERI_CLK_TMU3, "clk_tmu3", "dout_aclk_peri_66",
1315*4882a593Smuzhiyun 		EN_IP_PERI2, 13, 0, 0),
1316*4882a593Smuzhiyun 	GATE(PERI_CLK_TMU4, "clk_tmu4", "dout_aclk_peri_66",
1317*4882a593Smuzhiyun 		EN_IP_PERI2, 14, 0, 0),
1318*4882a593Smuzhiyun 	GATE(PERI_CLK_ADC, "clk_adc", "dout_aclk_peri_66",
1319*4882a593Smuzhiyun 		EN_IP_PERI2, 18, 0, 0),
1320*4882a593Smuzhiyun 	GATE(PERI_CLK_UART0, "clk_uart0", "dout_aclk_peri_66",
1321*4882a593Smuzhiyun 		EN_IP_PERI2, 19, 0, 0),
1322*4882a593Smuzhiyun 	GATE(PERI_CLK_UART1, "clk_uart1", "dout_aclk_peri_66",
1323*4882a593Smuzhiyun 		EN_IP_PERI2, 20, 0, 0),
1324*4882a593Smuzhiyun 	GATE(PERI_CLK_UART2, "clk_uart2", "dout_aclk_peri_66",
1325*4882a593Smuzhiyun 		EN_IP_PERI2, 21, 0, 0),
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	GATE(PERI_CLK_CHIPID, "clk_chipid", "dout_aclk_peri_66",
1328*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_CHIPID, 2, 0, 0),
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	GATE(PERI_CLK_PROVKEY0, "clk_provkey0", "dout_aclk_peri_66",
1331*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_PROVKEY0, 1, 0, 0),
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	GATE(PERI_CLK_PROVKEY1, "clk_provkey1", "dout_aclk_peri_66",
1334*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_PROVKEY1, 2, 0, 0),
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	GATE(PERI_CLK_SECKEY, "clk_seckey", "dout_aclk_peri_66",
1337*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_SECKEY, 5, 0, 0),
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	GATE(PERI_CLK_TOP_RTC, "clk_top_rtc", "dout_aclk_peri_66",
1340*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TOP_RTC, 5, 0, 0),
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC0, "clk_tzpc0", "dout_aclk_peri_66",
1343*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 10, 0, 0),
1344*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC1, "clk_tzpc1", "dout_aclk_peri_66",
1345*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 11, 0, 0),
1346*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC2, "clk_tzpc2", "dout_aclk_peri_66",
1347*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 12, 0, 0),
1348*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC3, "clk_tzpc3", "dout_aclk_peri_66",
1349*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 13, 0, 0),
1350*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC4, "clk_tzpc4", "dout_aclk_peri_66",
1351*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 14, 0, 0),
1352*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC5, "clk_tzpc5", "dout_aclk_peri_66",
1353*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 15, 0, 0),
1354*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC6, "clk_tzpc6", "dout_aclk_peri_66",
1355*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 16, 0, 0),
1356*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC7, "clk_tzpc7", "dout_aclk_peri_66",
1357*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 17, 0, 0),
1358*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC8, "clk_tzpc8", "dout_aclk_peri_66",
1359*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 18, 0, 0),
1360*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC9, "clk_tzpc9", "dout_aclk_peri_66",
1361*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 19, 0, 0),
1362*4882a593Smuzhiyun 	GATE(PERI_CLK_TZPC10, "clk_tzpc10", "dout_aclk_peri_66",
1363*4882a593Smuzhiyun 		EN_IP_PERI_SECURE_TZPC, 20, 0, 0),
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun static const struct samsung_cmu_info peri_cmu __initconst = {
1367*4882a593Smuzhiyun 	.mux_clks	= peri_mux_clks,
1368*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(peri_mux_clks),
1369*4882a593Smuzhiyun 	.div_clks	= peri_div_clks,
1370*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(peri_div_clks),
1371*4882a593Smuzhiyun 	.gate_clks	= peri_gate_clks,
1372*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(peri_gate_clks),
1373*4882a593Smuzhiyun 	.nr_clk_ids	= PERI_NR_CLK,
1374*4882a593Smuzhiyun 	.clk_regs	= peri_clk_regs,
1375*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(peri_clk_regs),
1376*4882a593Smuzhiyun };
1377*4882a593Smuzhiyun 
exynos5260_clk_peri_init(struct device_node * np)1378*4882a593Smuzhiyun static void __init exynos5260_clk_peri_init(struct device_node *np)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &peri_cmu);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_peri, "samsung,exynos5260-clock-peri",
1384*4882a593Smuzhiyun 		exynos5260_clk_peri_init);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun /* CMU_TOP */
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun static const unsigned long top_clk_regs[] __initconst = {
1390*4882a593Smuzhiyun 	DISP_PLL_LOCK,
1391*4882a593Smuzhiyun 	AUD_PLL_LOCK,
1392*4882a593Smuzhiyun 	DISP_PLL_CON0,
1393*4882a593Smuzhiyun 	DISP_PLL_CON1,
1394*4882a593Smuzhiyun 	DISP_PLL_FDET,
1395*4882a593Smuzhiyun 	AUD_PLL_CON0,
1396*4882a593Smuzhiyun 	AUD_PLL_CON1,
1397*4882a593Smuzhiyun 	AUD_PLL_CON2,
1398*4882a593Smuzhiyun 	AUD_PLL_FDET,
1399*4882a593Smuzhiyun 	MUX_SEL_TOP_PLL0,
1400*4882a593Smuzhiyun 	MUX_SEL_TOP_MFC,
1401*4882a593Smuzhiyun 	MUX_SEL_TOP_G2D,
1402*4882a593Smuzhiyun 	MUX_SEL_TOP_GSCL,
1403*4882a593Smuzhiyun 	MUX_SEL_TOP_ISP10,
1404*4882a593Smuzhiyun 	MUX_SEL_TOP_ISP11,
1405*4882a593Smuzhiyun 	MUX_SEL_TOP_DISP0,
1406*4882a593Smuzhiyun 	MUX_SEL_TOP_DISP1,
1407*4882a593Smuzhiyun 	MUX_SEL_TOP_BUS,
1408*4882a593Smuzhiyun 	MUX_SEL_TOP_PERI0,
1409*4882a593Smuzhiyun 	MUX_SEL_TOP_PERI1,
1410*4882a593Smuzhiyun 	MUX_SEL_TOP_FSYS,
1411*4882a593Smuzhiyun 	DIV_TOP_G2D_MFC,
1412*4882a593Smuzhiyun 	DIV_TOP_GSCL_ISP0,
1413*4882a593Smuzhiyun 	DIV_TOP_ISP10,
1414*4882a593Smuzhiyun 	DIV_TOP_ISP11,
1415*4882a593Smuzhiyun 	DIV_TOP_DISP,
1416*4882a593Smuzhiyun 	DIV_TOP_BUS,
1417*4882a593Smuzhiyun 	DIV_TOP_PERI0,
1418*4882a593Smuzhiyun 	DIV_TOP_PERI1,
1419*4882a593Smuzhiyun 	DIV_TOP_PERI2,
1420*4882a593Smuzhiyun 	DIV_TOP_FSYS0,
1421*4882a593Smuzhiyun 	DIV_TOP_FSYS1,
1422*4882a593Smuzhiyun 	DIV_TOP_HPM,
1423*4882a593Smuzhiyun 	DIV_TOP_PLL_FDET,
1424*4882a593Smuzhiyun 	EN_ACLK_TOP,
1425*4882a593Smuzhiyun 	EN_SCLK_TOP,
1426*4882a593Smuzhiyun 	EN_IP_TOP,
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun /* fixed rate clocks generated inside the soc */
1430*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock fixed_rate_clks[] __initconst = {
1431*4882a593Smuzhiyun 	FRATE(PHYCLK_DPTX_PHY_CH3_TXD_CLK, "phyclk_dptx_phy_ch3_txd_clk", NULL,
1432*4882a593Smuzhiyun 			0, 270000000),
1433*4882a593Smuzhiyun 	FRATE(PHYCLK_DPTX_PHY_CH2_TXD_CLK, "phyclk_dptx_phy_ch2_txd_clk", NULL,
1434*4882a593Smuzhiyun 			0, 270000000),
1435*4882a593Smuzhiyun 	FRATE(PHYCLK_DPTX_PHY_CH1_TXD_CLK, "phyclk_dptx_phy_ch1_txd_clk", NULL,
1436*4882a593Smuzhiyun 			0, 270000000),
1437*4882a593Smuzhiyun 	FRATE(PHYCLK_DPTX_PHY_CH0_TXD_CLK, "phyclk_dptx_phy_ch0_txd_clk", NULL,
1438*4882a593Smuzhiyun 			0, 270000000),
1439*4882a593Smuzhiyun 	FRATE(phyclk_hdmi_phy_tmds_clko, "phyclk_hdmi_phy_tmds_clko", NULL,
1440*4882a593Smuzhiyun 			0, 250000000),
1441*4882a593Smuzhiyun 	FRATE(PHYCLK_HDMI_PHY_PIXEL_CLKO, "phyclk_hdmi_phy_pixel_clko", NULL,
1442*4882a593Smuzhiyun 			0, 1660000000),
1443*4882a593Smuzhiyun 	FRATE(PHYCLK_HDMI_LINK_O_TMDS_CLKHI, "phyclk_hdmi_link_o_tmds_clkhi",
1444*4882a593Smuzhiyun 			NULL, 0, 125000000),
1445*4882a593Smuzhiyun 	FRATE(PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS,
1446*4882a593Smuzhiyun 			"phyclk_mipi_dphy_4l_m_txbyte_clkhs" , NULL,
1447*4882a593Smuzhiyun 			0, 187500000),
1448*4882a593Smuzhiyun 	FRATE(PHYCLK_DPTX_PHY_O_REF_CLK_24M, "phyclk_dptx_phy_o_ref_clk_24m",
1449*4882a593Smuzhiyun 			NULL, 0, 24000000),
1450*4882a593Smuzhiyun 	FRATE(PHYCLK_DPTX_PHY_CLK_DIV2, "phyclk_dptx_phy_clk_div2", NULL,
1451*4882a593Smuzhiyun 			0, 135000000),
1452*4882a593Smuzhiyun 	FRATE(PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0,
1453*4882a593Smuzhiyun 			"phyclk_mipi_dphy_4l_m_rxclkesc0", NULL, 0, 20000000),
1454*4882a593Smuzhiyun 	FRATE(PHYCLK_USBHOST20_PHY_PHYCLOCK, "phyclk_usbhost20_phy_phyclock",
1455*4882a593Smuzhiyun 			NULL, 0, 60000000),
1456*4882a593Smuzhiyun 	FRATE(PHYCLK_USBHOST20_PHY_FREECLK, "phyclk_usbhost20_phy_freeclk",
1457*4882a593Smuzhiyun 			NULL, 0, 60000000),
1458*4882a593Smuzhiyun 	FRATE(PHYCLK_USBHOST20_PHY_CLK48MOHCI,
1459*4882a593Smuzhiyun 			"phyclk_usbhost20_phy_clk48mohci", NULL, 0, 48000000),
1460*4882a593Smuzhiyun 	FRATE(PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
1461*4882a593Smuzhiyun 			"phyclk_usbdrd30_udrd30_pipe_pclk", NULL, 0, 125000000),
1462*4882a593Smuzhiyun 	FRATE(PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
1463*4882a593Smuzhiyun 			"phyclk_usbdrd30_udrd30_phyclock", NULL, 0, 60000000),
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun PNAME(mout_memtop_pll_user_p) = {"fin_pll", "dout_mem_pll"};
1467*4882a593Smuzhiyun PNAME(mout_bustop_pll_user_p) = {"fin_pll", "dout_bus_pll"};
1468*4882a593Smuzhiyun PNAME(mout_mediatop_pll_user_p) = {"fin_pll", "dout_media_pll"};
1469*4882a593Smuzhiyun PNAME(mout_audtop_pll_user_p) = {"fin_pll", "mout_aud_pll"};
1470*4882a593Smuzhiyun PNAME(mout_aud_pll_p) = {"fin_pll", "fout_aud_pll"};
1471*4882a593Smuzhiyun PNAME(mout_disp_pll_p) = {"fin_pll", "fout_disp_pll"};
1472*4882a593Smuzhiyun PNAME(mout_mfc_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1473*4882a593Smuzhiyun PNAME(mout_aclk_mfc_333_p) = {"mout_mediatop_pll_user", "mout_mfc_bustop_333"};
1474*4882a593Smuzhiyun PNAME(mout_g2d_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1475*4882a593Smuzhiyun PNAME(mout_aclk_g2d_333_p) = {"mout_mediatop_pll_user", "mout_g2d_bustop_333"};
1476*4882a593Smuzhiyun PNAME(mout_gscl_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1477*4882a593Smuzhiyun PNAME(mout_aclk_gscl_333_p) = {"mout_mediatop_pll_user",
1478*4882a593Smuzhiyun 			"mout_gscl_bustop_333"};
1479*4882a593Smuzhiyun PNAME(mout_m2m_mediatop_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
1480*4882a593Smuzhiyun PNAME(mout_aclk_gscl_400_p) = {"mout_bustop_pll_user",
1481*4882a593Smuzhiyun 			"mout_m2m_mediatop_400"};
1482*4882a593Smuzhiyun PNAME(mout_gscl_bustop_fimc_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1483*4882a593Smuzhiyun PNAME(mout_aclk_gscl_fimc_p) = {"mout_mediatop_pll_user",
1484*4882a593Smuzhiyun 			"mout_gscl_bustop_fimc"};
1485*4882a593Smuzhiyun PNAME(mout_isp1_media_266_p) = {"mout_mediatop_pll_user",
1486*4882a593Smuzhiyun 			"mout_memtop_pll_user"};
1487*4882a593Smuzhiyun PNAME(mout_aclk_isp1_266_p) = {"mout_bustop_pll_user", "mout_isp1_media_266"};
1488*4882a593Smuzhiyun PNAME(mout_isp1_media_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
1489*4882a593Smuzhiyun PNAME(mout_aclk_isp1_400_p) = {"mout_bustop_pll_user", "mout_isp1_media_400"};
1490*4882a593Smuzhiyun PNAME(mout_sclk_isp_spi_p) = {"fin_pll", "mout_bustop_pll_user"};
1491*4882a593Smuzhiyun PNAME(mout_sclk_isp_uart_p) = {"fin_pll", "mout_bustop_pll_user"};
1492*4882a593Smuzhiyun PNAME(mout_sclk_isp_sensor_p) = {"fin_pll", "mout_bustop_pll_user"};
1493*4882a593Smuzhiyun PNAME(mout_disp_disp_333_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
1494*4882a593Smuzhiyun PNAME(mout_aclk_disp_333_p) = {"mout_mediatop_pll_user", "mout_disp_disp_333"};
1495*4882a593Smuzhiyun PNAME(mout_disp_disp_222_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
1496*4882a593Smuzhiyun PNAME(mout_aclk_disp_222_p) = {"mout_mediatop_pll_user", "mout_disp_disp_222"};
1497*4882a593Smuzhiyun PNAME(mout_disp_media_pixel_p) = {"mout_mediatop_pll_user",
1498*4882a593Smuzhiyun 			"mout_bustop_pll_user"};
1499*4882a593Smuzhiyun PNAME(mout_sclk_disp_pixel_p) = {"mout_disp_pll", "mout_disp_media_pixel"};
1500*4882a593Smuzhiyun PNAME(mout_bus_bustop_400_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
1501*4882a593Smuzhiyun PNAME(mout_bus_bustop_100_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
1502*4882a593Smuzhiyun PNAME(mout_sclk_peri_spi_clk_p) = {"fin_pll", "mout_bustop_pll_user"};
1503*4882a593Smuzhiyun PNAME(mout_sclk_peri_uart_uclk_p) = {"fin_pll", "mout_bustop_pll_user"};
1504*4882a593Smuzhiyun PNAME(mout_sclk_fsys_usb_p) = {"fin_pll", "mout_bustop_pll_user"};
1505*4882a593Smuzhiyun PNAME(mout_sclk_fsys_mmc_sdclkin_a_p) = {"fin_pll", "mout_bustop_pll_user"};
1506*4882a593Smuzhiyun PNAME(mout_sclk_fsys_mmc0_sdclkin_b_p) = {"mout_sclk_fsys_mmc0_sdclkin_a",
1507*4882a593Smuzhiyun 			"mout_mediatop_pll_user"};
1508*4882a593Smuzhiyun PNAME(mout_sclk_fsys_mmc1_sdclkin_b_p) = {"mout_sclk_fsys_mmc1_sdclkin_a",
1509*4882a593Smuzhiyun 			"mout_mediatop_pll_user"};
1510*4882a593Smuzhiyun PNAME(mout_sclk_fsys_mmc2_sdclkin_b_p) = {"mout_sclk_fsys_mmc2_sdclkin_a",
1511*4882a593Smuzhiyun 			"mout_mediatop_pll_user"};
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun static const struct samsung_mux_clock top_mux_clks[] __initconst = {
1514*4882a593Smuzhiyun 	MUX(TOP_MOUT_MEDIATOP_PLL_USER, "mout_mediatop_pll_user",
1515*4882a593Smuzhiyun 			mout_mediatop_pll_user_p,
1516*4882a593Smuzhiyun 			MUX_SEL_TOP_PLL0, 0, 1),
1517*4882a593Smuzhiyun 	MUX(TOP_MOUT_MEMTOP_PLL_USER, "mout_memtop_pll_user",
1518*4882a593Smuzhiyun 			mout_memtop_pll_user_p,
1519*4882a593Smuzhiyun 			MUX_SEL_TOP_PLL0, 4, 1),
1520*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUSTOP_PLL_USER, "mout_bustop_pll_user",
1521*4882a593Smuzhiyun 			mout_bustop_pll_user_p,
1522*4882a593Smuzhiyun 			MUX_SEL_TOP_PLL0, 8, 1),
1523*4882a593Smuzhiyun 	MUX(TOP_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p,
1524*4882a593Smuzhiyun 			MUX_SEL_TOP_PLL0, 12, 1),
1525*4882a593Smuzhiyun 	MUX(TOP_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p,
1526*4882a593Smuzhiyun 			MUX_SEL_TOP_PLL0, 16, 1),
1527*4882a593Smuzhiyun 	MUX(TOP_MOUT_AUDTOP_PLL_USER, "mout_audtop_pll_user",
1528*4882a593Smuzhiyun 			mout_audtop_pll_user_p,
1529*4882a593Smuzhiyun 			MUX_SEL_TOP_PLL0, 24, 1),
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	MUX(TOP_MOUT_DISP_DISP_333, "mout_disp_disp_333", mout_disp_disp_333_p,
1532*4882a593Smuzhiyun 			MUX_SEL_TOP_DISP0, 0, 1),
1533*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_DISP_333, "mout_aclk_disp_333", mout_aclk_disp_333_p,
1534*4882a593Smuzhiyun 			MUX_SEL_TOP_DISP0, 8, 1),
1535*4882a593Smuzhiyun 	MUX(TOP_MOUT_DISP_DISP_222, "mout_disp_disp_222", mout_disp_disp_222_p,
1536*4882a593Smuzhiyun 			MUX_SEL_TOP_DISP0, 12, 1),
1537*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_DISP_222, "mout_aclk_disp_222", mout_aclk_disp_222_p,
1538*4882a593Smuzhiyun 			MUX_SEL_TOP_DISP0, 20, 1),
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	MUX(TOP_MOUT_FIMD1, "mout_sclk_disp_pixel", mout_sclk_disp_pixel_p,
1541*4882a593Smuzhiyun 			MUX_SEL_TOP_DISP1, 0, 1),
1542*4882a593Smuzhiyun 	MUX(TOP_MOUT_DISP_MEDIA_PIXEL, "mout_disp_media_pixel",
1543*4882a593Smuzhiyun 			mout_disp_media_pixel_p,
1544*4882a593Smuzhiyun 			MUX_SEL_TOP_DISP1, 8, 1),
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_PERI_SPI2_CLK, "mout_sclk_peri_spi2_clk",
1547*4882a593Smuzhiyun 			mout_sclk_peri_spi_clk_p,
1548*4882a593Smuzhiyun 			MUX_SEL_TOP_PERI1, 0, 1),
1549*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_PERI_SPI1_CLK, "mout_sclk_peri_spi1_clk",
1550*4882a593Smuzhiyun 			mout_sclk_peri_spi_clk_p,
1551*4882a593Smuzhiyun 			MUX_SEL_TOP_PERI1, 4, 1),
1552*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_PERI_SPI0_CLK, "mout_sclk_peri_spi0_clk",
1553*4882a593Smuzhiyun 			mout_sclk_peri_spi_clk_p,
1554*4882a593Smuzhiyun 			MUX_SEL_TOP_PERI1, 8, 1),
1555*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_PERI_UART1_UCLK, "mout_sclk_peri_uart1_uclk",
1556*4882a593Smuzhiyun 			mout_sclk_peri_uart_uclk_p,
1557*4882a593Smuzhiyun 			MUX_SEL_TOP_PERI1, 12, 1),
1558*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_PERI_UART2_UCLK, "mout_sclk_peri_uart2_uclk",
1559*4882a593Smuzhiyun 			mout_sclk_peri_uart_uclk_p,
1560*4882a593Smuzhiyun 			MUX_SEL_TOP_PERI1, 16, 1),
1561*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_PERI_UART0_UCLK, "mout_sclk_peri_uart0_uclk",
1562*4882a593Smuzhiyun 			mout_sclk_peri_uart_uclk_p,
1563*4882a593Smuzhiyun 			MUX_SEL_TOP_PERI1, 20, 1),
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS1_BUSTOP_400, "mout_bus1_bustop_400",
1567*4882a593Smuzhiyun 			mout_bus_bustop_400_p,
1568*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 0, 1),
1569*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS1_BUSTOP_100, "mout_bus1_bustop_100",
1570*4882a593Smuzhiyun 			mout_bus_bustop_100_p,
1571*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 4, 1),
1572*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS2_BUSTOP_100, "mout_bus2_bustop_100",
1573*4882a593Smuzhiyun 			mout_bus_bustop_100_p,
1574*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 8, 1),
1575*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS2_BUSTOP_400, "mout_bus2_bustop_400",
1576*4882a593Smuzhiyun 			mout_bus_bustop_400_p,
1577*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 12, 1),
1578*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS3_BUSTOP_400, "mout_bus3_bustop_400",
1579*4882a593Smuzhiyun 			mout_bus_bustop_400_p,
1580*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 16, 1),
1581*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS3_BUSTOP_100, "mout_bus3_bustop_100",
1582*4882a593Smuzhiyun 			mout_bus_bustop_100_p,
1583*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 20, 1),
1584*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS4_BUSTOP_400, "mout_bus4_bustop_400",
1585*4882a593Smuzhiyun 			mout_bus_bustop_400_p,
1586*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 24, 1),
1587*4882a593Smuzhiyun 	MUX(TOP_MOUT_BUS4_BUSTOP_100, "mout_bus4_bustop_100",
1588*4882a593Smuzhiyun 			mout_bus_bustop_100_p,
1589*4882a593Smuzhiyun 			MUX_SEL_TOP_BUS, 28, 1),
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_FSYS_USB, "mout_sclk_fsys_usb",
1592*4882a593Smuzhiyun 			mout_sclk_fsys_usb_p,
1593*4882a593Smuzhiyun 			MUX_SEL_TOP_FSYS, 0, 1),
1594*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "mout_sclk_fsys_mmc2_sdclkin_a",
1595*4882a593Smuzhiyun 			mout_sclk_fsys_mmc_sdclkin_a_p,
1596*4882a593Smuzhiyun 			MUX_SEL_TOP_FSYS, 4, 1),
1597*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "mout_sclk_fsys_mmc2_sdclkin_b",
1598*4882a593Smuzhiyun 			mout_sclk_fsys_mmc2_sdclkin_b_p,
1599*4882a593Smuzhiyun 			MUX_SEL_TOP_FSYS, 8, 1),
1600*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "mout_sclk_fsys_mmc1_sdclkin_a",
1601*4882a593Smuzhiyun 			mout_sclk_fsys_mmc_sdclkin_a_p,
1602*4882a593Smuzhiyun 			MUX_SEL_TOP_FSYS, 12, 1),
1603*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "mout_sclk_fsys_mmc1_sdclkin_b",
1604*4882a593Smuzhiyun 			mout_sclk_fsys_mmc1_sdclkin_b_p,
1605*4882a593Smuzhiyun 			MUX_SEL_TOP_FSYS, 16, 1),
1606*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "mout_sclk_fsys_mmc0_sdclkin_a",
1607*4882a593Smuzhiyun 			mout_sclk_fsys_mmc_sdclkin_a_p,
1608*4882a593Smuzhiyun 			MUX_SEL_TOP_FSYS, 20, 1),
1609*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "mout_sclk_fsys_mmc0_sdclkin_b",
1610*4882a593Smuzhiyun 			mout_sclk_fsys_mmc0_sdclkin_b_p,
1611*4882a593Smuzhiyun 			MUX_SEL_TOP_FSYS, 24, 1),
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	MUX(TOP_MOUT_ISP1_MEDIA_400, "mout_isp1_media_400",
1614*4882a593Smuzhiyun 			mout_isp1_media_400_p,
1615*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP10, 4, 1),
1616*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_ISP1_400, "mout_aclk_isp1_400", mout_aclk_isp1_400_p,
1617*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP10, 8 , 1),
1618*4882a593Smuzhiyun 	MUX(TOP_MOUT_ISP1_MEDIA_266, "mout_isp1_media_266",
1619*4882a593Smuzhiyun 			mout_isp1_media_266_p,
1620*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP10, 16, 1),
1621*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_ISP1_266, "mout_aclk_isp1_266", mout_aclk_isp1_266_p,
1622*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP10, 20, 1),
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_ISP1_SPI0, "mout_sclk_isp1_spi0", mout_sclk_isp_spi_p,
1625*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP11, 4, 1),
1626*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_ISP1_SPI1, "mout_sclk_isp1_spi1", mout_sclk_isp_spi_p,
1627*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP11, 8, 1),
1628*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_ISP1_UART, "mout_sclk_isp1_uart",
1629*4882a593Smuzhiyun 			mout_sclk_isp_uart_p,
1630*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP11, 12, 1),
1631*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_ISP1_SENSOR0, "mout_sclk_isp1_sensor0",
1632*4882a593Smuzhiyun 			mout_sclk_isp_sensor_p,
1633*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP11, 16, 1),
1634*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_ISP1_SENSOR1, "mout_sclk_isp1_sensor1",
1635*4882a593Smuzhiyun 			mout_sclk_isp_sensor_p,
1636*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP11, 20, 1),
1637*4882a593Smuzhiyun 	MUX(TOP_MOUT_SCLK_ISP1_SENSOR2, "mout_sclk_isp1_sensor2",
1638*4882a593Smuzhiyun 			mout_sclk_isp_sensor_p,
1639*4882a593Smuzhiyun 			MUX_SEL_TOP_ISP11, 24, 1),
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	MUX(TOP_MOUT_MFC_BUSTOP_333, "mout_mfc_bustop_333",
1642*4882a593Smuzhiyun 			mout_mfc_bustop_333_p,
1643*4882a593Smuzhiyun 			MUX_SEL_TOP_MFC, 4, 1),
1644*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_MFC_333, "mout_aclk_mfc_333", mout_aclk_mfc_333_p,
1645*4882a593Smuzhiyun 			MUX_SEL_TOP_MFC, 8, 1),
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	MUX(TOP_MOUT_G2D_BUSTOP_333, "mout_g2d_bustop_333",
1648*4882a593Smuzhiyun 			mout_g2d_bustop_333_p,
1649*4882a593Smuzhiyun 			MUX_SEL_TOP_G2D, 4, 1),
1650*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_G2D_333, "mout_aclk_g2d_333", mout_aclk_g2d_333_p,
1651*4882a593Smuzhiyun 			MUX_SEL_TOP_G2D, 8, 1),
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	MUX(TOP_MOUT_M2M_MEDIATOP_400, "mout_m2m_mediatop_400",
1654*4882a593Smuzhiyun 			mout_m2m_mediatop_400_p,
1655*4882a593Smuzhiyun 			MUX_SEL_TOP_GSCL, 0, 1),
1656*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_GSCL_400, "mout_aclk_gscl_400",
1657*4882a593Smuzhiyun 			mout_aclk_gscl_400_p,
1658*4882a593Smuzhiyun 			MUX_SEL_TOP_GSCL, 4, 1),
1659*4882a593Smuzhiyun 	MUX(TOP_MOUT_GSCL_BUSTOP_333, "mout_gscl_bustop_333",
1660*4882a593Smuzhiyun 			mout_gscl_bustop_333_p,
1661*4882a593Smuzhiyun 			MUX_SEL_TOP_GSCL, 8, 1),
1662*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
1663*4882a593Smuzhiyun 			mout_aclk_gscl_333_p,
1664*4882a593Smuzhiyun 			MUX_SEL_TOP_GSCL, 12, 1),
1665*4882a593Smuzhiyun 	MUX(TOP_MOUT_GSCL_BUSTOP_FIMC, "mout_gscl_bustop_fimc",
1666*4882a593Smuzhiyun 			mout_gscl_bustop_fimc_p,
1667*4882a593Smuzhiyun 			MUX_SEL_TOP_GSCL, 16, 1),
1668*4882a593Smuzhiyun 	MUX(TOP_MOUT_ACLK_GSCL_FIMC, "mout_aclk_gscl_fimc",
1669*4882a593Smuzhiyun 			mout_aclk_gscl_fimc_p,
1670*4882a593Smuzhiyun 			MUX_SEL_TOP_GSCL, 20, 1),
1671*4882a593Smuzhiyun };
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun static const struct samsung_div_clock top_div_clks[] __initconst = {
1674*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_G2D_333, "dout_aclk_g2d_333", "mout_aclk_g2d_333",
1675*4882a593Smuzhiyun 			DIV_TOP_G2D_MFC, 0, 3),
1676*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_MFC_333, "dout_aclk_mfc_333", "mout_aclk_mfc_333",
1677*4882a593Smuzhiyun 			DIV_TOP_G2D_MFC, 4, 3),
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_GSCL_333, "dout_aclk_gscl_333", "mout_aclk_gscl_333",
1680*4882a593Smuzhiyun 			DIV_TOP_GSCL_ISP0, 0, 3),
1681*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_GSCL_400, "dout_aclk_gscl_400", "mout_aclk_gscl_400",
1682*4882a593Smuzhiyun 			DIV_TOP_GSCL_ISP0, 4, 3),
1683*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_GSCL_FIMC, "dout_aclk_gscl_fimc",
1684*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 8, 3),
1685*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_A, "dout_sclk_isp1_sensor0_a",
1686*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 16, 4),
1687*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_A, "dout_sclk_isp1_sensor1_a",
1688*4882a593Smuzhiyun 			"mout_aclk_gscl_400", DIV_TOP_GSCL_ISP0, 20, 4),
1689*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_A, "dout_sclk_isp1_sensor2_a",
1690*4882a593Smuzhiyun 			"mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 24, 4),
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_ISP1_266, "dout_aclk_isp1_266", "mout_aclk_isp1_266",
1693*4882a593Smuzhiyun 			DIV_TOP_ISP10, 0, 3),
1694*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_ISP1_400, "dout_aclk_isp1_400", "mout_aclk_isp1_400",
1695*4882a593Smuzhiyun 			DIV_TOP_ISP10, 4, 3),
1696*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SPI0_A, "dout_sclk_isp1_spi0_a",
1697*4882a593Smuzhiyun 			"mout_sclk_isp1_spi0", DIV_TOP_ISP10, 12, 4),
1698*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SPI0_B, "dout_sclk_isp1_spi0_b",
1699*4882a593Smuzhiyun 			"dout_sclk_isp1_spi0_a", DIV_TOP_ISP10, 16, 8),
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SPI1_A, "dout_sclk_isp1_spi1_a",
1702*4882a593Smuzhiyun 			"mout_sclk_isp1_spi1", DIV_TOP_ISP11, 0, 4),
1703*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SPI1_B, "dout_sclk_isp1_spi1_b",
1704*4882a593Smuzhiyun 			"dout_sclk_isp1_spi1_a", DIV_TOP_ISP11, 4, 8),
1705*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_UART, "dout_sclk_isp1_uart",
1706*4882a593Smuzhiyun 			"mout_sclk_isp1_uart", DIV_TOP_ISP11, 12, 4),
1707*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_B, "dout_sclk_isp1_sensor0_b",
1708*4882a593Smuzhiyun 			"dout_sclk_isp1_sensor0_a", DIV_TOP_ISP11, 16, 4),
1709*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_B, "dout_sclk_isp1_sensor1_b",
1710*4882a593Smuzhiyun 			"dout_sclk_isp1_sensor1_a", DIV_TOP_ISP11, 20, 4),
1711*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_B, "dout_sclk_isp1_sensor2_b",
1712*4882a593Smuzhiyun 			"dout_sclk_isp1_sensor2_a", DIV_TOP_ISP11, 24, 4),
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	DIV(TOP_DOUTTOP__SCLK_HPM_TARGETCLK, "dout_sclk_hpm_targetclk",
1715*4882a593Smuzhiyun 			"mout_bustop_pll_user", DIV_TOP_HPM, 0, 3),
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_DISP_333, "dout_aclk_disp_333", "mout_aclk_disp_333",
1718*4882a593Smuzhiyun 			DIV_TOP_DISP, 0, 3),
1719*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_DISP_222, "dout_aclk_disp_222", "mout_aclk_disp_222",
1720*4882a593Smuzhiyun 			DIV_TOP_DISP, 4, 3),
1721*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_DISP_PIXEL, "dout_sclk_disp_pixel",
1722*4882a593Smuzhiyun 			"mout_sclk_disp_pixel",	DIV_TOP_DISP, 8, 3),
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS1_400, "dout_aclk_bus1_400",
1725*4882a593Smuzhiyun 			"mout_bus1_bustop_400",	DIV_TOP_BUS, 0, 3),
1726*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS1_100, "dout_aclk_bus1_100",
1727*4882a593Smuzhiyun 			"mout_bus1_bustop_100",	DIV_TOP_BUS, 4, 4),
1728*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS2_400, "dout_aclk_bus2_400",
1729*4882a593Smuzhiyun 			"mout_bus2_bustop_400",	DIV_TOP_BUS, 8, 3),
1730*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS2_100, "dout_aclk_bus2_100",
1731*4882a593Smuzhiyun 			"mout_bus2_bustop_100",	DIV_TOP_BUS, 12, 4),
1732*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS3_400, "dout_aclk_bus3_400",
1733*4882a593Smuzhiyun 			"mout_bus3_bustop_400", DIV_TOP_BUS, 16, 3),
1734*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS3_100, "dout_aclk_bus3_100",
1735*4882a593Smuzhiyun 			"mout_bus3_bustop_100",	DIV_TOP_BUS, 20, 4),
1736*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS4_400, "dout_aclk_bus4_400",
1737*4882a593Smuzhiyun 			"mout_bus4_bustop_400",	DIV_TOP_BUS, 24, 3),
1738*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_BUS4_100, "dout_aclk_bus4_100",
1739*4882a593Smuzhiyun 			"mout_bus4_bustop_100",	DIV_TOP_BUS, 28, 4),
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_SPI0_A, "dout_sclk_peri_spi0_a",
1742*4882a593Smuzhiyun 			"mout_sclk_peri_spi0_clk", DIV_TOP_PERI0, 4, 4),
1743*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_SPI0_B, "dout_sclk_peri_spi0_b",
1744*4882a593Smuzhiyun 			"dout_sclk_peri_spi0_a", DIV_TOP_PERI0, 8, 8),
1745*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_SPI1_A, "dout_sclk_peri_spi1_a",
1746*4882a593Smuzhiyun 			"mout_sclk_peri_spi1_clk", DIV_TOP_PERI0, 16, 4),
1747*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_SPI1_B, "dout_sclk_peri_spi1_b",
1748*4882a593Smuzhiyun 			"dout_sclk_peri_spi1_a", DIV_TOP_PERI0, 20, 8),
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_SPI2_A, "dout_sclk_peri_spi2_a",
1751*4882a593Smuzhiyun 			"mout_sclk_peri_spi2_clk", DIV_TOP_PERI1, 0, 4),
1752*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_SPI2_B, "dout_sclk_peri_spi2_b",
1753*4882a593Smuzhiyun 			"dout_sclk_peri_spi2_a", DIV_TOP_PERI1, 4, 8),
1754*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_UART1, "dout_sclk_peri_uart1",
1755*4882a593Smuzhiyun 			"mout_sclk_peri_uart1_uclk", DIV_TOP_PERI1, 16, 4),
1756*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_UART2, "dout_sclk_peri_uart2",
1757*4882a593Smuzhiyun 			"mout_sclk_peri_uart2_uclk", DIV_TOP_PERI1, 20, 4),
1758*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_PERI_UART0, "dout_sclk_peri_uart0",
1759*4882a593Smuzhiyun 			"mout_sclk_peri_uart0_uclk", DIV_TOP_PERI1, 24, 4),
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_PERI_66, "dout_aclk_peri_66", "mout_bustop_pll_user",
1762*4882a593Smuzhiyun 			DIV_TOP_PERI2, 20, 4),
1763*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_PERI_AUD, "dout_aclk_peri_aud",
1764*4882a593Smuzhiyun 			"mout_audtop_pll_user", DIV_TOP_PERI2, 24, 3),
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	DIV(TOP_DOUT_ACLK_FSYS_200, "dout_aclk_fsys_200",
1767*4882a593Smuzhiyun 			"mout_bustop_pll_user", DIV_TOP_FSYS0, 0, 3),
1768*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK,
1769*4882a593Smuzhiyun 			"dout_sclk_fsys_usbdrd30_suspend_clk",
1770*4882a593Smuzhiyun 			"mout_sclk_fsys_usb", DIV_TOP_FSYS0, 4, 4),
1771*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "dout_sclk_fsys_mmc0_sdclkin_a",
1772*4882a593Smuzhiyun 			"mout_sclk_fsys_mmc0_sdclkin_b",
1773*4882a593Smuzhiyun 			DIV_TOP_FSYS0, 12, 4),
1774*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "dout_sclk_fsys_mmc0_sdclkin_b",
1775*4882a593Smuzhiyun 			"dout_sclk_fsys_mmc0_sdclkin_a",
1776*4882a593Smuzhiyun 			DIV_TOP_FSYS0, 16, 8),
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "dout_sclk_fsys_mmc1_sdclkin_a",
1780*4882a593Smuzhiyun 			"mout_sclk_fsys_mmc1_sdclkin_b",
1781*4882a593Smuzhiyun 			DIV_TOP_FSYS1, 0, 4),
1782*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "dout_sclk_fsys_mmc1_sdclkin_b",
1783*4882a593Smuzhiyun 			"dout_sclk_fsys_mmc1_sdclkin_a",
1784*4882a593Smuzhiyun 			DIV_TOP_FSYS1, 4, 8),
1785*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "dout_sclk_fsys_mmc2_sdclkin_a",
1786*4882a593Smuzhiyun 			"mout_sclk_fsys_mmc2_sdclkin_b",
1787*4882a593Smuzhiyun 			DIV_TOP_FSYS1, 12, 4),
1788*4882a593Smuzhiyun 	DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "dout_sclk_fsys_mmc2_sdclkin_b",
1789*4882a593Smuzhiyun 			"dout_sclk_fsys_mmc2_sdclkin_a",
1790*4882a593Smuzhiyun 			DIV_TOP_FSYS1, 16, 8),
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun };
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun static const struct samsung_gate_clock top_gate_clks[] __initconst = {
1795*4882a593Smuzhiyun 	GATE(TOP_SCLK_MMC0, "sclk_fsys_mmc0_sdclkin",
1796*4882a593Smuzhiyun 			"dout_sclk_fsys_mmc0_sdclkin_b",
1797*4882a593Smuzhiyun 			EN_SCLK_TOP, 7, CLK_SET_RATE_PARENT, 0),
1798*4882a593Smuzhiyun 	GATE(TOP_SCLK_MMC1, "sclk_fsys_mmc1_sdclkin",
1799*4882a593Smuzhiyun 			"dout_sclk_fsys_mmc1_sdclkin_b",
1800*4882a593Smuzhiyun 			EN_SCLK_TOP, 8, CLK_SET_RATE_PARENT, 0),
1801*4882a593Smuzhiyun 	GATE(TOP_SCLK_MMC2, "sclk_fsys_mmc2_sdclkin",
1802*4882a593Smuzhiyun 			"dout_sclk_fsys_mmc2_sdclkin_b",
1803*4882a593Smuzhiyun 			EN_SCLK_TOP, 9, CLK_SET_RATE_PARENT, 0),
1804*4882a593Smuzhiyun 	GATE(TOP_SCLK_FIMD1, "sclk_disp_pixel", "dout_sclk_disp_pixel",
1805*4882a593Smuzhiyun 			EN_ACLK_TOP, 10, CLK_IGNORE_UNUSED |
1806*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
1807*4882a593Smuzhiyun };
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun static const struct samsung_pll_clock top_pll_clks[] __initconst = {
1810*4882a593Smuzhiyun 	PLL(pll_2550xx, TOP_FOUT_DISP_PLL, "fout_disp_pll", "fin_pll",
1811*4882a593Smuzhiyun 		DISP_PLL_LOCK, DISP_PLL_CON0,
1812*4882a593Smuzhiyun 		pll2550_24mhz_tbl),
1813*4882a593Smuzhiyun 	PLL(pll_2650xx, TOP_FOUT_AUD_PLL, "fout_aud_pll", "fin_pll",
1814*4882a593Smuzhiyun 		AUD_PLL_LOCK, AUD_PLL_CON0,
1815*4882a593Smuzhiyun 		pll2650_24mhz_tbl),
1816*4882a593Smuzhiyun };
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun static const struct samsung_cmu_info top_cmu __initconst = {
1819*4882a593Smuzhiyun 	.pll_clks	= top_pll_clks,
1820*4882a593Smuzhiyun 	.nr_pll_clks	= ARRAY_SIZE(top_pll_clks),
1821*4882a593Smuzhiyun 	.mux_clks	= top_mux_clks,
1822*4882a593Smuzhiyun 	.nr_mux_clks	= ARRAY_SIZE(top_mux_clks),
1823*4882a593Smuzhiyun 	.div_clks	= top_div_clks,
1824*4882a593Smuzhiyun 	.nr_div_clks	= ARRAY_SIZE(top_div_clks),
1825*4882a593Smuzhiyun 	.gate_clks	= top_gate_clks,
1826*4882a593Smuzhiyun 	.nr_gate_clks	= ARRAY_SIZE(top_gate_clks),
1827*4882a593Smuzhiyun 	.fixed_clks	= fixed_rate_clks,
1828*4882a593Smuzhiyun 	.nr_fixed_clks	= ARRAY_SIZE(fixed_rate_clks),
1829*4882a593Smuzhiyun 	.nr_clk_ids	= TOP_NR_CLK,
1830*4882a593Smuzhiyun 	.clk_regs	= top_clk_regs,
1831*4882a593Smuzhiyun 	.nr_clk_regs	= ARRAY_SIZE(top_clk_regs),
1832*4882a593Smuzhiyun };
1833*4882a593Smuzhiyun 
exynos5260_clk_top_init(struct device_node * np)1834*4882a593Smuzhiyun static void __init exynos5260_clk_top_init(struct device_node *np)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun 	samsung_cmu_register_one(np, &top_cmu);
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun CLK_OF_DECLARE(exynos5260_clk_top, "samsung,exynos5260-clock-top",
1840*4882a593Smuzhiyun 		exynos5260_clk_top_init);
1841