1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * Author: Marek Szyprowski <m.szyprowski@samsung.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Common Clock Framework support for Exynos4412 ISP module.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <dt-bindings/clock/exynos4.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "clk.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Exynos4x12 specific registers, which belong to ISP power domain */
20*4882a593Smuzhiyun #define E4X12_DIV_ISP0 0x0300
21*4882a593Smuzhiyun #define E4X12_DIV_ISP1 0x0304
22*4882a593Smuzhiyun #define E4X12_GATE_ISP0 0x0800
23*4882a593Smuzhiyun #define E4X12_GATE_ISP1 0x0804
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * Support for CMU save/restore across system suspends
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun static struct samsung_clk_reg_dump *exynos4x12_save_isp;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const unsigned long exynos4x12_clk_isp_save[] __initconst = {
31*4882a593Smuzhiyun E4X12_DIV_ISP0,
32*4882a593Smuzhiyun E4X12_DIV_ISP1,
33*4882a593Smuzhiyun E4X12_GATE_ISP0,
34*4882a593Smuzhiyun E4X12_GATE_ISP1,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static struct samsung_div_clock exynos4x12_isp_div_clks[] = {
38*4882a593Smuzhiyun DIV(CLK_ISP_DIV_ISP0, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3),
39*4882a593Smuzhiyun DIV(CLK_ISP_DIV_ISP1, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3),
40*4882a593Smuzhiyun DIV(CLK_ISP_DIV_MCUISP0, "div_mcuisp0", "aclk400_mcuisp",
41*4882a593Smuzhiyun E4X12_DIV_ISP1, 4, 3),
42*4882a593Smuzhiyun DIV(CLK_ISP_DIV_MCUISP1, "div_mcuisp1", "div_mcuisp0",
43*4882a593Smuzhiyun E4X12_DIV_ISP1, 8, 3),
44*4882a593Smuzhiyun DIV(0, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static struct samsung_gate_clock exynos4x12_isp_gate_clks[] = {
48*4882a593Smuzhiyun GATE(CLK_ISP_FIMC_ISP, "isp", "aclk200", E4X12_GATE_ISP0, 0, 0, 0),
49*4882a593Smuzhiyun GATE(CLK_ISP_FIMC_DRC, "drc", "aclk200", E4X12_GATE_ISP0, 1, 0, 0),
50*4882a593Smuzhiyun GATE(CLK_ISP_FIMC_FD, "fd", "aclk200", E4X12_GATE_ISP0, 2, 0, 0),
51*4882a593Smuzhiyun GATE(CLK_ISP_FIMC_LITE0, "lite0", "aclk200", E4X12_GATE_ISP0, 3, 0, 0),
52*4882a593Smuzhiyun GATE(CLK_ISP_FIMC_LITE1, "lite1", "aclk200", E4X12_GATE_ISP0, 4, 0, 0),
53*4882a593Smuzhiyun GATE(CLK_ISP_MCUISP, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5, 0, 0),
54*4882a593Smuzhiyun GATE(CLK_ISP_GICISP, "gicisp", "aclk200", E4X12_GATE_ISP0, 7, 0, 0),
55*4882a593Smuzhiyun GATE(CLK_ISP_SMMU_ISP, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8, 0, 0),
56*4882a593Smuzhiyun GATE(CLK_ISP_SMMU_DRC, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9, 0, 0),
57*4882a593Smuzhiyun GATE(CLK_ISP_SMMU_FD, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10, 0, 0),
58*4882a593Smuzhiyun GATE(CLK_ISP_SMMU_LITE0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
59*4882a593Smuzhiyun 0, 0),
60*4882a593Smuzhiyun GATE(CLK_ISP_SMMU_LITE1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
61*4882a593Smuzhiyun 0, 0),
62*4882a593Smuzhiyun GATE(CLK_ISP_PPMUISPMX, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
63*4882a593Smuzhiyun 0, 0),
64*4882a593Smuzhiyun GATE(CLK_ISP_PPMUISPX, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
65*4882a593Smuzhiyun 0, 0),
66*4882a593Smuzhiyun GATE(CLK_ISP_MCUCTL_ISP, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
67*4882a593Smuzhiyun 0, 0),
68*4882a593Smuzhiyun GATE(CLK_ISP_MPWM_ISP, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
69*4882a593Smuzhiyun 0, 0),
70*4882a593Smuzhiyun GATE(CLK_ISP_I2C0_ISP, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
71*4882a593Smuzhiyun 0, 0),
72*4882a593Smuzhiyun GATE(CLK_ISP_I2C1_ISP, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
73*4882a593Smuzhiyun 0, 0),
74*4882a593Smuzhiyun GATE(CLK_ISP_MTCADC_ISP, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
75*4882a593Smuzhiyun 0, 0),
76*4882a593Smuzhiyun GATE(CLK_ISP_PWM_ISP, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28, 0, 0),
77*4882a593Smuzhiyun GATE(CLK_ISP_WDT_ISP, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30, 0, 0),
78*4882a593Smuzhiyun GATE(CLK_ISP_UART_ISP, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
79*4882a593Smuzhiyun 0, 0),
80*4882a593Smuzhiyun GATE(CLK_ISP_ASYNCAXIM, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
81*4882a593Smuzhiyun 0, 0),
82*4882a593Smuzhiyun GATE(CLK_ISP_SMMU_ISPCX, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
83*4882a593Smuzhiyun 0, 0),
84*4882a593Smuzhiyun GATE(CLK_ISP_SPI0_ISP, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
85*4882a593Smuzhiyun 0, 0),
86*4882a593Smuzhiyun GATE(CLK_ISP_SPI1_ISP, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
87*4882a593Smuzhiyun 0, 0),
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
exynos4x12_isp_clk_suspend(struct device * dev)90*4882a593Smuzhiyun static int __maybe_unused exynos4x12_isp_clk_suspend(struct device *dev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct samsung_clk_provider *ctx = dev_get_drvdata(dev);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun samsung_clk_save(ctx->reg_base, exynos4x12_save_isp,
95*4882a593Smuzhiyun ARRAY_SIZE(exynos4x12_clk_isp_save));
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
exynos4x12_isp_clk_resume(struct device * dev)99*4882a593Smuzhiyun static int __maybe_unused exynos4x12_isp_clk_resume(struct device *dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct samsung_clk_provider *ctx = dev_get_drvdata(dev);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun samsung_clk_restore(ctx->reg_base, exynos4x12_save_isp,
104*4882a593Smuzhiyun ARRAY_SIZE(exynos4x12_clk_isp_save));
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
exynos4x12_isp_clk_probe(struct platform_device * pdev)108*4882a593Smuzhiyun static int __init exynos4x12_isp_clk_probe(struct platform_device *pdev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
111*4882a593Smuzhiyun struct device *dev = &pdev->dev;
112*4882a593Smuzhiyun struct device_node *np = dev->of_node;
113*4882a593Smuzhiyun struct resource *res;
114*4882a593Smuzhiyun void __iomem *reg_base;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
117*4882a593Smuzhiyun reg_base = devm_ioremap_resource(dev, res);
118*4882a593Smuzhiyun if (IS_ERR(reg_base)) {
119*4882a593Smuzhiyun dev_err(dev, "failed to map registers\n");
120*4882a593Smuzhiyun return PTR_ERR(reg_base);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun exynos4x12_save_isp = samsung_clk_alloc_reg_dump(exynos4x12_clk_isp_save,
124*4882a593Smuzhiyun ARRAY_SIZE(exynos4x12_clk_isp_save));
125*4882a593Smuzhiyun if (!exynos4x12_save_isp)
126*4882a593Smuzhiyun return -ENOMEM;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ctx = samsung_clk_init(np, reg_base, CLK_NR_ISP_CLKS);
129*4882a593Smuzhiyun ctx->dev = dev;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun platform_set_drvdata(pdev, ctx);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun pm_runtime_set_active(dev);
134*4882a593Smuzhiyun pm_runtime_enable(dev);
135*4882a593Smuzhiyun pm_runtime_get_sync(dev);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun samsung_clk_register_div(ctx, exynos4x12_isp_div_clks,
138*4882a593Smuzhiyun ARRAY_SIZE(exynos4x12_isp_div_clks));
139*4882a593Smuzhiyun samsung_clk_register_gate(ctx, exynos4x12_isp_gate_clks,
140*4882a593Smuzhiyun ARRAY_SIZE(exynos4x12_isp_gate_clks));
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun samsung_clk_of_add_provider(np, ctx);
143*4882a593Smuzhiyun pm_runtime_put(dev);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const struct of_device_id exynos4x12_isp_clk_of_match[] = {
149*4882a593Smuzhiyun { .compatible = "samsung,exynos4412-isp-clock", },
150*4882a593Smuzhiyun { },
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const struct dev_pm_ops exynos4x12_isp_pm_ops = {
154*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(exynos4x12_isp_clk_suspend,
155*4882a593Smuzhiyun exynos4x12_isp_clk_resume, NULL)
156*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
157*4882a593Smuzhiyun pm_runtime_force_resume)
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static struct platform_driver exynos4x12_isp_clk_driver __refdata = {
161*4882a593Smuzhiyun .driver = {
162*4882a593Smuzhiyun .name = "exynos4x12-isp-clk",
163*4882a593Smuzhiyun .of_match_table = exynos4x12_isp_clk_of_match,
164*4882a593Smuzhiyun .suppress_bind_attrs = true,
165*4882a593Smuzhiyun .pm = &exynos4x12_isp_pm_ops,
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun .probe = exynos4x12_isp_clk_probe,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
exynos4x12_isp_clk_init(void)170*4882a593Smuzhiyun static int __init exynos4x12_isp_clk_init(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun return platform_driver_register(&exynos4x12_isp_clk_driver);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun core_initcall(exynos4x12_isp_clk_init);
175