xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-exynos4.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun  * Copyright (c) 2013 Linaro Ltd.
5*4882a593Smuzhiyun  * Author: Thomas Abraham <thomas.ab@samsung.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Common Clock Framework support for all Exynos4 SoCs.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <dt-bindings/clock/exynos4.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "clk.h"
19*4882a593Smuzhiyun #include "clk-cpu.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Exynos4 clock controller register offsets */
22*4882a593Smuzhiyun #define SRC_LEFTBUS		0x4200
23*4882a593Smuzhiyun #define DIV_LEFTBUS		0x4500
24*4882a593Smuzhiyun #define GATE_IP_LEFTBUS		0x4800
25*4882a593Smuzhiyun #define E4X12_GATE_IP_IMAGE	0x4930
26*4882a593Smuzhiyun #define CLKOUT_CMU_LEFTBUS	0x4a00
27*4882a593Smuzhiyun #define SRC_RIGHTBUS		0x8200
28*4882a593Smuzhiyun #define DIV_RIGHTBUS		0x8500
29*4882a593Smuzhiyun #define GATE_IP_RIGHTBUS	0x8800
30*4882a593Smuzhiyun #define E4X12_GATE_IP_PERIR	0x8960
31*4882a593Smuzhiyun #define CLKOUT_CMU_RIGHTBUS	0x8a00
32*4882a593Smuzhiyun #define EPLL_LOCK		0xc010
33*4882a593Smuzhiyun #define VPLL_LOCK		0xc020
34*4882a593Smuzhiyun #define EPLL_CON0		0xc110
35*4882a593Smuzhiyun #define EPLL_CON1		0xc114
36*4882a593Smuzhiyun #define EPLL_CON2		0xc118
37*4882a593Smuzhiyun #define VPLL_CON0		0xc120
38*4882a593Smuzhiyun #define VPLL_CON1		0xc124
39*4882a593Smuzhiyun #define VPLL_CON2		0xc128
40*4882a593Smuzhiyun #define SRC_TOP0		0xc210
41*4882a593Smuzhiyun #define SRC_TOP1		0xc214
42*4882a593Smuzhiyun #define SRC_CAM			0xc220
43*4882a593Smuzhiyun #define SRC_TV			0xc224
44*4882a593Smuzhiyun #define SRC_MFC			0xc228
45*4882a593Smuzhiyun #define SRC_G3D			0xc22c
46*4882a593Smuzhiyun #define E4210_SRC_IMAGE		0xc230
47*4882a593Smuzhiyun #define SRC_LCD0		0xc234
48*4882a593Smuzhiyun #define E4210_SRC_LCD1		0xc238
49*4882a593Smuzhiyun #define E4X12_SRC_ISP		0xc238
50*4882a593Smuzhiyun #define SRC_MAUDIO		0xc23c
51*4882a593Smuzhiyun #define SRC_FSYS		0xc240
52*4882a593Smuzhiyun #define SRC_PERIL0		0xc250
53*4882a593Smuzhiyun #define SRC_PERIL1		0xc254
54*4882a593Smuzhiyun #define E4X12_SRC_CAM1		0xc258
55*4882a593Smuzhiyun #define SRC_MASK_TOP		0xc310
56*4882a593Smuzhiyun #define SRC_MASK_CAM		0xc320
57*4882a593Smuzhiyun #define SRC_MASK_TV		0xc324
58*4882a593Smuzhiyun #define SRC_MASK_LCD0		0xc334
59*4882a593Smuzhiyun #define E4210_SRC_MASK_LCD1	0xc338
60*4882a593Smuzhiyun #define E4X12_SRC_MASK_ISP	0xc338
61*4882a593Smuzhiyun #define SRC_MASK_MAUDIO		0xc33c
62*4882a593Smuzhiyun #define SRC_MASK_FSYS		0xc340
63*4882a593Smuzhiyun #define SRC_MASK_PERIL0		0xc350
64*4882a593Smuzhiyun #define SRC_MASK_PERIL1		0xc354
65*4882a593Smuzhiyun #define DIV_TOP			0xc510
66*4882a593Smuzhiyun #define DIV_CAM			0xc520
67*4882a593Smuzhiyun #define DIV_TV			0xc524
68*4882a593Smuzhiyun #define DIV_MFC			0xc528
69*4882a593Smuzhiyun #define DIV_G3D			0xc52c
70*4882a593Smuzhiyun #define DIV_IMAGE		0xc530
71*4882a593Smuzhiyun #define DIV_LCD0		0xc534
72*4882a593Smuzhiyun #define E4210_DIV_LCD1		0xc538
73*4882a593Smuzhiyun #define E4X12_DIV_ISP		0xc538
74*4882a593Smuzhiyun #define DIV_MAUDIO		0xc53c
75*4882a593Smuzhiyun #define DIV_FSYS0		0xc540
76*4882a593Smuzhiyun #define DIV_FSYS1		0xc544
77*4882a593Smuzhiyun #define DIV_FSYS2		0xc548
78*4882a593Smuzhiyun #define DIV_FSYS3		0xc54c
79*4882a593Smuzhiyun #define DIV_PERIL0		0xc550
80*4882a593Smuzhiyun #define DIV_PERIL1		0xc554
81*4882a593Smuzhiyun #define DIV_PERIL2		0xc558
82*4882a593Smuzhiyun #define DIV_PERIL3		0xc55c
83*4882a593Smuzhiyun #define DIV_PERIL4		0xc560
84*4882a593Smuzhiyun #define DIV_PERIL5		0xc564
85*4882a593Smuzhiyun #define E4X12_DIV_CAM1		0xc568
86*4882a593Smuzhiyun #define E4X12_GATE_BUS_FSYS1	0xc744
87*4882a593Smuzhiyun #define GATE_SCLK_CAM		0xc820
88*4882a593Smuzhiyun #define GATE_IP_CAM		0xc920
89*4882a593Smuzhiyun #define GATE_IP_TV		0xc924
90*4882a593Smuzhiyun #define GATE_IP_MFC		0xc928
91*4882a593Smuzhiyun #define GATE_IP_G3D		0xc92c
92*4882a593Smuzhiyun #define E4210_GATE_IP_IMAGE	0xc930
93*4882a593Smuzhiyun #define GATE_IP_LCD0		0xc934
94*4882a593Smuzhiyun #define E4210_GATE_IP_LCD1	0xc938
95*4882a593Smuzhiyun #define E4X12_GATE_IP_ISP	0xc938
96*4882a593Smuzhiyun #define E4X12_GATE_IP_MAUDIO	0xc93c
97*4882a593Smuzhiyun #define GATE_IP_FSYS		0xc940
98*4882a593Smuzhiyun #define GATE_IP_GPS		0xc94c
99*4882a593Smuzhiyun #define GATE_IP_PERIL		0xc950
100*4882a593Smuzhiyun #define E4210_GATE_IP_PERIR	0xc960
101*4882a593Smuzhiyun #define GATE_BLOCK		0xc970
102*4882a593Smuzhiyun #define CLKOUT_CMU_TOP		0xca00
103*4882a593Smuzhiyun #define E4X12_MPLL_LOCK		0x10008
104*4882a593Smuzhiyun #define E4X12_MPLL_CON0		0x10108
105*4882a593Smuzhiyun #define SRC_DMC			0x10200
106*4882a593Smuzhiyun #define SRC_MASK_DMC		0x10300
107*4882a593Smuzhiyun #define DIV_DMC0		0x10500
108*4882a593Smuzhiyun #define DIV_DMC1		0x10504
109*4882a593Smuzhiyun #define GATE_IP_DMC		0x10900
110*4882a593Smuzhiyun #define CLKOUT_CMU_DMC		0x10a00
111*4882a593Smuzhiyun #define APLL_LOCK		0x14000
112*4882a593Smuzhiyun #define E4210_MPLL_LOCK		0x14008
113*4882a593Smuzhiyun #define APLL_CON0		0x14100
114*4882a593Smuzhiyun #define E4210_MPLL_CON0		0x14108
115*4882a593Smuzhiyun #define SRC_CPU			0x14200
116*4882a593Smuzhiyun #define DIV_CPU0		0x14500
117*4882a593Smuzhiyun #define DIV_CPU1		0x14504
118*4882a593Smuzhiyun #define GATE_SCLK_CPU		0x14800
119*4882a593Smuzhiyun #define GATE_IP_CPU		0x14900
120*4882a593Smuzhiyun #define CLKOUT_CMU_CPU		0x14a00
121*4882a593Smuzhiyun #define PWR_CTRL1		0x15020
122*4882a593Smuzhiyun #define E4X12_PWR_CTRL2		0x15024
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Below definitions are used for PWR_CTRL settings */
125*4882a593Smuzhiyun #define PWR_CTRL1_CORE2_DOWN_RATIO(x)		(((x) & 0x7) << 28)
126*4882a593Smuzhiyun #define PWR_CTRL1_CORE1_DOWN_RATIO(x)		(((x) & 0x7) << 16)
127*4882a593Smuzhiyun #define PWR_CTRL1_DIV2_DOWN_EN			(1 << 9)
128*4882a593Smuzhiyun #define PWR_CTRL1_DIV1_DOWN_EN			(1 << 8)
129*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE3_WFE			(1 << 7)
130*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE2_WFE			(1 << 6)
131*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE1_WFE			(1 << 5)
132*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE0_WFE			(1 << 4)
133*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE3_WFI			(1 << 3)
134*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE2_WFI			(1 << 2)
135*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE1_WFI			(1 << 1)
136*4882a593Smuzhiyun #define PWR_CTRL1_USE_CORE0_WFI			(1 << 0)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* the exynos4 soc type */
139*4882a593Smuzhiyun enum exynos4_soc {
140*4882a593Smuzhiyun 	EXYNOS4210,
141*4882a593Smuzhiyun 	EXYNOS4X12,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* list of PLLs to be registered */
145*4882a593Smuzhiyun enum exynos4_plls {
146*4882a593Smuzhiyun 	apll, mpll, epll, vpll,
147*4882a593Smuzhiyun 	nr_plls			/* number of PLLs */
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static void __iomem *reg_base;
151*4882a593Smuzhiyun static enum exynos4_soc exynos4_soc;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * list of controller registers to be saved and restored during a
155*4882a593Smuzhiyun  * suspend/resume cycle.
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun static const unsigned long exynos4210_clk_save[] __initconst = {
158*4882a593Smuzhiyun 	E4210_SRC_IMAGE,
159*4882a593Smuzhiyun 	E4210_SRC_LCD1,
160*4882a593Smuzhiyun 	E4210_SRC_MASK_LCD1,
161*4882a593Smuzhiyun 	E4210_DIV_LCD1,
162*4882a593Smuzhiyun 	E4210_GATE_IP_IMAGE,
163*4882a593Smuzhiyun 	E4210_GATE_IP_LCD1,
164*4882a593Smuzhiyun 	E4210_GATE_IP_PERIR,
165*4882a593Smuzhiyun 	E4210_MPLL_CON0,
166*4882a593Smuzhiyun 	PWR_CTRL1,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const unsigned long exynos4x12_clk_save[] __initconst = {
170*4882a593Smuzhiyun 	E4X12_GATE_IP_IMAGE,
171*4882a593Smuzhiyun 	E4X12_GATE_IP_PERIR,
172*4882a593Smuzhiyun 	E4X12_SRC_CAM1,
173*4882a593Smuzhiyun 	E4X12_DIV_ISP,
174*4882a593Smuzhiyun 	E4X12_DIV_CAM1,
175*4882a593Smuzhiyun 	E4X12_MPLL_CON0,
176*4882a593Smuzhiyun 	PWR_CTRL1,
177*4882a593Smuzhiyun 	E4X12_PWR_CTRL2,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static const unsigned long exynos4_clk_regs[] __initconst = {
181*4882a593Smuzhiyun 	EPLL_LOCK,
182*4882a593Smuzhiyun 	VPLL_LOCK,
183*4882a593Smuzhiyun 	EPLL_CON0,
184*4882a593Smuzhiyun 	EPLL_CON1,
185*4882a593Smuzhiyun 	EPLL_CON2,
186*4882a593Smuzhiyun 	VPLL_CON0,
187*4882a593Smuzhiyun 	VPLL_CON1,
188*4882a593Smuzhiyun 	VPLL_CON2,
189*4882a593Smuzhiyun 	SRC_LEFTBUS,
190*4882a593Smuzhiyun 	DIV_LEFTBUS,
191*4882a593Smuzhiyun 	GATE_IP_LEFTBUS,
192*4882a593Smuzhiyun 	SRC_RIGHTBUS,
193*4882a593Smuzhiyun 	DIV_RIGHTBUS,
194*4882a593Smuzhiyun 	GATE_IP_RIGHTBUS,
195*4882a593Smuzhiyun 	SRC_TOP0,
196*4882a593Smuzhiyun 	SRC_TOP1,
197*4882a593Smuzhiyun 	SRC_CAM,
198*4882a593Smuzhiyun 	SRC_TV,
199*4882a593Smuzhiyun 	SRC_MFC,
200*4882a593Smuzhiyun 	SRC_G3D,
201*4882a593Smuzhiyun 	SRC_LCD0,
202*4882a593Smuzhiyun 	SRC_MAUDIO,
203*4882a593Smuzhiyun 	SRC_FSYS,
204*4882a593Smuzhiyun 	SRC_PERIL0,
205*4882a593Smuzhiyun 	SRC_PERIL1,
206*4882a593Smuzhiyun 	SRC_MASK_TOP,
207*4882a593Smuzhiyun 	SRC_MASK_CAM,
208*4882a593Smuzhiyun 	SRC_MASK_TV,
209*4882a593Smuzhiyun 	SRC_MASK_LCD0,
210*4882a593Smuzhiyun 	SRC_MASK_MAUDIO,
211*4882a593Smuzhiyun 	SRC_MASK_FSYS,
212*4882a593Smuzhiyun 	SRC_MASK_PERIL0,
213*4882a593Smuzhiyun 	SRC_MASK_PERIL1,
214*4882a593Smuzhiyun 	DIV_TOP,
215*4882a593Smuzhiyun 	DIV_CAM,
216*4882a593Smuzhiyun 	DIV_TV,
217*4882a593Smuzhiyun 	DIV_MFC,
218*4882a593Smuzhiyun 	DIV_G3D,
219*4882a593Smuzhiyun 	DIV_IMAGE,
220*4882a593Smuzhiyun 	DIV_LCD0,
221*4882a593Smuzhiyun 	DIV_MAUDIO,
222*4882a593Smuzhiyun 	DIV_FSYS0,
223*4882a593Smuzhiyun 	DIV_FSYS1,
224*4882a593Smuzhiyun 	DIV_FSYS2,
225*4882a593Smuzhiyun 	DIV_FSYS3,
226*4882a593Smuzhiyun 	DIV_PERIL0,
227*4882a593Smuzhiyun 	DIV_PERIL1,
228*4882a593Smuzhiyun 	DIV_PERIL2,
229*4882a593Smuzhiyun 	DIV_PERIL3,
230*4882a593Smuzhiyun 	DIV_PERIL4,
231*4882a593Smuzhiyun 	DIV_PERIL5,
232*4882a593Smuzhiyun 	GATE_SCLK_CAM,
233*4882a593Smuzhiyun 	GATE_IP_CAM,
234*4882a593Smuzhiyun 	GATE_IP_TV,
235*4882a593Smuzhiyun 	GATE_IP_MFC,
236*4882a593Smuzhiyun 	GATE_IP_G3D,
237*4882a593Smuzhiyun 	GATE_IP_LCD0,
238*4882a593Smuzhiyun 	GATE_IP_FSYS,
239*4882a593Smuzhiyun 	GATE_IP_GPS,
240*4882a593Smuzhiyun 	GATE_IP_PERIL,
241*4882a593Smuzhiyun 	GATE_BLOCK,
242*4882a593Smuzhiyun 	SRC_MASK_DMC,
243*4882a593Smuzhiyun 	SRC_DMC,
244*4882a593Smuzhiyun 	DIV_DMC0,
245*4882a593Smuzhiyun 	DIV_DMC1,
246*4882a593Smuzhiyun 	GATE_IP_DMC,
247*4882a593Smuzhiyun 	APLL_CON0,
248*4882a593Smuzhiyun 	SRC_CPU,
249*4882a593Smuzhiyun 	DIV_CPU0,
250*4882a593Smuzhiyun 	DIV_CPU1,
251*4882a593Smuzhiyun 	GATE_SCLK_CPU,
252*4882a593Smuzhiyun 	GATE_IP_CPU,
253*4882a593Smuzhiyun 	CLKOUT_CMU_LEFTBUS,
254*4882a593Smuzhiyun 	CLKOUT_CMU_RIGHTBUS,
255*4882a593Smuzhiyun 	CLKOUT_CMU_TOP,
256*4882a593Smuzhiyun 	CLKOUT_CMU_DMC,
257*4882a593Smuzhiyun 	CLKOUT_CMU_CPU,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const struct samsung_clk_reg_dump src_mask_suspend[] = {
261*4882a593Smuzhiyun 	{ .offset = VPLL_CON0,			.value = 0x80600302, },
262*4882a593Smuzhiyun 	{ .offset = EPLL_CON0,			.value = 0x806F0302, },
263*4882a593Smuzhiyun 	{ .offset = SRC_MASK_TOP,		.value = 0x00000001, },
264*4882a593Smuzhiyun 	{ .offset = SRC_MASK_CAM,		.value = 0x11111111, },
265*4882a593Smuzhiyun 	{ .offset = SRC_MASK_TV,		.value = 0x00000111, },
266*4882a593Smuzhiyun 	{ .offset = SRC_MASK_LCD0,		.value = 0x00001111, },
267*4882a593Smuzhiyun 	{ .offset = SRC_MASK_MAUDIO,		.value = 0x00000001, },
268*4882a593Smuzhiyun 	{ .offset = SRC_MASK_FSYS,		.value = 0x01011111, },
269*4882a593Smuzhiyun 	{ .offset = SRC_MASK_PERIL0,		.value = 0x01111111, },
270*4882a593Smuzhiyun 	{ .offset = SRC_MASK_PERIL1,		.value = 0x01110111, },
271*4882a593Smuzhiyun 	{ .offset = SRC_MASK_DMC,		.value = 0x00010000, },
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct samsung_clk_reg_dump src_mask_suspend_e4210[] = {
275*4882a593Smuzhiyun 	{ .offset = E4210_SRC_MASK_LCD1,	.value = 0x00001111, },
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* list of all parent clock list */
279*4882a593Smuzhiyun PNAME(mout_apll_p)	= { "fin_pll", "fout_apll", };
280*4882a593Smuzhiyun PNAME(mout_mpll_p)	= { "fin_pll", "fout_mpll", };
281*4882a593Smuzhiyun PNAME(mout_epll_p)	= { "fin_pll", "fout_epll", };
282*4882a593Smuzhiyun PNAME(mout_vpllsrc_p)	= { "fin_pll", "sclk_hdmi24m", };
283*4882a593Smuzhiyun PNAME(mout_vpll_p)	= { "fin_pll", "fout_vpll", };
284*4882a593Smuzhiyun PNAME(sclk_evpll_p)	= { "sclk_epll", "sclk_vpll", };
285*4882a593Smuzhiyun PNAME(mout_mfc_p)	= { "mout_mfc0", "mout_mfc1", };
286*4882a593Smuzhiyun PNAME(mout_g3d_p)	= { "mout_g3d0", "mout_g3d1", };
287*4882a593Smuzhiyun PNAME(mout_g2d_p)	= { "mout_g2d0", "mout_g2d1", };
288*4882a593Smuzhiyun PNAME(mout_hdmi_p)	= { "sclk_pixel", "sclk_hdmiphy", };
289*4882a593Smuzhiyun PNAME(mout_jpeg_p)	= { "mout_jpeg0", "mout_jpeg1", };
290*4882a593Smuzhiyun PNAME(mout_spdif_p)	= { "sclk_audio0", "sclk_audio1", "sclk_audio2",
291*4882a593Smuzhiyun 				"spdif_extclk", };
292*4882a593Smuzhiyun PNAME(mout_onenand_p)  = {"aclk133", "aclk160", };
293*4882a593Smuzhiyun PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* Exynos 4210-specific parent groups */
296*4882a593Smuzhiyun PNAME(sclk_vpll_p4210)	= { "mout_vpllsrc", "fout_vpll", };
297*4882a593Smuzhiyun PNAME(mout_core_p4210)	= { "mout_apll", "sclk_mpll", };
298*4882a593Smuzhiyun PNAME(sclk_ampll_p4210)	= { "sclk_mpll", "sclk_apll", };
299*4882a593Smuzhiyun PNAME(group1_p4210)	= { "xxti", "xusbxti", "sclk_hdmi24m",
300*4882a593Smuzhiyun 				"sclk_usbphy0", "none",	"sclk_hdmiphy",
301*4882a593Smuzhiyun 				"sclk_mpll", "sclk_epll", "sclk_vpll", };
302*4882a593Smuzhiyun PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
303*4882a593Smuzhiyun 				"sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
304*4882a593Smuzhiyun 				"sclk_epll", "sclk_vpll" };
305*4882a593Smuzhiyun PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
306*4882a593Smuzhiyun 				"sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
307*4882a593Smuzhiyun 				"sclk_epll", "sclk_vpll", };
308*4882a593Smuzhiyun PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
309*4882a593Smuzhiyun 				"sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
310*4882a593Smuzhiyun 				"sclk_epll", "sclk_vpll", };
311*4882a593Smuzhiyun PNAME(mout_mixer_p4210)	= { "sclk_dac", "sclk_hdmi", };
312*4882a593Smuzhiyun PNAME(mout_dac_p4210)	= { "sclk_vpll", "sclk_hdmiphy", };
313*4882a593Smuzhiyun PNAME(mout_pwi_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
314*4882a593Smuzhiyun 				"sclk_usbphy1", "sclk_hdmiphy", "none",
315*4882a593Smuzhiyun 				"sclk_epll", "sclk_vpll" };
316*4882a593Smuzhiyun PNAME(clkout_left_p4210) = { "sclk_mpll_div_2", "sclk_apll_div_2",
317*4882a593Smuzhiyun 				"div_gdl", "div_gpl" };
318*4882a593Smuzhiyun PNAME(clkout_right_p4210) = { "sclk_mpll_div_2", "sclk_apll_div_2",
319*4882a593Smuzhiyun 				"div_gdr", "div_gpr" };
320*4882a593Smuzhiyun PNAME(clkout_top_p4210) = { "fout_epll", "fout_vpll", "sclk_hdmi24m",
321*4882a593Smuzhiyun 				"sclk_usbphy0", "sclk_usbphy1", "sclk_hdmiphy",
322*4882a593Smuzhiyun 				"cdclk0", "cdclk1", "cdclk2", "spdif_extclk",
323*4882a593Smuzhiyun 				"aclk160", "aclk133", "aclk200", "aclk100",
324*4882a593Smuzhiyun 				"sclk_mfc", "sclk_g3d", "sclk_g2d",
325*4882a593Smuzhiyun 				"cam_a_pclk", "cam_b_pclk", "s_rxbyteclkhs0_2l",
326*4882a593Smuzhiyun 				"s_rxbyteclkhs0_4l" };
327*4882a593Smuzhiyun PNAME(clkout_dmc_p4210) = { "div_dmcd", "div_dmcp", "div_acp_pclk", "div_dmc",
328*4882a593Smuzhiyun 				"div_dphy", "none", "div_pwi" };
329*4882a593Smuzhiyun PNAME(clkout_cpu_p4210) = { "fout_apll_div_2", "none", "fout_mpll_div_2",
330*4882a593Smuzhiyun 				"none", "arm_clk_div_2", "div_corem0",
331*4882a593Smuzhiyun 				"div_corem1", "div_corem0", "div_atb",
332*4882a593Smuzhiyun 				"div_periph", "div_pclk_dbg", "div_hpm" };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* Exynos 4x12-specific parent groups */
335*4882a593Smuzhiyun PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
336*4882a593Smuzhiyun PNAME(mout_core_p4x12)	= { "mout_apll", "mout_mpll_user_c", };
337*4882a593Smuzhiyun PNAME(mout_gdl_p4x12)	= { "mout_mpll_user_l", "sclk_apll", };
338*4882a593Smuzhiyun PNAME(mout_gdr_p4x12)	= { "mout_mpll_user_r", "sclk_apll", };
339*4882a593Smuzhiyun PNAME(sclk_ampll_p4x12)	= { "mout_mpll_user_t", "sclk_apll", };
340*4882a593Smuzhiyun PNAME(group1_p4x12)	= { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
341*4882a593Smuzhiyun 				"none",	"sclk_hdmiphy", "mout_mpll_user_t",
342*4882a593Smuzhiyun 				"sclk_epll", "sclk_vpll", };
343*4882a593Smuzhiyun PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
344*4882a593Smuzhiyun 				"sclk_usbphy0", "xxti", "xusbxti",
345*4882a593Smuzhiyun 				"mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
346*4882a593Smuzhiyun PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
347*4882a593Smuzhiyun 				"sclk_usbphy0", "xxti", "xusbxti",
348*4882a593Smuzhiyun 				"mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
349*4882a593Smuzhiyun PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
350*4882a593Smuzhiyun 				"sclk_usbphy0", "xxti", "xusbxti",
351*4882a593Smuzhiyun 				"mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
352*4882a593Smuzhiyun PNAME(aclk_p4412)	= { "mout_mpll_user_t", "sclk_apll", };
353*4882a593Smuzhiyun PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", };
354*4882a593Smuzhiyun PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", };
355*4882a593Smuzhiyun PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", };
356*4882a593Smuzhiyun PNAME(mout_pwi_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
357*4882a593Smuzhiyun 				"none", "sclk_hdmiphy", "sclk_mpll",
358*4882a593Smuzhiyun 				"sclk_epll", "sclk_vpll" };
359*4882a593Smuzhiyun PNAME(clkout_left_p4x12) = { "sclk_mpll_user_l_div_2", "sclk_apll_div_2",
360*4882a593Smuzhiyun 				"div_gdl", "div_gpl" };
361*4882a593Smuzhiyun PNAME(clkout_right_p4x12) = { "sclk_mpll_user_r_div_2", "sclk_apll_div_2",
362*4882a593Smuzhiyun 				"div_gdr", "div_gpr" };
363*4882a593Smuzhiyun PNAME(clkout_top_p4x12) = { "fout_epll", "fout_vpll", "sclk_hdmi24m",
364*4882a593Smuzhiyun 				"sclk_usbphy0", "none", "sclk_hdmiphy",
365*4882a593Smuzhiyun 				"cdclk0", "cdclk1", "cdclk2", "spdif_extclk",
366*4882a593Smuzhiyun 				"aclk160", "aclk133", "aclk200", "aclk100",
367*4882a593Smuzhiyun 				"sclk_mfc", "sclk_g3d", "aclk400_mcuisp",
368*4882a593Smuzhiyun 				"cam_a_pclk", "cam_b_pclk", "s_rxbyteclkhs0_2l",
369*4882a593Smuzhiyun 				"s_rxbyteclkhs0_4l", "rx_half_byte_clk_csis0",
370*4882a593Smuzhiyun 				"rx_half_byte_clk_csis1", "div_jpeg",
371*4882a593Smuzhiyun 				"sclk_pwm_isp", "sclk_spi0_isp",
372*4882a593Smuzhiyun 				"sclk_spi1_isp", "sclk_uart_isp",
373*4882a593Smuzhiyun 				"sclk_mipihsi", "sclk_hdmi", "sclk_fimd0",
374*4882a593Smuzhiyun 				"sclk_pcm0" };
375*4882a593Smuzhiyun PNAME(clkout_dmc_p4x12) = { "div_dmcd", "div_dmcp", "aclk_acp", "div_acp_pclk",
376*4882a593Smuzhiyun 				"div_dmc", "div_dphy", "fout_mpll_div_2",
377*4882a593Smuzhiyun 				"div_pwi", "none", "div_c2c", "div_c2c_aclk" };
378*4882a593Smuzhiyun PNAME(clkout_cpu_p4x12) = { "fout_apll_div_2", "none", "none", "none",
379*4882a593Smuzhiyun 				"arm_clk_div_2", "div_corem0", "div_corem1",
380*4882a593Smuzhiyun 				"div_cores", "div_atb", "div_periph",
381*4882a593Smuzhiyun 				"div_pclk_dbg", "div_hpm" };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /* fixed rate clocks generated outside the soc */
384*4882a593Smuzhiyun static struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
385*4882a593Smuzhiyun 	FRATE(CLK_XXTI, "xxti", NULL, 0, 0),
386*4882a593Smuzhiyun 	FRATE(CLK_XUSBXTI, "xusbxti", NULL, 0, 0),
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* fixed rate clocks generated inside the soc */
390*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initconst = {
391*4882a593Smuzhiyun 	FRATE(0, "sclk_hdmi24m", NULL, 0, 24000000),
392*4882a593Smuzhiyun 	FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", "hdmi", 0, 27000000),
393*4882a593Smuzhiyun 	FRATE(0, "sclk_usbphy0", NULL, 0, 48000000),
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static const struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initconst = {
397*4882a593Smuzhiyun 	FRATE(0, "sclk_usbphy1", NULL, 0, 48000000),
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock exynos4_fixed_factor_clks[] __initconst = {
401*4882a593Smuzhiyun 	FFACTOR(0, "sclk_apll_div_2", "sclk_apll", 1, 2, 0),
402*4882a593Smuzhiyun 	FFACTOR(0, "fout_mpll_div_2", "fout_mpll", 1, 2, 0),
403*4882a593Smuzhiyun 	FFACTOR(0, "fout_apll_div_2", "fout_apll", 1, 2, 0),
404*4882a593Smuzhiyun 	FFACTOR(0, "arm_clk_div_2", "div_core2", 1, 2, 0),
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock exynos4210_fixed_factor_clks[] __initconst = {
408*4882a593Smuzhiyun 	FFACTOR(0, "sclk_mpll_div_2", "sclk_mpll", 1, 2, 0),
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const struct samsung_fixed_factor_clock exynos4x12_fixed_factor_clks[] __initconst = {
412*4882a593Smuzhiyun 	FFACTOR(0, "sclk_mpll_user_l_div_2", "mout_mpll_user_l", 1, 2, 0),
413*4882a593Smuzhiyun 	FFACTOR(0, "sclk_mpll_user_r_div_2", "mout_mpll_user_r", 1, 2, 0),
414*4882a593Smuzhiyun 	FFACTOR(0, "sclk_mpll_user_t_div_2", "mout_mpll_user_t", 1, 2, 0),
415*4882a593Smuzhiyun 	FFACTOR(0, "sclk_mpll_user_c_div_2", "mout_mpll_user_c", 1, 2, 0),
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* list of mux clocks supported in all exynos4 soc's */
419*4882a593Smuzhiyun static const struct samsung_mux_clock exynos4_mux_clks[] __initconst = {
420*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_APLL, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
421*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
422*4882a593Smuzhiyun 	MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
423*4882a593Smuzhiyun 	MUX(0, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
424*4882a593Smuzhiyun 	MUX(0, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
425*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_G3D1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
426*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
427*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_G3D, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
428*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
429*4882a593Smuzhiyun 	MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
430*4882a593Smuzhiyun 	MUX(0, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1),
431*4882a593Smuzhiyun 	MUX(CLK_SCLK_EPLL, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1),
432*4882a593Smuzhiyun 	MUX(0, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1),
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	MUX(0, "mout_dmc_bus", sclk_ampll_p4210, SRC_DMC, 4, 1),
435*4882a593Smuzhiyun 	MUX(0, "mout_dphy", sclk_ampll_p4210, SRC_DMC, 8, 1),
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* list of mux clocks supported in exynos4210 soc */
439*4882a593Smuzhiyun static const struct samsung_mux_clock exynos4210_mux_early[] __initconst = {
440*4882a593Smuzhiyun 	MUX(0, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun static const struct samsung_mux_clock exynos4210_mux_clks[] __initconst = {
444*4882a593Smuzhiyun 	MUX(0, "mout_gdl", sclk_ampll_p4210, SRC_LEFTBUS, 0, 1),
445*4882a593Smuzhiyun 	MUX(0, "mout_clkout_leftbus", clkout_left_p4210,
446*4882a593Smuzhiyun 			CLKOUT_CMU_LEFTBUS, 0, 5),
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	MUX(0, "mout_gdr", sclk_ampll_p4210, SRC_RIGHTBUS, 0, 1),
449*4882a593Smuzhiyun 	MUX(0, "mout_clkout_rightbus", clkout_right_p4210,
450*4882a593Smuzhiyun 			CLKOUT_CMU_RIGHTBUS, 0, 5),
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	MUX(0, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
453*4882a593Smuzhiyun 	MUX(0, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
454*4882a593Smuzhiyun 	MUX(0, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
455*4882a593Smuzhiyun 	MUX(0, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
456*4882a593Smuzhiyun 	MUX(CLK_MOUT_MIXER, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
457*4882a593Smuzhiyun 	MUX(0, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
458*4882a593Smuzhiyun 	MUX(0, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
459*4882a593Smuzhiyun 	MUX(0, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
460*4882a593Smuzhiyun 	MUX(0, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
461*4882a593Smuzhiyun 	MUX(0, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4),
462*4882a593Smuzhiyun 	MUX(0, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4),
463*4882a593Smuzhiyun 	MUX(CLK_SCLK_MPLL, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1),
464*4882a593Smuzhiyun 	MUX(CLK_MOUT_CORE, "mout_core", mout_core_p4210, SRC_CPU, 16, 1),
465*4882a593Smuzhiyun 	MUX(0, "mout_hpm", mout_core_p4210, SRC_CPU, 20, 1),
466*4882a593Smuzhiyun 	MUX(CLK_SCLK_VPLL, "sclk_vpll", sclk_vpll_p4210, SRC_TOP0, 8, 1),
467*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
468*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
469*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
470*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
471*4882a593Smuzhiyun 	MUX(CLK_MOUT_CAM0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
472*4882a593Smuzhiyun 	MUX(CLK_MOUT_CAM1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
473*4882a593Smuzhiyun 	MUX(CLK_MOUT_CSIS0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
474*4882a593Smuzhiyun 	MUX(CLK_MOUT_CSIS1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
475*4882a593Smuzhiyun 	MUX(0, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
476*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_G3D0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
477*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
478*4882a593Smuzhiyun 	MUX(0, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
479*4882a593Smuzhiyun 	MUX(0, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
480*4882a593Smuzhiyun 	MUX(0, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
481*4882a593Smuzhiyun 	MUX(0, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
482*4882a593Smuzhiyun 	MUX(0, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
483*4882a593Smuzhiyun 	MUX(0, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
484*4882a593Smuzhiyun 	MUX(0, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
485*4882a593Smuzhiyun 	MUX(0, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
486*4882a593Smuzhiyun 	MUX(0, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1),
487*4882a593Smuzhiyun 	MUX(0, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
488*4882a593Smuzhiyun 	MUX(0, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
489*4882a593Smuzhiyun 	MUX(0, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
490*4882a593Smuzhiyun 	MUX(0, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
491*4882a593Smuzhiyun 	MUX(0, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
492*4882a593Smuzhiyun 	MUX(0, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
493*4882a593Smuzhiyun 	MUX(0, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
494*4882a593Smuzhiyun 	MUX(0, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
495*4882a593Smuzhiyun 	MUX(0, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
496*4882a593Smuzhiyun 	MUX(0, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
497*4882a593Smuzhiyun 	MUX(0, "mout_clkout_top", clkout_top_p4210, CLKOUT_CMU_TOP, 0, 5),
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	MUX(0, "mout_pwi", mout_pwi_p4210, SRC_DMC, 16, 4),
500*4882a593Smuzhiyun 	MUX(0, "mout_clkout_dmc", clkout_dmc_p4210, CLKOUT_CMU_DMC, 0, 5),
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	MUX(0, "mout_clkout_cpu", clkout_cpu_p4210, CLKOUT_CMU_CPU, 0, 5),
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /* list of mux clocks supported in exynos4x12 soc */
506*4882a593Smuzhiyun static const struct samsung_mux_clock exynos4x12_mux_clks[] __initconst = {
507*4882a593Smuzhiyun 	MUX(0, "mout_mpll_user_l", mout_mpll_p, SRC_LEFTBUS, 4, 1),
508*4882a593Smuzhiyun 	MUX(0, "mout_gdl", mout_gdl_p4x12, SRC_LEFTBUS, 0, 1),
509*4882a593Smuzhiyun 	MUX(0, "mout_clkout_leftbus", clkout_left_p4x12,
510*4882a593Smuzhiyun 			CLKOUT_CMU_LEFTBUS, 0, 5),
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	MUX(0, "mout_mpll_user_r", mout_mpll_p, SRC_RIGHTBUS, 4, 1),
513*4882a593Smuzhiyun 	MUX(0, "mout_gdr", mout_gdr_p4x12, SRC_RIGHTBUS, 0, 1),
514*4882a593Smuzhiyun 	MUX(0, "mout_clkout_rightbus", clkout_right_p4x12,
515*4882a593Smuzhiyun 			CLKOUT_CMU_RIGHTBUS, 0, 5),
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	MUX(CLK_MOUT_MPLL_USER_C, "mout_mpll_user_c", mout_mpll_user_p4x12,
518*4882a593Smuzhiyun 			SRC_CPU, 24, 1),
519*4882a593Smuzhiyun 	MUX(0, "mout_clkout_cpu", clkout_cpu_p4x12, CLKOUT_CMU_CPU, 0, 5),
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	MUX(0, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1),
522*4882a593Smuzhiyun 	MUX(0, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1),
523*4882a593Smuzhiyun 	MUX(CLK_MOUT_MPLL_USER_T, "mout_mpll_user_t", mout_mpll_user_p4x12,
524*4882a593Smuzhiyun 			SRC_TOP1, 12, 1),
525*4882a593Smuzhiyun 	MUX(0, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12,
526*4882a593Smuzhiyun 			SRC_TOP1, 16, 1),
527*4882a593Smuzhiyun 	MUX(CLK_ACLK200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1),
528*4882a593Smuzhiyun 	MUX(CLK_ACLK400_MCUISP, "aclk400_mcuisp",
529*4882a593Smuzhiyun 		mout_user_aclk400_mcuisp_p4x12, SRC_TOP1, 24, 1),
530*4882a593Smuzhiyun 	MUX(0, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
531*4882a593Smuzhiyun 	MUX(0, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
532*4882a593Smuzhiyun 	MUX(0, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
533*4882a593Smuzhiyun 	MUX(0, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
534*4882a593Smuzhiyun 	MUX(0, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
535*4882a593Smuzhiyun 	MUX(0, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
536*4882a593Smuzhiyun 	MUX(0, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
537*4882a593Smuzhiyun 	MUX(0, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
538*4882a593Smuzhiyun 	MUX(0, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
539*4882a593Smuzhiyun 	MUX(0, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
540*4882a593Smuzhiyun 	MUX(CLK_SCLK_MPLL, "sclk_mpll", mout_mpll_p, SRC_DMC, 12, 1),
541*4882a593Smuzhiyun 	MUX(CLK_SCLK_VPLL, "sclk_vpll", mout_vpll_p, SRC_TOP0, 8, 1),
542*4882a593Smuzhiyun 	MUX(CLK_MOUT_CORE, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
543*4882a593Smuzhiyun 	MUX(0, "mout_hpm", mout_core_p4x12, SRC_CPU, 20, 1),
544*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
545*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
546*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
547*4882a593Smuzhiyun 	MUX(CLK_MOUT_FIMC3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
548*4882a593Smuzhiyun 	MUX(CLK_MOUT_CAM0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
549*4882a593Smuzhiyun 	MUX(CLK_MOUT_CAM1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
550*4882a593Smuzhiyun 	MUX(CLK_MOUT_CSIS0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
551*4882a593Smuzhiyun 	MUX(CLK_MOUT_CSIS1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
552*4882a593Smuzhiyun 	MUX(0, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
553*4882a593Smuzhiyun 	MUX_F(CLK_MOUT_G3D0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
554*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
555*4882a593Smuzhiyun 	MUX(0, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
556*4882a593Smuzhiyun 	MUX(0, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
557*4882a593Smuzhiyun 	MUX(0, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
558*4882a593Smuzhiyun 	MUX(0, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
559*4882a593Smuzhiyun 	MUX(0, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
560*4882a593Smuzhiyun 	MUX(0, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
561*4882a593Smuzhiyun 	MUX(0, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
562*4882a593Smuzhiyun 	MUX(0, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
563*4882a593Smuzhiyun 	MUX(0, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
564*4882a593Smuzhiyun 	MUX(0, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
565*4882a593Smuzhiyun 	MUX(0, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
566*4882a593Smuzhiyun 	MUX(0, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
567*4882a593Smuzhiyun 	MUX(0, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
568*4882a593Smuzhiyun 	MUX(0, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
569*4882a593Smuzhiyun 	MUX(0, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
570*4882a593Smuzhiyun 	MUX(0, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
571*4882a593Smuzhiyun 	MUX(0, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
572*4882a593Smuzhiyun 	MUX(0, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
573*4882a593Smuzhiyun 	MUX(0, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
574*4882a593Smuzhiyun 	MUX(0, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4),
575*4882a593Smuzhiyun 	MUX(0, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4),
576*4882a593Smuzhiyun 	MUX(0, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4),
577*4882a593Smuzhiyun 	MUX(0, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4),
578*4882a593Smuzhiyun 	MUX(0, "mout_clkout_top", clkout_top_p4x12, CLKOUT_CMU_TOP, 0, 5),
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	MUX(0, "mout_c2c", sclk_ampll_p4210, SRC_DMC, 0, 1),
581*4882a593Smuzhiyun 	MUX(0, "mout_pwi", mout_pwi_p4x12, SRC_DMC, 16, 4),
582*4882a593Smuzhiyun 	MUX(0, "mout_g2d0", sclk_ampll_p4210, SRC_DMC, 20, 1),
583*4882a593Smuzhiyun 	MUX(0, "mout_g2d1", sclk_evpll_p, SRC_DMC, 24, 1),
584*4882a593Smuzhiyun 	MUX(0, "mout_g2d", mout_g2d_p, SRC_DMC, 28, 1),
585*4882a593Smuzhiyun 	MUX(0, "mout_clkout_dmc", clkout_dmc_p4x12, CLKOUT_CMU_DMC, 0, 5),
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun /* list of divider clocks supported in all exynos4 soc's */
589*4882a593Smuzhiyun static const struct samsung_div_clock exynos4_div_clks[] __initconst = {
590*4882a593Smuzhiyun 	DIV(CLK_DIV_GDL, "div_gdl", "mout_gdl", DIV_LEFTBUS, 0, 3),
591*4882a593Smuzhiyun 	DIV(0, "div_gpl", "div_gdl", DIV_LEFTBUS, 4, 3),
592*4882a593Smuzhiyun 	DIV(0, "div_clkout_leftbus", "mout_clkout_leftbus",
593*4882a593Smuzhiyun 			CLKOUT_CMU_LEFTBUS, 8, 6),
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	DIV(CLK_DIV_GDR, "div_gdr", "mout_gdr", DIV_RIGHTBUS, 0, 3),
596*4882a593Smuzhiyun 	DIV(0, "div_gpr", "div_gdr", DIV_RIGHTBUS, 4, 3),
597*4882a593Smuzhiyun 	DIV(0, "div_clkout_rightbus", "mout_clkout_rightbus",
598*4882a593Smuzhiyun 			CLKOUT_CMU_RIGHTBUS, 8, 6),
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	DIV(0, "div_core", "mout_core", DIV_CPU0, 0, 3),
601*4882a593Smuzhiyun 	DIV(0, "div_corem0", "div_core2", DIV_CPU0, 4, 3),
602*4882a593Smuzhiyun 	DIV(0, "div_corem1", "div_core2", DIV_CPU0, 8, 3),
603*4882a593Smuzhiyun 	DIV(0, "div_periph", "div_core2", DIV_CPU0, 12, 3),
604*4882a593Smuzhiyun 	DIV(0, "div_atb", "mout_core", DIV_CPU0, 16, 3),
605*4882a593Smuzhiyun 	DIV(0, "div_pclk_dbg", "div_atb", DIV_CPU0, 20, 3),
606*4882a593Smuzhiyun 	DIV(0, "div_core2", "div_core", DIV_CPU0, 28, 3),
607*4882a593Smuzhiyun 	DIV(0, "div_copy", "mout_hpm", DIV_CPU1, 0, 3),
608*4882a593Smuzhiyun 	DIV(0, "div_hpm", "div_copy", DIV_CPU1, 4, 3),
609*4882a593Smuzhiyun 	DIV(0, "div_clkout_cpu", "mout_clkout_cpu", CLKOUT_CMU_CPU, 8, 6),
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	DIV(0, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
612*4882a593Smuzhiyun 	DIV(0, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
613*4882a593Smuzhiyun 	DIV(0, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
614*4882a593Smuzhiyun 	DIV(0, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
615*4882a593Smuzhiyun 	DIV(0, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
616*4882a593Smuzhiyun 	DIV(0, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
617*4882a593Smuzhiyun 	DIV(0, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
618*4882a593Smuzhiyun 	DIV(0, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
619*4882a593Smuzhiyun 	DIV(CLK_SCLK_MFC, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
620*4882a593Smuzhiyun 	DIV(CLK_SCLK_G3D, "sclk_g3d", "mout_g3d", DIV_G3D, 0, 4),
621*4882a593Smuzhiyun 	DIV(0, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
622*4882a593Smuzhiyun 	DIV(0, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
623*4882a593Smuzhiyun 	DIV(0, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
624*4882a593Smuzhiyun 	DIV(CLK_SCLK_PCM0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
625*4882a593Smuzhiyun 	DIV(0, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
626*4882a593Smuzhiyun 	DIV(0, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
627*4882a593Smuzhiyun 	DIV(0, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
628*4882a593Smuzhiyun 	DIV(0, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
629*4882a593Smuzhiyun 	DIV(CLK_SCLK_PIXEL, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
630*4882a593Smuzhiyun 	DIV(CLK_ACLK100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
631*4882a593Smuzhiyun 	DIV(CLK_ACLK160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
632*4882a593Smuzhiyun 	DIV(CLK_ACLK133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
633*4882a593Smuzhiyun 	DIV(0, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3),
634*4882a593Smuzhiyun 	DIV(CLK_SCLK_SLIMBUS, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
635*4882a593Smuzhiyun 	DIV(CLK_SCLK_PCM1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
636*4882a593Smuzhiyun 	DIV(CLK_SCLK_PCM2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
637*4882a593Smuzhiyun 	DIV(CLK_SCLK_I2S1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
638*4882a593Smuzhiyun 	DIV(CLK_SCLK_I2S2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
639*4882a593Smuzhiyun 	DIV(0, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
640*4882a593Smuzhiyun 	DIV_F(0, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8,
641*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
642*4882a593Smuzhiyun 	DIV(0, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
643*4882a593Smuzhiyun 	DIV(0, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
644*4882a593Smuzhiyun 	DIV(0, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
645*4882a593Smuzhiyun 	DIV(0, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
646*4882a593Smuzhiyun 	DIV(0, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
647*4882a593Smuzhiyun 	DIV(0, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
648*4882a593Smuzhiyun 	DIV(0, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
649*4882a593Smuzhiyun 	DIV(0, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
650*4882a593Smuzhiyun 	DIV(0, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
651*4882a593Smuzhiyun 	DIV(0, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
652*4882a593Smuzhiyun 	DIV(0, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
653*4882a593Smuzhiyun 	DIV(0, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
654*4882a593Smuzhiyun 	DIV(0, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
655*4882a593Smuzhiyun 	DIV(CLK_SCLK_APLL, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
656*4882a593Smuzhiyun 	DIV_F(0, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
657*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
658*4882a593Smuzhiyun 	DIV_F(0, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
659*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
660*4882a593Smuzhiyun 	DIV_F(0, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
661*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
662*4882a593Smuzhiyun 	DIV_F(0, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
663*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
664*4882a593Smuzhiyun 	DIV_F(0, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
665*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
666*4882a593Smuzhiyun 	DIV(0, "div_clkout_top", "mout_clkout_top", CLKOUT_CMU_TOP, 8, 6),
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	DIV(CLK_DIV_ACP, "div_acp", "mout_dmc_bus", DIV_DMC0, 0, 3),
669*4882a593Smuzhiyun 	DIV(0, "div_acp_pclk", "div_acp", DIV_DMC0, 4, 3),
670*4882a593Smuzhiyun 	DIV(0, "div_dphy", "mout_dphy", DIV_DMC0, 8, 3),
671*4882a593Smuzhiyun 	DIV(CLK_DIV_DMC, "div_dmc", "mout_dmc_bus", DIV_DMC0, 12, 3),
672*4882a593Smuzhiyun 	DIV(0, "div_dmcd", "div_dmc", DIV_DMC0, 16, 3),
673*4882a593Smuzhiyun 	DIV(0, "div_dmcp", "div_dmcd", DIV_DMC0, 20, 3),
674*4882a593Smuzhiyun 	DIV(0, "div_pwi", "mout_pwi", DIV_DMC1, 8, 4),
675*4882a593Smuzhiyun 	DIV(0, "div_clkout_dmc", "mout_clkout_dmc", CLKOUT_CMU_DMC, 8, 6),
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* list of divider clocks supported in exynos4210 soc */
679*4882a593Smuzhiyun static const struct samsung_div_clock exynos4210_div_clks[] __initconst = {
680*4882a593Smuzhiyun 	DIV(CLK_ACLK200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
681*4882a593Smuzhiyun 	DIV(CLK_SCLK_FIMG2D, "sclk_fimg2d", "mout_g2d", DIV_IMAGE, 0, 4),
682*4882a593Smuzhiyun 	DIV(0, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
683*4882a593Smuzhiyun 	DIV(0, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
684*4882a593Smuzhiyun 	DIV(0, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
685*4882a593Smuzhiyun 	DIV_F(0, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
686*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* list of divider clocks supported in exynos4x12 soc */
690*4882a593Smuzhiyun static const struct samsung_div_clock exynos4x12_div_clks[] __initconst = {
691*4882a593Smuzhiyun 	DIV(0, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
692*4882a593Smuzhiyun 	DIV(0, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
693*4882a593Smuzhiyun 	DIV(0, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
694*4882a593Smuzhiyun 	DIV(0, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
695*4882a593Smuzhiyun 	DIV(0, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
696*4882a593Smuzhiyun 	DIV(CLK_DIV_ACLK200, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3),
697*4882a593Smuzhiyun 	DIV(0, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3),
698*4882a593Smuzhiyun 	DIV(CLK_DIV_ACLK400_MCUISP, "div_aclk400_mcuisp", "mout_aclk400_mcuisp",
699*4882a593Smuzhiyun 						DIV_TOP, 24, 3),
700*4882a593Smuzhiyun 	DIV(0, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4),
701*4882a593Smuzhiyun 	DIV(0, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4),
702*4882a593Smuzhiyun 	DIV(0, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8),
703*4882a593Smuzhiyun 	DIV(0, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4),
704*4882a593Smuzhiyun 	DIV(0, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8),
705*4882a593Smuzhiyun 	DIV(0, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4),
706*4882a593Smuzhiyun 	DIV(CLK_SCLK_FIMG2D, "sclk_fimg2d", "mout_g2d", DIV_DMC1, 0, 4),
707*4882a593Smuzhiyun 	DIV(CLK_DIV_C2C, "div_c2c", "mout_c2c", DIV_DMC1, 4, 3),
708*4882a593Smuzhiyun 	DIV(0, "div_c2c_aclk", "div_c2c", DIV_DMC1, 12, 3),
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun /* list of gate clocks supported in all exynos4 soc's */
712*4882a593Smuzhiyun static const struct samsung_gate_clock exynos4_gate_clks[] __initconst = {
713*4882a593Smuzhiyun 	GATE(CLK_PPMULEFT, "ppmuleft", "aclk200", GATE_IP_LEFTBUS, 1, 0, 0),
714*4882a593Smuzhiyun 	GATE(CLK_PPMURIGHT, "ppmuright", "aclk200", GATE_IP_RIGHTBUS, 1, 0, 0),
715*4882a593Smuzhiyun 	GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
716*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0,
717*4882a593Smuzhiyun 		0),
718*4882a593Smuzhiyun 	GATE(CLK_JPEG, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
719*4882a593Smuzhiyun 	GATE(CLK_MIE0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
720*4882a593Smuzhiyun 	GATE(CLK_DSIM0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
721*4882a593Smuzhiyun 	GATE(CLK_FIMD1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0),
722*4882a593Smuzhiyun 	GATE(CLK_MIE1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0),
723*4882a593Smuzhiyun 	GATE(CLK_DSIM1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0),
724*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMD1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0,
725*4882a593Smuzhiyun 		0),
726*4882a593Smuzhiyun 	GATE(CLK_TSI, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
727*4882a593Smuzhiyun 	GATE(CLK_SROMC, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
728*4882a593Smuzhiyun 	GATE(CLK_G3D, "g3d", "aclk200", GATE_IP_G3D, 0, 0, 0),
729*4882a593Smuzhiyun 	GATE(CLK_PPMUG3D, "ppmug3d", "aclk200", GATE_IP_G3D, 1, 0, 0),
730*4882a593Smuzhiyun 	GATE(CLK_USB_DEVICE, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
731*4882a593Smuzhiyun 	GATE(CLK_ONENAND, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
732*4882a593Smuzhiyun 	GATE(CLK_NFCON, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
733*4882a593Smuzhiyun 	GATE(CLK_GPS, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
734*4882a593Smuzhiyun 	GATE(CLK_SMMU_GPS, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
735*4882a593Smuzhiyun 	GATE(CLK_PPMUGPS, "ppmugps", "aclk200", GATE_IP_GPS, 2, 0, 0),
736*4882a593Smuzhiyun 	GATE(CLK_SLIMBUS, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
737*4882a593Smuzhiyun 	GATE(CLK_SCLK_CAM0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
738*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
739*4882a593Smuzhiyun 	GATE(CLK_SCLK_CAM1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
740*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
741*4882a593Smuzhiyun 	GATE(CLK_SCLK_MIPI0, "sclk_mipi0", "div_mipi_pre0",
742*4882a593Smuzhiyun 			SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
743*4882a593Smuzhiyun 	GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
744*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
745*4882a593Smuzhiyun 	GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0,
746*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
747*4882a593Smuzhiyun 	GATE(CLK_VP, "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
748*4882a593Smuzhiyun 	GATE(CLK_MIXER, "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
749*4882a593Smuzhiyun 	GATE(CLK_HDMI, "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
750*4882a593Smuzhiyun 	GATE(CLK_PWM, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0),
751*4882a593Smuzhiyun 	GATE(CLK_SDMMC4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0),
752*4882a593Smuzhiyun 	GATE(CLK_USB_HOST, "usb_host", "aclk133", GATE_IP_FSYS, 12, 0, 0),
753*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMC0, "sclk_fimc0", "div_fimc0", SRC_MASK_CAM, 0,
754*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
755*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMC1, "sclk_fimc1", "div_fimc1", SRC_MASK_CAM, 4,
756*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
757*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMC2, "sclk_fimc2", "div_fimc2", SRC_MASK_CAM, 8,
758*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
759*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMC3, "sclk_fimc3", "div_fimc3", SRC_MASK_CAM, 12,
760*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
761*4882a593Smuzhiyun 	GATE(CLK_SCLK_CSIS0, "sclk_csis0", "div_csis0", SRC_MASK_CAM, 24,
762*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
763*4882a593Smuzhiyun 	GATE(CLK_SCLK_CSIS1, "sclk_csis1", "div_csis1", SRC_MASK_CAM, 28,
764*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
765*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMD0, "sclk_fimd0", "div_fimd0", SRC_MASK_LCD0, 0,
766*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
767*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC0, "sclk_mmc0", "div_mmc_pre0", SRC_MASK_FSYS, 0,
768*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
769*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC1, "sclk_mmc1", "div_mmc_pre1", SRC_MASK_FSYS, 4,
770*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
771*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC2, "sclk_mmc2", "div_mmc_pre2", SRC_MASK_FSYS, 8,
772*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
773*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC3, "sclk_mmc3", "div_mmc_pre3", SRC_MASK_FSYS, 12,
774*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
775*4882a593Smuzhiyun 	GATE(CLK_SCLK_MMC4, "sclk_mmc4", "div_mmc_pre4", SRC_MASK_FSYS, 16,
776*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
777*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART0, "uclk0", "div_uart0", SRC_MASK_PERIL0, 0,
778*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
779*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART1, "uclk1", "div_uart1", SRC_MASK_PERIL0, 4,
780*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
781*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART2, "uclk2", "div_uart2", SRC_MASK_PERIL0, 8,
782*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
783*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART3, "uclk3", "div_uart3", SRC_MASK_PERIL0, 12,
784*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
785*4882a593Smuzhiyun 	GATE(CLK_SCLK_UART4, "uclk4", "div_uart4", SRC_MASK_PERIL0, 16,
786*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
787*4882a593Smuzhiyun 	GATE(CLK_SCLK_AUDIO2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4,
788*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
789*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI0, "sclk_spi0", "div_spi_pre0", SRC_MASK_PERIL1, 16,
790*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
791*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI1, "sclk_spi1", "div_spi_pre1", SRC_MASK_PERIL1, 20,
792*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
793*4882a593Smuzhiyun 	GATE(CLK_SCLK_SPI2, "sclk_spi2", "div_spi_pre2", SRC_MASK_PERIL1, 24,
794*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
795*4882a593Smuzhiyun 	GATE(CLK_FIMC0, "fimc0", "aclk160", GATE_IP_CAM, 0,
796*4882a593Smuzhiyun 			0, 0),
797*4882a593Smuzhiyun 	GATE(CLK_FIMC1, "fimc1", "aclk160", GATE_IP_CAM, 1,
798*4882a593Smuzhiyun 			0, 0),
799*4882a593Smuzhiyun 	GATE(CLK_FIMC2, "fimc2", "aclk160", GATE_IP_CAM, 2,
800*4882a593Smuzhiyun 			0, 0),
801*4882a593Smuzhiyun 	GATE(CLK_FIMC3, "fimc3", "aclk160", GATE_IP_CAM, 3,
802*4882a593Smuzhiyun 			0, 0),
803*4882a593Smuzhiyun 	GATE(CLK_CSIS0, "csis0", "aclk160", GATE_IP_CAM, 4,
804*4882a593Smuzhiyun 			0, 0),
805*4882a593Smuzhiyun 	GATE(CLK_CSIS1, "csis1", "aclk160", GATE_IP_CAM, 5,
806*4882a593Smuzhiyun 			0, 0),
807*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMC0, "smmu_fimc0", "aclk160", GATE_IP_CAM, 7,
808*4882a593Smuzhiyun 			0, 0),
809*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMC1, "smmu_fimc1", "aclk160", GATE_IP_CAM, 8,
810*4882a593Smuzhiyun 			0, 0),
811*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMC2, "smmu_fimc2", "aclk160", GATE_IP_CAM, 9,
812*4882a593Smuzhiyun 			0, 0),
813*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMC3, "smmu_fimc3", "aclk160", GATE_IP_CAM, 10,
814*4882a593Smuzhiyun 			0, 0),
815*4882a593Smuzhiyun 	GATE(CLK_SMMU_JPEG, "smmu_jpeg", "aclk160", GATE_IP_CAM, 11,
816*4882a593Smuzhiyun 			0, 0),
817*4882a593Smuzhiyun 	GATE(CLK_PPMUCAMIF, "ppmucamif", "aclk160", GATE_IP_CAM, 16, 0, 0),
818*4882a593Smuzhiyun 	GATE(CLK_PIXELASYNCM0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
819*4882a593Smuzhiyun 	GATE(CLK_PIXELASYNCM1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
820*4882a593Smuzhiyun 	GATE(CLK_SMMU_TV, "smmu_tv", "aclk160", GATE_IP_TV, 4,
821*4882a593Smuzhiyun 			0, 0),
822*4882a593Smuzhiyun 	GATE(CLK_PPMUTV, "ppmutv", "aclk160", GATE_IP_TV, 5, 0, 0),
823*4882a593Smuzhiyun 	GATE(CLK_MFC, "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0),
824*4882a593Smuzhiyun 	GATE(CLK_SMMU_MFCL, "smmu_mfcl", "aclk100", GATE_IP_MFC, 1,
825*4882a593Smuzhiyun 			0, 0),
826*4882a593Smuzhiyun 	GATE(CLK_SMMU_MFCR, "smmu_mfcr", "aclk100", GATE_IP_MFC, 2,
827*4882a593Smuzhiyun 			0, 0),
828*4882a593Smuzhiyun 	GATE(CLK_PPMUMFC_L, "ppmumfc_l", "aclk100", GATE_IP_MFC, 3, 0, 0),
829*4882a593Smuzhiyun 	GATE(CLK_PPMUMFC_R, "ppmumfc_r", "aclk100", GATE_IP_MFC, 4, 0, 0),
830*4882a593Smuzhiyun 	GATE(CLK_FIMD0, "fimd0", "aclk160", GATE_IP_LCD0, 0,
831*4882a593Smuzhiyun 			0, 0),
832*4882a593Smuzhiyun 	GATE(CLK_SMMU_FIMD0, "smmu_fimd0", "aclk160", GATE_IP_LCD0, 4,
833*4882a593Smuzhiyun 			0, 0),
834*4882a593Smuzhiyun 	GATE(CLK_PPMULCD0, "ppmulcd0", "aclk160", GATE_IP_LCD0, 5, 0, 0),
835*4882a593Smuzhiyun 	GATE(CLK_PDMA0, "pdma0", "aclk133", GATE_IP_FSYS, 0,
836*4882a593Smuzhiyun 			0, 0),
837*4882a593Smuzhiyun 	GATE(CLK_PDMA1, "pdma1", "aclk133", GATE_IP_FSYS, 1,
838*4882a593Smuzhiyun 			0, 0),
839*4882a593Smuzhiyun 	GATE(CLK_SDMMC0, "sdmmc0", "aclk133", GATE_IP_FSYS, 5,
840*4882a593Smuzhiyun 			0, 0),
841*4882a593Smuzhiyun 	GATE(CLK_SDMMC1, "sdmmc1", "aclk133", GATE_IP_FSYS, 6,
842*4882a593Smuzhiyun 			0, 0),
843*4882a593Smuzhiyun 	GATE(CLK_SDMMC2, "sdmmc2", "aclk133", GATE_IP_FSYS, 7,
844*4882a593Smuzhiyun 			0, 0),
845*4882a593Smuzhiyun 	GATE(CLK_SDMMC3, "sdmmc3", "aclk133", GATE_IP_FSYS, 8,
846*4882a593Smuzhiyun 			0, 0),
847*4882a593Smuzhiyun 	GATE(CLK_PPMUFILE, "ppmufile", "aclk133", GATE_IP_FSYS, 17, 0, 0),
848*4882a593Smuzhiyun 	GATE(CLK_UART0, "uart0", "aclk100", GATE_IP_PERIL, 0,
849*4882a593Smuzhiyun 			0, 0),
850*4882a593Smuzhiyun 	GATE(CLK_UART1, "uart1", "aclk100", GATE_IP_PERIL, 1,
851*4882a593Smuzhiyun 			0, 0),
852*4882a593Smuzhiyun 	GATE(CLK_UART2, "uart2", "aclk100", GATE_IP_PERIL, 2,
853*4882a593Smuzhiyun 			0, 0),
854*4882a593Smuzhiyun 	GATE(CLK_UART3, "uart3", "aclk100", GATE_IP_PERIL, 3,
855*4882a593Smuzhiyun 			0, 0),
856*4882a593Smuzhiyun 	GATE(CLK_UART4, "uart4", "aclk100", GATE_IP_PERIL, 4,
857*4882a593Smuzhiyun 			0, 0),
858*4882a593Smuzhiyun 	GATE(CLK_I2C0, "i2c0", "aclk100", GATE_IP_PERIL, 6,
859*4882a593Smuzhiyun 			0, 0),
860*4882a593Smuzhiyun 	GATE(CLK_I2C1, "i2c1", "aclk100", GATE_IP_PERIL, 7,
861*4882a593Smuzhiyun 			0, 0),
862*4882a593Smuzhiyun 	GATE(CLK_I2C2, "i2c2", "aclk100", GATE_IP_PERIL, 8,
863*4882a593Smuzhiyun 			0, 0),
864*4882a593Smuzhiyun 	GATE(CLK_I2C3, "i2c3", "aclk100", GATE_IP_PERIL, 9,
865*4882a593Smuzhiyun 			0, 0),
866*4882a593Smuzhiyun 	GATE(CLK_I2C4, "i2c4", "aclk100", GATE_IP_PERIL, 10,
867*4882a593Smuzhiyun 			0, 0),
868*4882a593Smuzhiyun 	GATE(CLK_I2C5, "i2c5", "aclk100", GATE_IP_PERIL, 11,
869*4882a593Smuzhiyun 			0, 0),
870*4882a593Smuzhiyun 	GATE(CLK_I2C6, "i2c6", "aclk100", GATE_IP_PERIL, 12,
871*4882a593Smuzhiyun 			0, 0),
872*4882a593Smuzhiyun 	GATE(CLK_I2C7, "i2c7", "aclk100", GATE_IP_PERIL, 13,
873*4882a593Smuzhiyun 			0, 0),
874*4882a593Smuzhiyun 	GATE(CLK_I2C_HDMI, "i2c-hdmi", "aclk100", GATE_IP_PERIL, 14,
875*4882a593Smuzhiyun 			0, 0),
876*4882a593Smuzhiyun 	GATE(CLK_SPI0, "spi0", "aclk100", GATE_IP_PERIL, 16,
877*4882a593Smuzhiyun 			0, 0),
878*4882a593Smuzhiyun 	GATE(CLK_SPI1, "spi1", "aclk100", GATE_IP_PERIL, 17,
879*4882a593Smuzhiyun 			0, 0),
880*4882a593Smuzhiyun 	GATE(CLK_SPI2, "spi2", "aclk100", GATE_IP_PERIL, 18,
881*4882a593Smuzhiyun 			0, 0),
882*4882a593Smuzhiyun 	GATE(CLK_I2S1, "i2s1", "aclk100", GATE_IP_PERIL, 20,
883*4882a593Smuzhiyun 			0, 0),
884*4882a593Smuzhiyun 	GATE(CLK_I2S2, "i2s2", "aclk100", GATE_IP_PERIL, 21,
885*4882a593Smuzhiyun 			0, 0),
886*4882a593Smuzhiyun 	GATE(CLK_PCM1, "pcm1", "aclk100", GATE_IP_PERIL, 22,
887*4882a593Smuzhiyun 			0, 0),
888*4882a593Smuzhiyun 	GATE(CLK_PCM2, "pcm2", "aclk100", GATE_IP_PERIL, 23,
889*4882a593Smuzhiyun 			0, 0),
890*4882a593Smuzhiyun 	GATE(CLK_SPDIF, "spdif", "aclk100", GATE_IP_PERIL, 26,
891*4882a593Smuzhiyun 			0, 0),
892*4882a593Smuzhiyun 	GATE(CLK_AC97, "ac97", "aclk100", GATE_IP_PERIL, 27,
893*4882a593Smuzhiyun 			0, 0),
894*4882a593Smuzhiyun 	GATE(CLK_SSS, "sss", "aclk133", GATE_IP_DMC, 4, 0, 0),
895*4882a593Smuzhiyun 	GATE(CLK_PPMUDMC0, "ppmudmc0", "aclk133", GATE_IP_DMC, 8, 0, 0),
896*4882a593Smuzhiyun 	GATE(CLK_PPMUDMC1, "ppmudmc1", "aclk133", GATE_IP_DMC, 9, 0, 0),
897*4882a593Smuzhiyun 	GATE(CLK_PPMUCPU, "ppmucpu", "aclk133", GATE_IP_DMC, 10, 0, 0),
898*4882a593Smuzhiyun 	GATE(CLK_PPMUACP, "ppmuacp", "aclk133", GATE_IP_DMC, 16, 0, 0),
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	GATE(CLK_OUT_LEFTBUS, "clkout_leftbus", "div_clkout_leftbus",
901*4882a593Smuzhiyun 			CLKOUT_CMU_LEFTBUS, 16, CLK_SET_RATE_PARENT, 0),
902*4882a593Smuzhiyun 	GATE(CLK_OUT_RIGHTBUS, "clkout_rightbus", "div_clkout_rightbus",
903*4882a593Smuzhiyun 			CLKOUT_CMU_RIGHTBUS, 16, CLK_SET_RATE_PARENT, 0),
904*4882a593Smuzhiyun 	GATE(CLK_OUT_TOP, "clkout_top", "div_clkout_top",
905*4882a593Smuzhiyun 			CLKOUT_CMU_TOP, 16, CLK_SET_RATE_PARENT, 0),
906*4882a593Smuzhiyun 	GATE(CLK_OUT_DMC, "clkout_dmc", "div_clkout_dmc",
907*4882a593Smuzhiyun 			CLKOUT_CMU_DMC, 16, CLK_SET_RATE_PARENT, 0),
908*4882a593Smuzhiyun 	GATE(CLK_OUT_CPU, "clkout_cpu", "div_clkout_cpu",
909*4882a593Smuzhiyun 			CLKOUT_CMU_CPU, 16, CLK_SET_RATE_PARENT, 0),
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* list of gate clocks supported in exynos4210 soc */
913*4882a593Smuzhiyun static const struct samsung_gate_clock exynos4210_gate_clks[] __initconst = {
914*4882a593Smuzhiyun 	GATE(CLK_TVENC, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
915*4882a593Smuzhiyun 	GATE(CLK_G2D, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
916*4882a593Smuzhiyun 	GATE(CLK_ROTATOR, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
917*4882a593Smuzhiyun 	GATE(CLK_MDMA, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
918*4882a593Smuzhiyun 	GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
919*4882a593Smuzhiyun 	GATE(CLK_SMMU_MDMA, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0,
920*4882a593Smuzhiyun 		0),
921*4882a593Smuzhiyun 	GATE(CLK_PPMUIMAGE, "ppmuimage", "aclk200", E4210_GATE_IP_IMAGE, 9, 0,
922*4882a593Smuzhiyun 		0),
923*4882a593Smuzhiyun 	GATE(CLK_PPMULCD1, "ppmulcd1", "aclk160", E4210_GATE_IP_LCD1, 5, 0, 0),
924*4882a593Smuzhiyun 	GATE(CLK_PCIE_PHY, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
925*4882a593Smuzhiyun 	GATE(CLK_SATA_PHY, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
926*4882a593Smuzhiyun 	GATE(CLK_SATA, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
927*4882a593Smuzhiyun 	GATE(CLK_PCIE, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
928*4882a593Smuzhiyun 	GATE(CLK_SMMU_PCIE, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
929*4882a593Smuzhiyun 	GATE(CLK_MODEMIF, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
930*4882a593Smuzhiyun 	GATE(CLK_CHIPID, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, CLK_IGNORE_UNUSED, 0),
931*4882a593Smuzhiyun 	GATE(CLK_SYSREG, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0,
932*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, 0),
933*4882a593Smuzhiyun 	GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0,
934*4882a593Smuzhiyun 		0),
935*4882a593Smuzhiyun 	GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "aclk200",
936*4882a593Smuzhiyun 			E4210_GATE_IP_IMAGE, 4, 0, 0),
937*4882a593Smuzhiyun 	GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "div_mipi_pre1",
938*4882a593Smuzhiyun 			E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
939*4882a593Smuzhiyun 	GATE(CLK_SCLK_SATA, "sclk_sata", "div_sata",
940*4882a593Smuzhiyun 			SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
941*4882a593Smuzhiyun 	GATE(CLK_SCLK_MIXER, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
942*4882a593Smuzhiyun 	GATE(CLK_SCLK_DAC, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
943*4882a593Smuzhiyun 	GATE(CLK_TSADC, "tsadc", "aclk100", GATE_IP_PERIL, 15,
944*4882a593Smuzhiyun 			0, 0),
945*4882a593Smuzhiyun 	GATE(CLK_MCT, "mct", "aclk100", E4210_GATE_IP_PERIR, 13,
946*4882a593Smuzhiyun 			0, 0),
947*4882a593Smuzhiyun 	GATE(CLK_WDT, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14,
948*4882a593Smuzhiyun 			0, 0),
949*4882a593Smuzhiyun 	GATE(CLK_RTC, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15,
950*4882a593Smuzhiyun 			0, 0),
951*4882a593Smuzhiyun 	GATE(CLK_KEYIF, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16,
952*4882a593Smuzhiyun 			0, 0),
953*4882a593Smuzhiyun 	GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "div_fimd1", E4210_SRC_MASK_LCD1, 0,
954*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT, 0),
955*4882a593Smuzhiyun 	GATE(CLK_TMU_APBIF, "tmu_apbif", "aclk100", E4210_GATE_IP_PERIR, 17, 0,
956*4882a593Smuzhiyun 		0),
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun /* list of gate clocks supported in exynos4x12 soc */
960*4882a593Smuzhiyun static const struct samsung_gate_clock exynos4x12_gate_clks[] __initconst = {
961*4882a593Smuzhiyun 	GATE(CLK_ASYNC_G3D, "async_g3d", "aclk200", GATE_IP_LEFTBUS, 6, 0, 0),
962*4882a593Smuzhiyun 	GATE(CLK_AUDSS, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
963*4882a593Smuzhiyun 	GATE(CLK_MDNIE0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
964*4882a593Smuzhiyun 	GATE(CLK_ROTATOR, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
965*4882a593Smuzhiyun 	GATE(CLK_MDMA, "mdma", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
966*4882a593Smuzhiyun 	GATE(CLK_SMMU_MDMA, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0,
967*4882a593Smuzhiyun 		0),
968*4882a593Smuzhiyun 	GATE(CLK_PPMUIMAGE, "ppmuimage", "aclk200", E4X12_GATE_IP_IMAGE, 9, 0,
969*4882a593Smuzhiyun 		0),
970*4882a593Smuzhiyun 	GATE(CLK_TSADC, "tsadc", "aclk133", E4X12_GATE_BUS_FSYS1, 16, 0, 0),
971*4882a593Smuzhiyun 	GATE(CLK_MIPI_HSI, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
972*4882a593Smuzhiyun 	GATE(CLK_CHIPID, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, CLK_IGNORE_UNUSED, 0),
973*4882a593Smuzhiyun 	GATE(CLK_SYSREG, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1,
974*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, 0),
975*4882a593Smuzhiyun 	GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0,
976*4882a593Smuzhiyun 		0),
977*4882a593Smuzhiyun 	GATE(CLK_SCLK_MDNIE0, "sclk_mdnie0", "div_mdnie0",
978*4882a593Smuzhiyun 			SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
979*4882a593Smuzhiyun 	GATE(CLK_SCLK_MDNIE_PWM0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
980*4882a593Smuzhiyun 			SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
981*4882a593Smuzhiyun 	GATE(CLK_SCLK_MIPIHSI, "sclk_mipihsi", "div_mipihsi",
982*4882a593Smuzhiyun 			SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
983*4882a593Smuzhiyun 	GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "aclk200",
984*4882a593Smuzhiyun 			E4X12_GATE_IP_IMAGE, 4, 0, 0),
985*4882a593Smuzhiyun 	GATE(CLK_MCT, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13,
986*4882a593Smuzhiyun 			0, 0),
987*4882a593Smuzhiyun 	GATE(CLK_RTC, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15,
988*4882a593Smuzhiyun 			0, 0),
989*4882a593Smuzhiyun 	GATE(CLK_KEYIF, "keyif", "aclk100", E4X12_GATE_IP_PERIR, 16, 0, 0),
990*4882a593Smuzhiyun 	GATE(CLK_PWM_ISP_SCLK, "pwm_isp_sclk", "div_pwm_isp",
991*4882a593Smuzhiyun 			E4X12_GATE_IP_ISP, 0, 0, 0),
992*4882a593Smuzhiyun 	GATE(CLK_SPI0_ISP_SCLK, "spi0_isp_sclk", "div_spi0_isp_pre",
993*4882a593Smuzhiyun 			E4X12_GATE_IP_ISP, 1, 0, 0),
994*4882a593Smuzhiyun 	GATE(CLK_SPI1_ISP_SCLK, "spi1_isp_sclk", "div_spi1_isp_pre",
995*4882a593Smuzhiyun 			E4X12_GATE_IP_ISP, 2, 0, 0),
996*4882a593Smuzhiyun 	GATE(CLK_UART_ISP_SCLK, "uart_isp_sclk", "div_uart_isp",
997*4882a593Smuzhiyun 			E4X12_GATE_IP_ISP, 3, 0, 0),
998*4882a593Smuzhiyun 	GATE(CLK_WDT, "watchdog", "aclk100", E4X12_GATE_IP_PERIR, 14, 0, 0),
999*4882a593Smuzhiyun 	GATE(CLK_PCM0, "pcm0", "aclk100", E4X12_GATE_IP_MAUDIO, 2,
1000*4882a593Smuzhiyun 			0, 0),
1001*4882a593Smuzhiyun 	GATE(CLK_I2S0, "i2s0", "aclk100", E4X12_GATE_IP_MAUDIO, 3,
1002*4882a593Smuzhiyun 			0, 0),
1003*4882a593Smuzhiyun 	GATE(CLK_G2D, "g2d", "aclk200", GATE_IP_DMC, 23, 0, 0),
1004*4882a593Smuzhiyun 	GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk200", GATE_IP_DMC, 24, 0, 0),
1005*4882a593Smuzhiyun 	GATE(CLK_TMU_APBIF, "tmu_apbif", "aclk100", E4X12_GATE_IP_PERIR, 17, 0,
1006*4882a593Smuzhiyun 		0),
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun  * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
1011*4882a593Smuzhiyun  * resides in chipid register space, outside of the clock controller memory
1012*4882a593Smuzhiyun  * mapped space. So to determine the parent of fin_pll clock, the chipid
1013*4882a593Smuzhiyun  * controller is first remapped and the value of XOM[0] bit is read to
1014*4882a593Smuzhiyun  * determine the parent clock.
1015*4882a593Smuzhiyun  */
exynos4_get_xom(void)1016*4882a593Smuzhiyun static unsigned long __init exynos4_get_xom(void)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	unsigned long xom = 0;
1019*4882a593Smuzhiyun 	void __iomem *chipid_base;
1020*4882a593Smuzhiyun 	struct device_node *np;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
1023*4882a593Smuzhiyun 	if (np) {
1024*4882a593Smuzhiyun 		chipid_base = of_iomap(np, 0);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 		if (chipid_base)
1027*4882a593Smuzhiyun 			xom = readl(chipid_base + 8);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 		iounmap(chipid_base);
1030*4882a593Smuzhiyun 		of_node_put(np);
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	return xom;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
exynos4_clk_register_finpll(struct samsung_clk_provider * ctx)1036*4882a593Smuzhiyun static void __init exynos4_clk_register_finpll(struct samsung_clk_provider *ctx)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	struct samsung_fixed_rate_clock fclk;
1039*4882a593Smuzhiyun 	struct clk *clk;
1040*4882a593Smuzhiyun 	unsigned long finpll_f = 24000000;
1041*4882a593Smuzhiyun 	char *parent_name;
1042*4882a593Smuzhiyun 	unsigned int xom = exynos4_get_xom();
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	parent_name = xom & 1 ? "xusbxti" : "xxti";
1045*4882a593Smuzhiyun 	clk = clk_get(NULL, parent_name);
1046*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
1047*4882a593Smuzhiyun 		pr_err("%s: failed to lookup parent clock %s, assuming "
1048*4882a593Smuzhiyun 			"fin_pll clock frequency is 24MHz\n", __func__,
1049*4882a593Smuzhiyun 			parent_name);
1050*4882a593Smuzhiyun 	} else {
1051*4882a593Smuzhiyun 		finpll_f = clk_get_rate(clk);
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	fclk.id = CLK_FIN_PLL;
1055*4882a593Smuzhiyun 	fclk.name = "fin_pll";
1056*4882a593Smuzhiyun 	fclk.parent_name = NULL;
1057*4882a593Smuzhiyun 	fclk.flags = 0;
1058*4882a593Smuzhiyun 	fclk.fixed_rate = finpll_f;
1059*4882a593Smuzhiyun 	samsung_clk_register_fixed_rate(ctx, &fclk, 1);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun static const struct of_device_id ext_clk_match[] __initconst = {
1064*4882a593Smuzhiyun 	{ .compatible = "samsung,clock-xxti", .data = (void *)0, },
1065*4882a593Smuzhiyun 	{ .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
1066*4882a593Smuzhiyun 	{},
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun /* PLLs PMS values */
1070*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos4210_apll_rates[] __initconst = {
1071*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ, 1200000000, 150,  3, 1, 28),
1072*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ, 1000000000, 250,  6, 1, 28),
1073*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ,  800000000, 200,  6, 1, 28),
1074*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ,  666857142, 389, 14, 1, 13),
1075*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ,  600000000, 100,  4, 1, 13),
1076*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ,  533000000, 533, 24, 1,  5),
1077*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ,  500000000, 250,  6, 2, 28),
1078*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ,  400000000, 200,  6, 2, 28),
1079*4882a593Smuzhiyun 	PLL_4508_RATE(24 * MHZ,  200000000, 200,  6, 3, 28),
1080*4882a593Smuzhiyun 	{ /* sentinel */ }
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos4210_epll_rates[] __initconst = {
1084*4882a593Smuzhiyun 	PLL_4600_RATE(24 * MHZ, 192000000, 48, 3, 1,     0, 0),
1085*4882a593Smuzhiyun 	PLL_4600_RATE(24 * MHZ, 180633605, 45, 3, 1, 10381, 0),
1086*4882a593Smuzhiyun 	PLL_4600_RATE(24 * MHZ, 180000000, 45, 3, 1,     0, 0),
1087*4882a593Smuzhiyun 	PLL_4600_RATE(24 * MHZ,  73727996, 73, 3, 3, 47710, 1),
1088*4882a593Smuzhiyun 	PLL_4600_RATE(24 * MHZ,  67737602, 90, 4, 3, 20762, 1),
1089*4882a593Smuzhiyun 	PLL_4600_RATE(24 * MHZ,  49151992, 49, 3, 3,  9961, 0),
1090*4882a593Smuzhiyun 	PLL_4600_RATE(24 * MHZ,  45158401, 45, 3, 3, 10381, 0),
1091*4882a593Smuzhiyun 	{ /* sentinel */ }
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos4210_vpll_rates[] __initconst = {
1095*4882a593Smuzhiyun 	PLL_4650_RATE(24 * MHZ, 360000000, 44, 3, 0, 1024, 0, 14, 0),
1096*4882a593Smuzhiyun 	PLL_4650_RATE(24 * MHZ, 324000000, 53, 2, 1, 1024, 1,  1, 1),
1097*4882a593Smuzhiyun 	PLL_4650_RATE(24 * MHZ, 259617187, 63, 3, 1, 1950, 0, 20, 1),
1098*4882a593Smuzhiyun 	PLL_4650_RATE(24 * MHZ, 110000000, 53, 3, 2, 2048, 0, 17, 0),
1099*4882a593Smuzhiyun 	PLL_4650_RATE(24 * MHZ,  55360351, 53, 3, 3, 2417, 0, 17, 0),
1100*4882a593Smuzhiyun 	{ /* sentinel */ }
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos4x12_apll_rates[] __initconst = {
1104*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1704000000, 213, 3, 0),
1105*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
1106*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
1107*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
1108*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
1109*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1200000000, 200, 4, 0),
1110*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 6, 0),
1111*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ, 1000000000, 125, 3, 0),
1112*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  900000000, 150, 4, 0),
1113*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  800000000, 100, 3, 0),
1114*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  700000000, 175, 3, 1),
1115*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  600000000, 200, 4, 1),
1116*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  500000000, 125, 3, 1),
1117*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  400000000, 100, 3, 1),
1118*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  300000000, 200, 4, 2),
1119*4882a593Smuzhiyun 	PLL_35XX_RATE(24 * MHZ,  200000000, 100, 3, 2),
1120*4882a593Smuzhiyun 	{ /* sentinel */ }
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos4x12_epll_rates[] __initconst = {
1124*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 196608001, 197, 3, 3, -25690),
1125*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 192000000, 48, 3, 1,     0),
1126*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 180633605, 45, 3, 1, 10381),
1127*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 180000000, 45, 3, 1,     0),
1128*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  73727996, 73, 3, 3, 47710),
1129*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  67737602, 90, 4, 3, 20762),
1130*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  49151992, 49, 3, 3,  9961),
1131*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  45158401, 45, 3, 3, 10381),
1132*4882a593Smuzhiyun 	{ /* sentinel */ }
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun static const struct samsung_pll_rate_table exynos4x12_vpll_rates[] __initconst = {
1136*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 533000000, 133, 3, 1, 16384),
1137*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 440000000, 110, 3, 1,     0),
1138*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 350000000, 175, 3, 2,     0),
1139*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 266000000, 133, 3, 2,     0),
1140*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 160000000, 160, 3, 3,     0),
1141*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ, 106031250,  53, 3, 2,  1024),
1142*4882a593Smuzhiyun 	PLL_36XX_RATE(24 * MHZ,  53015625,  53, 3, 3,  1024),
1143*4882a593Smuzhiyun 	{ /* sentinel */ }
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun static struct samsung_pll_clock exynos4210_plls[nr_plls] __initdata = {
1147*4882a593Smuzhiyun 	[apll] = PLL(pll_4508, CLK_FOUT_APLL, "fout_apll", "fin_pll",
1148*4882a593Smuzhiyun 		APLL_LOCK, APLL_CON0, NULL),
1149*4882a593Smuzhiyun 	[mpll] = PLL(pll_4508, CLK_FOUT_MPLL, "fout_mpll", "fin_pll",
1150*4882a593Smuzhiyun 		E4210_MPLL_LOCK, E4210_MPLL_CON0, NULL),
1151*4882a593Smuzhiyun 	[epll] = PLL(pll_4600, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
1152*4882a593Smuzhiyun 		EPLL_LOCK, EPLL_CON0, NULL),
1153*4882a593Smuzhiyun 	[vpll] = PLL(pll_4650c, CLK_FOUT_VPLL, "fout_vpll", "mout_vpllsrc",
1154*4882a593Smuzhiyun 		VPLL_LOCK, VPLL_CON0, NULL),
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun static struct samsung_pll_clock exynos4x12_plls[nr_plls] __initdata = {
1158*4882a593Smuzhiyun 	[apll] = PLL(pll_35xx, CLK_FOUT_APLL, "fout_apll", "fin_pll",
1159*4882a593Smuzhiyun 			APLL_LOCK, APLL_CON0, NULL),
1160*4882a593Smuzhiyun 	[mpll] = PLL(pll_35xx, CLK_FOUT_MPLL, "fout_mpll", "fin_pll",
1161*4882a593Smuzhiyun 			E4X12_MPLL_LOCK, E4X12_MPLL_CON0, NULL),
1162*4882a593Smuzhiyun 	[epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
1163*4882a593Smuzhiyun 			EPLL_LOCK, EPLL_CON0, NULL),
1164*4882a593Smuzhiyun 	[vpll] = PLL(pll_36xx, CLK_FOUT_VPLL, "fout_vpll", "fin_pll",
1165*4882a593Smuzhiyun 			VPLL_LOCK, VPLL_CON0, NULL),
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun 
exynos4x12_core_down_clock(void)1168*4882a593Smuzhiyun static void __init exynos4x12_core_down_clock(void)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	unsigned int tmp;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	/*
1173*4882a593Smuzhiyun 	 * Enable arm clock down (in idle) and set arm divider
1174*4882a593Smuzhiyun 	 * ratios in WFI/WFE state.
1175*4882a593Smuzhiyun 	 */
1176*4882a593Smuzhiyun 	tmp = (PWR_CTRL1_CORE2_DOWN_RATIO(7) | PWR_CTRL1_CORE1_DOWN_RATIO(7) |
1177*4882a593Smuzhiyun 		PWR_CTRL1_DIV2_DOWN_EN | PWR_CTRL1_DIV1_DOWN_EN |
1178*4882a593Smuzhiyun 		PWR_CTRL1_USE_CORE1_WFE | PWR_CTRL1_USE_CORE0_WFE |
1179*4882a593Smuzhiyun 		PWR_CTRL1_USE_CORE1_WFI | PWR_CTRL1_USE_CORE0_WFI);
1180*4882a593Smuzhiyun 	/* On Exynos4412 enable it also on core 2 and 3 */
1181*4882a593Smuzhiyun 	if (num_possible_cpus() == 4)
1182*4882a593Smuzhiyun 		tmp |= PWR_CTRL1_USE_CORE3_WFE | PWR_CTRL1_USE_CORE2_WFE |
1183*4882a593Smuzhiyun 		       PWR_CTRL1_USE_CORE3_WFI | PWR_CTRL1_USE_CORE2_WFI;
1184*4882a593Smuzhiyun 	writel_relaxed(tmp, reg_base + PWR_CTRL1);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	/*
1187*4882a593Smuzhiyun 	 * Disable the clock up feature in case it was enabled by bootloader.
1188*4882a593Smuzhiyun 	 */
1189*4882a593Smuzhiyun 	writel_relaxed(0x0, reg_base + E4X12_PWR_CTRL2);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun #define E4210_CPU_DIV0(apll, pclk_dbg, atb, periph, corem1, corem0)	\
1193*4882a593Smuzhiyun 		(((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) |	\
1194*4882a593Smuzhiyun 		((periph) << 12) | ((corem1) << 8) | ((corem0) <<  4))
1195*4882a593Smuzhiyun #define E4210_CPU_DIV1(hpm, copy)					\
1196*4882a593Smuzhiyun 		(((hpm) << 4) | ((copy) << 0))
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data e4210_armclk_d[] __initconst = {
1199*4882a593Smuzhiyun 	{ 1200000, E4210_CPU_DIV0(7, 1, 4, 3, 7, 3), E4210_CPU_DIV1(0, 5), },
1200*4882a593Smuzhiyun 	{ 1000000, E4210_CPU_DIV0(7, 1, 4, 3, 7, 3), E4210_CPU_DIV1(0, 4), },
1201*4882a593Smuzhiyun 	{  800000, E4210_CPU_DIV0(7, 1, 3, 3, 7, 3), E4210_CPU_DIV1(0, 3), },
1202*4882a593Smuzhiyun 	{  500000, E4210_CPU_DIV0(7, 1, 3, 3, 7, 3), E4210_CPU_DIV1(0, 3), },
1203*4882a593Smuzhiyun 	{  400000, E4210_CPU_DIV0(7, 1, 3, 3, 7, 3), E4210_CPU_DIV1(0, 3), },
1204*4882a593Smuzhiyun 	{  200000, E4210_CPU_DIV0(0, 1, 1, 1, 3, 1), E4210_CPU_DIV1(0, 3), },
1205*4882a593Smuzhiyun 	{  0 },
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun #define E4412_CPU_DIV1(cores, hpm, copy)				\
1209*4882a593Smuzhiyun 		(((cores) << 8) | ((hpm) << 4) | ((copy) << 0))
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun static const struct exynos_cpuclk_cfg_data e4412_armclk_d[] __initconst = {
1212*4882a593Smuzhiyun 	{ 1704000, E4210_CPU_DIV0(2, 1, 6, 0, 7, 3), E4412_CPU_DIV1(7, 0, 7), },
1213*4882a593Smuzhiyun 	{ 1600000, E4210_CPU_DIV0(2, 1, 6, 0, 7, 3), E4412_CPU_DIV1(7, 0, 6), },
1214*4882a593Smuzhiyun 	{ 1500000, E4210_CPU_DIV0(2, 1, 6, 0, 7, 3), E4412_CPU_DIV1(7, 0, 6), },
1215*4882a593Smuzhiyun 	{ 1400000, E4210_CPU_DIV0(2, 1, 6, 0, 7, 3), E4412_CPU_DIV1(6, 0, 6), },
1216*4882a593Smuzhiyun 	{ 1300000, E4210_CPU_DIV0(2, 1, 5, 0, 7, 3), E4412_CPU_DIV1(6, 0, 5), },
1217*4882a593Smuzhiyun 	{ 1200000, E4210_CPU_DIV0(2, 1, 5, 0, 7, 3), E4412_CPU_DIV1(5, 0, 5), },
1218*4882a593Smuzhiyun 	{ 1100000, E4210_CPU_DIV0(2, 1, 4, 0, 6, 3), E4412_CPU_DIV1(5, 0, 4), },
1219*4882a593Smuzhiyun 	{ 1000000, E4210_CPU_DIV0(1, 1, 4, 0, 5, 2), E4412_CPU_DIV1(4, 0, 4), },
1220*4882a593Smuzhiyun 	{  900000, E4210_CPU_DIV0(1, 1, 3, 0, 5, 2), E4412_CPU_DIV1(4, 0, 3), },
1221*4882a593Smuzhiyun 	{  800000, E4210_CPU_DIV0(1, 1, 3, 0, 5, 2), E4412_CPU_DIV1(3, 0, 3), },
1222*4882a593Smuzhiyun 	{  700000, E4210_CPU_DIV0(1, 1, 3, 0, 4, 2), E4412_CPU_DIV1(3, 0, 3), },
1223*4882a593Smuzhiyun 	{  600000, E4210_CPU_DIV0(1, 1, 3, 0, 4, 2), E4412_CPU_DIV1(2, 0, 3), },
1224*4882a593Smuzhiyun 	{  500000, E4210_CPU_DIV0(1, 1, 3, 0, 4, 2), E4412_CPU_DIV1(2, 0, 3), },
1225*4882a593Smuzhiyun 	{  400000, E4210_CPU_DIV0(1, 1, 3, 0, 4, 2), E4412_CPU_DIV1(1, 0, 3), },
1226*4882a593Smuzhiyun 	{  300000, E4210_CPU_DIV0(1, 1, 2, 0, 4, 2), E4412_CPU_DIV1(1, 0, 3), },
1227*4882a593Smuzhiyun 	{  200000, E4210_CPU_DIV0(1, 1, 1, 0, 3, 1), E4412_CPU_DIV1(0, 0, 3), },
1228*4882a593Smuzhiyun 	{  0 },
1229*4882a593Smuzhiyun };
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun /* register exynos4 clocks */
exynos4_clk_init(struct device_node * np,enum exynos4_soc soc)1232*4882a593Smuzhiyun static void __init exynos4_clk_init(struct device_node *np,
1233*4882a593Smuzhiyun 				    enum exynos4_soc soc)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	struct samsung_clk_provider *ctx;
1236*4882a593Smuzhiyun 	struct clk_hw **hws;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	exynos4_soc = soc;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
1241*4882a593Smuzhiyun 	if (!reg_base)
1242*4882a593Smuzhiyun 		panic("%s: failed to map registers\n", __func__);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
1245*4882a593Smuzhiyun 	hws = ctx->clk_data.hws;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	samsung_clk_of_register_fixed_ext(ctx, exynos4_fixed_rate_ext_clks,
1248*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
1249*4882a593Smuzhiyun 			ext_clk_match);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	exynos4_clk_register_finpll(ctx);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	if (exynos4_soc == EXYNOS4210) {
1254*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, exynos4210_mux_early,
1255*4882a593Smuzhiyun 					ARRAY_SIZE(exynos4210_mux_early));
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 		if (_get_rate("fin_pll") == 24000000) {
1258*4882a593Smuzhiyun 			exynos4210_plls[apll].rate_table =
1259*4882a593Smuzhiyun 							exynos4210_apll_rates;
1260*4882a593Smuzhiyun 			exynos4210_plls[epll].rate_table =
1261*4882a593Smuzhiyun 							exynos4210_epll_rates;
1262*4882a593Smuzhiyun 		}
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		if (_get_rate("mout_vpllsrc") == 24000000)
1265*4882a593Smuzhiyun 			exynos4210_plls[vpll].rate_table =
1266*4882a593Smuzhiyun 							exynos4210_vpll_rates;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 		samsung_clk_register_pll(ctx, exynos4210_plls,
1269*4882a593Smuzhiyun 					ARRAY_SIZE(exynos4210_plls), reg_base);
1270*4882a593Smuzhiyun 	} else {
1271*4882a593Smuzhiyun 		if (_get_rate("fin_pll") == 24000000) {
1272*4882a593Smuzhiyun 			exynos4x12_plls[apll].rate_table =
1273*4882a593Smuzhiyun 							exynos4x12_apll_rates;
1274*4882a593Smuzhiyun 			exynos4x12_plls[epll].rate_table =
1275*4882a593Smuzhiyun 							exynos4x12_epll_rates;
1276*4882a593Smuzhiyun 			exynos4x12_plls[vpll].rate_table =
1277*4882a593Smuzhiyun 							exynos4x12_vpll_rates;
1278*4882a593Smuzhiyun 		}
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 		samsung_clk_register_pll(ctx, exynos4x12_plls,
1281*4882a593Smuzhiyun 					ARRAY_SIZE(exynos4x12_plls), reg_base);
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	samsung_clk_register_fixed_rate(ctx, exynos4_fixed_rate_clks,
1285*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4_fixed_rate_clks));
1286*4882a593Smuzhiyun 	samsung_clk_register_mux(ctx, exynos4_mux_clks,
1287*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4_mux_clks));
1288*4882a593Smuzhiyun 	samsung_clk_register_div(ctx, exynos4_div_clks,
1289*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4_div_clks));
1290*4882a593Smuzhiyun 	samsung_clk_register_gate(ctx, exynos4_gate_clks,
1291*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4_gate_clks));
1292*4882a593Smuzhiyun 	samsung_clk_register_fixed_factor(ctx, exynos4_fixed_factor_clks,
1293*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4_fixed_factor_clks));
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	if (exynos4_soc == EXYNOS4210) {
1296*4882a593Smuzhiyun 		samsung_clk_register_fixed_rate(ctx, exynos4210_fixed_rate_clks,
1297*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4210_fixed_rate_clks));
1298*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, exynos4210_mux_clks,
1299*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4210_mux_clks));
1300*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, exynos4210_div_clks,
1301*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4210_div_clks));
1302*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, exynos4210_gate_clks,
1303*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4210_gate_clks));
1304*4882a593Smuzhiyun 		samsung_clk_register_fixed_factor(ctx,
1305*4882a593Smuzhiyun 			exynos4210_fixed_factor_clks,
1306*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4210_fixed_factor_clks));
1307*4882a593Smuzhiyun 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1308*4882a593Smuzhiyun 			hws[CLK_MOUT_APLL], hws[CLK_SCLK_MPLL], 0x14200,
1309*4882a593Smuzhiyun 			e4210_armclk_d, ARRAY_SIZE(e4210_armclk_d),
1310*4882a593Smuzhiyun 			CLK_CPU_NEEDS_DEBUG_ALT_DIV | CLK_CPU_HAS_DIV1);
1311*4882a593Smuzhiyun 	} else {
1312*4882a593Smuzhiyun 		samsung_clk_register_mux(ctx, exynos4x12_mux_clks,
1313*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4x12_mux_clks));
1314*4882a593Smuzhiyun 		samsung_clk_register_div(ctx, exynos4x12_div_clks,
1315*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4x12_div_clks));
1316*4882a593Smuzhiyun 		samsung_clk_register_gate(ctx, exynos4x12_gate_clks,
1317*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4x12_gate_clks));
1318*4882a593Smuzhiyun 		samsung_clk_register_fixed_factor(ctx,
1319*4882a593Smuzhiyun 			exynos4x12_fixed_factor_clks,
1320*4882a593Smuzhiyun 			ARRAY_SIZE(exynos4x12_fixed_factor_clks));
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1323*4882a593Smuzhiyun 			hws[CLK_MOUT_APLL], hws[CLK_MOUT_MPLL_USER_C], 0x14200,
1324*4882a593Smuzhiyun 			e4412_armclk_d, ARRAY_SIZE(e4412_armclk_d),
1325*4882a593Smuzhiyun 			CLK_CPU_NEEDS_DEBUG_ALT_DIV | CLK_CPU_HAS_DIV1);
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	if (soc == EXYNOS4X12)
1329*4882a593Smuzhiyun 		exynos4x12_core_down_clock();
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	samsung_clk_extended_sleep_init(reg_base,
1332*4882a593Smuzhiyun 			exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs),
1333*4882a593Smuzhiyun 			src_mask_suspend, ARRAY_SIZE(src_mask_suspend));
1334*4882a593Smuzhiyun 	if (exynos4_soc == EXYNOS4210)
1335*4882a593Smuzhiyun 		samsung_clk_extended_sleep_init(reg_base,
1336*4882a593Smuzhiyun 		    exynos4210_clk_save, ARRAY_SIZE(exynos4210_clk_save),
1337*4882a593Smuzhiyun 		    src_mask_suspend_e4210, ARRAY_SIZE(src_mask_suspend_e4210));
1338*4882a593Smuzhiyun 	else
1339*4882a593Smuzhiyun 		samsung_clk_sleep_init(reg_base, exynos4x12_clk_save,
1340*4882a593Smuzhiyun 				       ARRAY_SIZE(exynos4x12_clk_save));
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	samsung_clk_of_add_provider(np, ctx);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
1345*4882a593Smuzhiyun 		"\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
1346*4882a593Smuzhiyun 		exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
1347*4882a593Smuzhiyun 		_get_rate("sclk_apll"),	_get_rate("sclk_mpll"),
1348*4882a593Smuzhiyun 		_get_rate("sclk_epll"), _get_rate("sclk_vpll"),
1349*4882a593Smuzhiyun 		_get_rate("div_core2"));
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 
exynos4210_clk_init(struct device_node * np)1353*4882a593Smuzhiyun static void __init exynos4210_clk_init(struct device_node *np)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 	exynos4_clk_init(np, EXYNOS4210);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4210_clk_init);
1358*4882a593Smuzhiyun 
exynos4412_clk_init(struct device_node * np)1359*4882a593Smuzhiyun static void __init exynos4412_clk_init(struct device_node *np)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	exynos4_clk_init(np, EXYNOS4X12);
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4412_clk_init);
1364