xref: /OK3568_Linux_fs/kernel/drivers/clk/samsung/clk-exynos-audss.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun  * Author: Padmavathi Venna <padma.v@samsung.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Common Clock Framework support for Audio Subsystem Clock Controller.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <dt-bindings/clock/exynos-audss-clk.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static DEFINE_SPINLOCK(lock);
22*4882a593Smuzhiyun static void __iomem *reg_base;
23*4882a593Smuzhiyun static struct clk_hw_onecell_data *clk_data;
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * On Exynos5420 this will be a clock which has to be enabled before any
26*4882a593Smuzhiyun  * access to audss registers. Typically a child of EPLL.
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * On other platforms this will be -ENODEV.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun static struct clk *epll;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define ASS_CLK_SRC 0x0
33*4882a593Smuzhiyun #define ASS_CLK_DIV 0x4
34*4882a593Smuzhiyun #define ASS_CLK_GATE 0x8
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static unsigned long reg_save[][2] = {
37*4882a593Smuzhiyun 	{ ASS_CLK_SRC,  0 },
38*4882a593Smuzhiyun 	{ ASS_CLK_DIV,  0 },
39*4882a593Smuzhiyun 	{ ASS_CLK_GATE, 0 },
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
exynos_audss_clk_suspend(struct device * dev)42*4882a593Smuzhiyun static int __maybe_unused exynos_audss_clk_suspend(struct device *dev)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	int i;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
47*4882a593Smuzhiyun 		reg_save[i][1] = readl(reg_base + reg_save[i][0]);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
exynos_audss_clk_resume(struct device * dev)52*4882a593Smuzhiyun static int __maybe_unused exynos_audss_clk_resume(struct device *dev)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	int i;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
57*4882a593Smuzhiyun 		writel(reg_save[i][1], reg_base + reg_save[i][0]);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct exynos_audss_clk_drvdata {
63*4882a593Smuzhiyun 	unsigned int has_adma_clk:1;
64*4882a593Smuzhiyun 	unsigned int has_mst_clk:1;
65*4882a593Smuzhiyun 	unsigned int enable_epll:1;
66*4882a593Smuzhiyun 	unsigned int num_clks;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static const struct exynos_audss_clk_drvdata exynos4210_drvdata = {
70*4882a593Smuzhiyun 	.num_clks	= EXYNOS_AUDSS_MAX_CLKS - 1,
71*4882a593Smuzhiyun 	.enable_epll	= 1,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const struct exynos_audss_clk_drvdata exynos5410_drvdata = {
75*4882a593Smuzhiyun 	.num_clks	= EXYNOS_AUDSS_MAX_CLKS - 1,
76*4882a593Smuzhiyun 	.has_mst_clk	= 1,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static const struct exynos_audss_clk_drvdata exynos5420_drvdata = {
80*4882a593Smuzhiyun 	.num_clks	= EXYNOS_AUDSS_MAX_CLKS,
81*4882a593Smuzhiyun 	.has_adma_clk	= 1,
82*4882a593Smuzhiyun 	.enable_epll	= 1,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const struct of_device_id exynos_audss_clk_of_match[] = {
86*4882a593Smuzhiyun 	{
87*4882a593Smuzhiyun 		.compatible	= "samsung,exynos4210-audss-clock",
88*4882a593Smuzhiyun 		.data		= &exynos4210_drvdata,
89*4882a593Smuzhiyun 	}, {
90*4882a593Smuzhiyun 		.compatible	= "samsung,exynos5250-audss-clock",
91*4882a593Smuzhiyun 		.data		= &exynos4210_drvdata,
92*4882a593Smuzhiyun 	}, {
93*4882a593Smuzhiyun 		.compatible	= "samsung,exynos5410-audss-clock",
94*4882a593Smuzhiyun 		.data		= &exynos5410_drvdata,
95*4882a593Smuzhiyun 	}, {
96*4882a593Smuzhiyun 		.compatible	= "samsung,exynos5420-audss-clock",
97*4882a593Smuzhiyun 		.data		= &exynos5420_drvdata,
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun 	{ },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_audss_clk_of_match);
102*4882a593Smuzhiyun 
exynos_audss_clk_teardown(void)103*4882a593Smuzhiyun static void exynos_audss_clk_teardown(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	int i;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) {
108*4882a593Smuzhiyun 		if (!IS_ERR(clk_data->hws[i]))
109*4882a593Smuzhiyun 			clk_hw_unregister_mux(clk_data->hws[i]);
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	for (; i < EXYNOS_SRP_CLK; i++) {
113*4882a593Smuzhiyun 		if (!IS_ERR(clk_data->hws[i]))
114*4882a593Smuzhiyun 			clk_hw_unregister_divider(clk_data->hws[i]);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	for (; i < clk_data->num; i++) {
118*4882a593Smuzhiyun 		if (!IS_ERR(clk_data->hws[i]))
119*4882a593Smuzhiyun 			clk_hw_unregister_gate(clk_data->hws[i]);
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* register exynos_audss clocks */
exynos_audss_clk_probe(struct platform_device * pdev)124*4882a593Smuzhiyun static int exynos_audss_clk_probe(struct platform_device *pdev)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	const char *mout_audss_p[] = {"fin_pll", "fout_epll"};
127*4882a593Smuzhiyun 	const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"};
128*4882a593Smuzhiyun 	const char *sclk_pcm_p = "sclk_pcm0";
129*4882a593Smuzhiyun 	struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in;
130*4882a593Smuzhiyun 	const struct exynos_audss_clk_drvdata *variant;
131*4882a593Smuzhiyun 	struct clk_hw **clk_table;
132*4882a593Smuzhiyun 	struct resource *res;
133*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
134*4882a593Smuzhiyun 	int i, ret = 0;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	variant = of_device_get_match_data(&pdev->dev);
137*4882a593Smuzhiyun 	if (!variant)
138*4882a593Smuzhiyun 		return -EINVAL;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
141*4882a593Smuzhiyun 	reg_base = devm_ioremap_resource(dev, res);
142*4882a593Smuzhiyun 	if (IS_ERR(reg_base))
143*4882a593Smuzhiyun 		return PTR_ERR(reg_base);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	epll = ERR_PTR(-ENODEV);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	clk_data = devm_kzalloc(dev,
148*4882a593Smuzhiyun 				struct_size(clk_data, hws,
149*4882a593Smuzhiyun 					    EXYNOS_AUDSS_MAX_CLKS),
150*4882a593Smuzhiyun 				GFP_KERNEL);
151*4882a593Smuzhiyun 	if (!clk_data)
152*4882a593Smuzhiyun 		return -ENOMEM;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	clk_data->num = variant->num_clks;
155*4882a593Smuzhiyun 	clk_table = clk_data->hws;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	pll_ref = devm_clk_get(dev, "pll_ref");
158*4882a593Smuzhiyun 	pll_in = devm_clk_get(dev, "pll_in");
159*4882a593Smuzhiyun 	if (!IS_ERR(pll_ref))
160*4882a593Smuzhiyun 		mout_audss_p[0] = __clk_get_name(pll_ref);
161*4882a593Smuzhiyun 	if (!IS_ERR(pll_in)) {
162*4882a593Smuzhiyun 		mout_audss_p[1] = __clk_get_name(pll_in);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		if (variant->enable_epll) {
165*4882a593Smuzhiyun 			epll = pll_in;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 			ret = clk_prepare_enable(epll);
168*4882a593Smuzhiyun 			if (ret) {
169*4882a593Smuzhiyun 				dev_err(dev,
170*4882a593Smuzhiyun 					"failed to prepare the epll clock\n");
171*4882a593Smuzhiyun 				return ret;
172*4882a593Smuzhiyun 			}
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/*
177*4882a593Smuzhiyun 	 * Enable runtime PM here to allow the clock core using runtime PM
178*4882a593Smuzhiyun 	 * for the registered clocks. Additionally, we increase the runtime
179*4882a593Smuzhiyun 	 * PM usage count before registering the clocks, to prevent the
180*4882a593Smuzhiyun 	 * clock core from runtime suspending the device.
181*4882a593Smuzhiyun 	 */
182*4882a593Smuzhiyun 	pm_runtime_get_noresume(dev);
183*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
184*4882a593Smuzhiyun 	pm_runtime_enable(dev);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	clk_table[EXYNOS_MOUT_AUDSS] = clk_hw_register_mux(dev, "mout_audss",
187*4882a593Smuzhiyun 				mout_audss_p, ARRAY_SIZE(mout_audss_p),
188*4882a593Smuzhiyun 				CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT,
189*4882a593Smuzhiyun 				reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	cdclk = devm_clk_get(dev, "cdclk");
192*4882a593Smuzhiyun 	sclk_audio = devm_clk_get(dev, "sclk_audio");
193*4882a593Smuzhiyun 	if (!IS_ERR(cdclk))
194*4882a593Smuzhiyun 		mout_i2s_p[1] = __clk_get_name(cdclk);
195*4882a593Smuzhiyun 	if (!IS_ERR(sclk_audio))
196*4882a593Smuzhiyun 		mout_i2s_p[2] = __clk_get_name(sclk_audio);
197*4882a593Smuzhiyun 	clk_table[EXYNOS_MOUT_I2S] = clk_hw_register_mux(dev, "mout_i2s",
198*4882a593Smuzhiyun 				mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
199*4882a593Smuzhiyun 				CLK_SET_RATE_NO_REPARENT,
200*4882a593Smuzhiyun 				reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	clk_table[EXYNOS_DOUT_SRP] = clk_hw_register_divider(dev, "dout_srp",
203*4882a593Smuzhiyun 				"mout_audss", CLK_SET_RATE_PARENT,
204*4882a593Smuzhiyun 				reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	clk_table[EXYNOS_DOUT_AUD_BUS] = clk_hw_register_divider(dev,
207*4882a593Smuzhiyun 				"dout_aud_bus", "dout_srp", CLK_SET_RATE_PARENT,
208*4882a593Smuzhiyun 				reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	clk_table[EXYNOS_DOUT_I2S] = clk_hw_register_divider(dev, "dout_i2s",
211*4882a593Smuzhiyun 				"mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0,
212*4882a593Smuzhiyun 				&lock);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	clk_table[EXYNOS_SRP_CLK] = clk_hw_register_gate(dev, "srp_clk",
215*4882a593Smuzhiyun 				"dout_srp", CLK_SET_RATE_PARENT,
216*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 0, 0, &lock);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	clk_table[EXYNOS_I2S_BUS] = clk_hw_register_gate(dev, "i2s_bus",
219*4882a593Smuzhiyun 				"dout_aud_bus", CLK_SET_RATE_PARENT,
220*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 2, 0, &lock);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	clk_table[EXYNOS_SCLK_I2S] = clk_hw_register_gate(dev, "sclk_i2s",
223*4882a593Smuzhiyun 				"dout_i2s", CLK_SET_RATE_PARENT,
224*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 3, 0, &lock);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	clk_table[EXYNOS_PCM_BUS] = clk_hw_register_gate(dev, "pcm_bus",
227*4882a593Smuzhiyun 				 "sclk_pcm", CLK_SET_RATE_PARENT,
228*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 4, 0, &lock);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	sclk_pcm_in = devm_clk_get(dev, "sclk_pcm_in");
231*4882a593Smuzhiyun 	if (!IS_ERR(sclk_pcm_in))
232*4882a593Smuzhiyun 		sclk_pcm_p = __clk_get_name(sclk_pcm_in);
233*4882a593Smuzhiyun 	clk_table[EXYNOS_SCLK_PCM] = clk_hw_register_gate(dev, "sclk_pcm",
234*4882a593Smuzhiyun 				sclk_pcm_p, CLK_SET_RATE_PARENT,
235*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 5, 0, &lock);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (variant->has_adma_clk) {
238*4882a593Smuzhiyun 		clk_table[EXYNOS_ADMA] = clk_hw_register_gate(dev, "adma",
239*4882a593Smuzhiyun 				"dout_srp", CLK_SET_RATE_PARENT,
240*4882a593Smuzhiyun 				reg_base + ASS_CLK_GATE, 9, 0, &lock);
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	for (i = 0; i < clk_data->num; i++) {
244*4882a593Smuzhiyun 		if (IS_ERR(clk_table[i])) {
245*4882a593Smuzhiyun 			dev_err(dev, "failed to register clock %d\n", i);
246*4882a593Smuzhiyun 			ret = PTR_ERR(clk_table[i]);
247*4882a593Smuzhiyun 			goto unregister;
248*4882a593Smuzhiyun 		}
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
252*4882a593Smuzhiyun 				     clk_data);
253*4882a593Smuzhiyun 	if (ret) {
254*4882a593Smuzhiyun 		dev_err(dev, "failed to add clock provider\n");
255*4882a593Smuzhiyun 		goto unregister;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return 0;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun unregister:
263*4882a593Smuzhiyun 	exynos_audss_clk_teardown();
264*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
265*4882a593Smuzhiyun 	pm_runtime_disable(dev);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (!IS_ERR(epll))
268*4882a593Smuzhiyun 		clk_disable_unprepare(epll);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return ret;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
exynos_audss_clk_remove(struct platform_device * pdev)273*4882a593Smuzhiyun static int exynos_audss_clk_remove(struct platform_device *pdev)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	of_clk_del_provider(pdev->dev.of_node);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	exynos_audss_clk_teardown();
278*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (!IS_ERR(epll))
281*4882a593Smuzhiyun 		clk_disable_unprepare(epll);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct dev_pm_ops exynos_audss_clk_pm_ops = {
287*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(exynos_audss_clk_suspend, exynos_audss_clk_resume,
288*4882a593Smuzhiyun 			   NULL)
289*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
290*4882a593Smuzhiyun 				     pm_runtime_force_resume)
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct platform_driver exynos_audss_clk_driver = {
294*4882a593Smuzhiyun 	.driver	= {
295*4882a593Smuzhiyun 		.name = "exynos-audss-clk",
296*4882a593Smuzhiyun 		.of_match_table = exynos_audss_clk_of_match,
297*4882a593Smuzhiyun 		.pm = &exynos_audss_clk_pm_ops,
298*4882a593Smuzhiyun 	},
299*4882a593Smuzhiyun 	.probe = exynos_audss_clk_probe,
300*4882a593Smuzhiyun 	.remove = exynos_audss_clk_remove,
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun module_platform_driver(exynos_audss_clk_driver);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>");
306*4882a593Smuzhiyun MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller");
307*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
308*4882a593Smuzhiyun MODULE_ALIAS("platform:exynos-audss-clk");
309