1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Base on code in drivers/clk/clk-fractional-divider.c.
6*4882a593Smuzhiyun * See clk-fractional-divider.c for further copyright information.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/rational.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "clk-regmap.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define to_clk_regmap_fractional_divider(_hw) \
14*4882a593Smuzhiyun container_of(_hw, struct clk_regmap_fractional_divider, hw)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static unsigned long
clk_regmap_fractional_divider_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)17*4882a593Smuzhiyun clk_regmap_fractional_divider_recalc_rate(struct clk_hw *hw,
18*4882a593Smuzhiyun unsigned long parent_rate)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun struct clk_regmap_fractional_divider *fd =
21*4882a593Smuzhiyun to_clk_regmap_fractional_divider(hw);
22*4882a593Smuzhiyun unsigned long m, n;
23*4882a593Smuzhiyun u32 val;
24*4882a593Smuzhiyun u64 ret;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun regmap_read(fd->regmap, fd->reg, &val);
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun m = (val & fd->mmask) >> fd->mshift;
29*4882a593Smuzhiyun n = (val & fd->nmask) >> fd->nshift;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun if (!n || !m)
32*4882a593Smuzhiyun return parent_rate;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun ret = (u64)parent_rate * m;
35*4882a593Smuzhiyun do_div(ret, n);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun return ret;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
clk_regmap_fractional_divider_approximation(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate,unsigned long * m,unsigned long * n)40*4882a593Smuzhiyun static void clk_regmap_fractional_divider_approximation(struct clk_hw *hw,
41*4882a593Smuzhiyun unsigned long rate, unsigned long *parent_rate,
42*4882a593Smuzhiyun unsigned long *m, unsigned long *n)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct clk_regmap_fractional_divider *fd =
45*4882a593Smuzhiyun to_clk_regmap_fractional_divider(hw);
46*4882a593Smuzhiyun unsigned long p_rate, p_parent_rate;
47*4882a593Smuzhiyun struct clk_hw *p_parent;
48*4882a593Smuzhiyun unsigned long scale;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun p_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
51*4882a593Smuzhiyun if ((rate * 20 > p_rate) && (p_rate % rate != 0)) {
52*4882a593Smuzhiyun p_parent = clk_hw_get_parent(clk_hw_get_parent(hw));
53*4882a593Smuzhiyun p_parent_rate = clk_hw_get_rate(p_parent);
54*4882a593Smuzhiyun *parent_rate = p_parent_rate;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * Get rate closer to *parent_rate to guarantee there is no overflow
59*4882a593Smuzhiyun * for m and n. In the result it will be the nearest rate left shifted
60*4882a593Smuzhiyun * by (scale - fd->nwidth) bits.
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun scale = fls_long(*parent_rate / rate - 1);
63*4882a593Smuzhiyun if (scale > fd->nwidth)
64*4882a593Smuzhiyun rate <<= scale - fd->nwidth;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun rational_best_approximation(rate, *parent_rate,
67*4882a593Smuzhiyun GENMASK(fd->mwidth - 1, 0),
68*4882a593Smuzhiyun GENMASK(fd->nwidth - 1, 0),
69*4882a593Smuzhiyun m, n);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static long
clk_regmap_fractional_divider_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)73*4882a593Smuzhiyun clk_regmap_fractional_divider_round_rate(struct clk_hw *hw, unsigned long rate,
74*4882a593Smuzhiyun unsigned long *parent_rate)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun unsigned long m, n;
77*4882a593Smuzhiyun u64 ret;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (!rate)
80*4882a593Smuzhiyun return *parent_rate;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (rate >= *parent_rate)
83*4882a593Smuzhiyun return *parent_rate;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun clk_regmap_fractional_divider_approximation(hw, rate, parent_rate,
86*4882a593Smuzhiyun &m, &n);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ret = (u64)*parent_rate * m;
89*4882a593Smuzhiyun do_div(ret, n);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return ret;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static int
clk_regmap_fractional_divider_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)95*4882a593Smuzhiyun clk_regmap_fractional_divider_set_rate(struct clk_hw *hw, unsigned long rate,
96*4882a593Smuzhiyun unsigned long parent_rate)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct clk_regmap_fractional_divider *fd =
99*4882a593Smuzhiyun to_clk_regmap_fractional_divider(hw);
100*4882a593Smuzhiyun unsigned long m, n;
101*4882a593Smuzhiyun u32 val;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun rational_best_approximation(rate, parent_rate,
104*4882a593Smuzhiyun GENMASK(fd->mwidth - 1, 0), GENMASK(fd->nwidth - 1, 0),
105*4882a593Smuzhiyun &m, &n);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun dev_dbg(fd->dev, "%s: parent_rate=%ld, m=%ld, n=%ld, rate=%ld\n",
108*4882a593Smuzhiyun clk_hw_get_name(hw), parent_rate, m, n, rate);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun regmap_read(fd->regmap, fd->reg, &val);
111*4882a593Smuzhiyun val &= ~(fd->mmask | fd->nmask);
112*4882a593Smuzhiyun val |= (m << fd->mshift) | (n << fd->nshift);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return regmap_write(fd->regmap, fd->reg, val);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun const struct clk_ops clk_regmap_fractional_divider_ops = {
118*4882a593Smuzhiyun .recalc_rate = clk_regmap_fractional_divider_recalc_rate,
119*4882a593Smuzhiyun .round_rate = clk_regmap_fractional_divider_round_rate,
120*4882a593Smuzhiyun .set_rate = clk_regmap_fractional_divider_set_rate,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_regmap_fractional_divider_ops);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun struct clk *
devm_clk_regmap_register_fractional_divider(struct device * dev,const char * name,const char * parent_name,struct regmap * regmap,u32 reg,unsigned long flags)125*4882a593Smuzhiyun devm_clk_regmap_register_fractional_divider(struct device *dev,
126*4882a593Smuzhiyun const char *name,
127*4882a593Smuzhiyun const char *parent_name,
128*4882a593Smuzhiyun struct regmap *regmap,
129*4882a593Smuzhiyun u32 reg, unsigned long flags)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct clk_regmap_fractional_divider *fd;
132*4882a593Smuzhiyun struct clk_init_data init;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun fd = devm_kzalloc(dev, sizeof(*fd), GFP_KERNEL);
135*4882a593Smuzhiyun if (!fd)
136*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun init.name = name;
139*4882a593Smuzhiyun init.ops = &clk_regmap_fractional_divider_ops;
140*4882a593Smuzhiyun init.flags = flags;
141*4882a593Smuzhiyun init.parent_names = (parent_name ? &parent_name : NULL);
142*4882a593Smuzhiyun init.num_parents = (parent_name ? 1 : 0);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun fd->dev = dev;
145*4882a593Smuzhiyun fd->regmap = regmap;
146*4882a593Smuzhiyun fd->reg = reg;
147*4882a593Smuzhiyun fd->mshift = 16;
148*4882a593Smuzhiyun fd->mwidth = 16;
149*4882a593Smuzhiyun fd->mmask = GENMASK(fd->mwidth - 1, 0) << fd->mshift;
150*4882a593Smuzhiyun fd->nshift = 0;
151*4882a593Smuzhiyun fd->nwidth = 16;
152*4882a593Smuzhiyun fd->nmask = GENMASK(fd->nwidth - 1, 0) << fd->nshift;
153*4882a593Smuzhiyun fd->hw.init = &init;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return devm_clk_register(dev, &fd->hw);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(devm_clk_regmap_register_fractional_divider);
158