xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-rk3308.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  * Author: Finley Xiao <finley.xiao@rock-chips.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/rockchip/cpu.h>
14*4882a593Smuzhiyun #include <linux/syscore_ops.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/rk3308-cru.h>
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define RK3308_GRF_SOC_STATUS0		0x380
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun enum rk3308_plls {
21*4882a593Smuzhiyun 	apll, dpll, vpll0, vpll1,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3308_pll_rates[] = {
25*4882a593Smuzhiyun 	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
26*4882a593Smuzhiyun 	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
27*4882a593Smuzhiyun 	RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
28*4882a593Smuzhiyun 	RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
29*4882a593Smuzhiyun 	RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
30*4882a593Smuzhiyun 	RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
31*4882a593Smuzhiyun 	RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
32*4882a593Smuzhiyun 	RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
33*4882a593Smuzhiyun 	RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
34*4882a593Smuzhiyun 	RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
35*4882a593Smuzhiyun 	RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
36*4882a593Smuzhiyun 	RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
37*4882a593Smuzhiyun 	RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
38*4882a593Smuzhiyun 	RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
39*4882a593Smuzhiyun 	RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
40*4882a593Smuzhiyun 	RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
41*4882a593Smuzhiyun 	RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
42*4882a593Smuzhiyun 	RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
43*4882a593Smuzhiyun 	RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
44*4882a593Smuzhiyun 	RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
45*4882a593Smuzhiyun 	RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
46*4882a593Smuzhiyun 	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
47*4882a593Smuzhiyun 	RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
48*4882a593Smuzhiyun 	RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
49*4882a593Smuzhiyun 	RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
50*4882a593Smuzhiyun 	RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
51*4882a593Smuzhiyun 	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
52*4882a593Smuzhiyun 	RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
53*4882a593Smuzhiyun 	RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
54*4882a593Smuzhiyun 	RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
55*4882a593Smuzhiyun 	RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
56*4882a593Smuzhiyun 	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
57*4882a593Smuzhiyun 	RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
58*4882a593Smuzhiyun 	RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
59*4882a593Smuzhiyun 	RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
60*4882a593Smuzhiyun 	RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
61*4882a593Smuzhiyun 	RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
62*4882a593Smuzhiyun 	RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
63*4882a593Smuzhiyun 	RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
64*4882a593Smuzhiyun 	RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
65*4882a593Smuzhiyun 	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
66*4882a593Smuzhiyun 	RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
67*4882a593Smuzhiyun 	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
68*4882a593Smuzhiyun 	RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
69*4882a593Smuzhiyun 	{ /* sentinel */ },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define RK3308_DIV_ACLKM_MASK		0x7
73*4882a593Smuzhiyun #define RK3308_DIV_ACLKM_SHIFT		12
74*4882a593Smuzhiyun #define RK3308_DIV_PCLK_DBG_MASK	0xf
75*4882a593Smuzhiyun #define RK3308_DIV_PCLK_DBG_SHIFT	8
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define RK3308_CLKSEL0(_aclk_core, _pclk_dbg)				\
78*4882a593Smuzhiyun {									\
79*4882a593Smuzhiyun 	.reg = RK3308_CLKSEL_CON(0),					\
80*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_aclk_core, RK3308_DIV_ACLKM_MASK,		\
81*4882a593Smuzhiyun 			     RK3308_DIV_ACLKM_SHIFT) |			\
82*4882a593Smuzhiyun 	       HIWORD_UPDATE(_pclk_dbg, RK3308_DIV_PCLK_DBG_MASK,	\
83*4882a593Smuzhiyun 			     RK3308_DIV_PCLK_DBG_SHIFT),		\
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define RK3308_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg)		\
87*4882a593Smuzhiyun {									\
88*4882a593Smuzhiyun 	.prate = _prate,						\
89*4882a593Smuzhiyun 	.divs = {							\
90*4882a593Smuzhiyun 		RK3308_CLKSEL0(_aclk_core, _pclk_dbg),			\
91*4882a593Smuzhiyun 	},								\
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3308_cpuclk_rates[] __initdata = {
95*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1608000000, 1, 7),
96*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1512000000, 1, 7),
97*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1488000000, 1, 5),
98*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1416000000, 1, 5),
99*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1392000000, 1, 5),
100*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1296000000, 1, 5),
101*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1200000000, 1, 5),
102*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1104000000, 1, 5),
103*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(1008000000, 1, 5),
104*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(912000000, 1, 5),
105*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(816000000, 1, 3),
106*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(696000000, 1, 3),
107*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(600000000, 1, 3),
108*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(408000000, 1, 1),
109*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(312000000, 1, 1),
110*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(216000000,  1, 1),
111*4882a593Smuzhiyun 	RK3308_CPUCLK_RATE(96000000, 1, 1),
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3308_cpuclk_data = {
115*4882a593Smuzhiyun 	.core_reg[0] = RK3308_CLKSEL_CON(0),
116*4882a593Smuzhiyun 	.div_core_shift[0] = 0,
117*4882a593Smuzhiyun 	.div_core_mask[0] = 0xf,
118*4882a593Smuzhiyun 	.num_cores = 1,
119*4882a593Smuzhiyun 	.mux_core_alt = 1,
120*4882a593Smuzhiyun 	.mux_core_main = 0,
121*4882a593Smuzhiyun 	.mux_core_shift = 6,
122*4882a593Smuzhiyun 	.mux_core_mask = 0x3,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun PNAME(mux_pll_p)		= { "xin24m" };
126*4882a593Smuzhiyun PNAME(mux_usb480m_p)		= { "xin24m", "usb480m_phy", "clk_rtc32k" };
127*4882a593Smuzhiyun PNAME(mux_dpll_vpll0_p)		= { "dpll", "vpll0" };
128*4882a593Smuzhiyun PNAME(mux_dpll_vpll0_xin24m_p)	= { "dpll", "vpll0", "xin24m" };
129*4882a593Smuzhiyun PNAME(mux_dpll_vpll0_vpll1_p)	= { "dpll", "vpll0", "vpll1" };
130*4882a593Smuzhiyun PNAME(mux_dpll_vpll0_vpll1_xin24m_p)	= { "dpll", "vpll0", "vpll1", "xin24m" };
131*4882a593Smuzhiyun PNAME(mux_dpll_vpll0_vpll1_usb480m_xin24m_p)	= { "dpll", "vpll0", "vpll1", "usb480m", "xin24m" };
132*4882a593Smuzhiyun PNAME(mux_vpll0_vpll1_p)	= { "vpll0", "vpll1" };
133*4882a593Smuzhiyun PNAME(mux_vpll0_vpll1_xin24m_p)	= { "vpll0", "vpll1", "xin24m" };
134*4882a593Smuzhiyun PNAME(mux_uart0_p)		= { "clk_uart0_src", "dummy", "clk_uart0_frac" };
135*4882a593Smuzhiyun PNAME(mux_uart1_p)		= { "clk_uart1_src", "dummy", "clk_uart1_frac" };
136*4882a593Smuzhiyun PNAME(mux_uart2_p)		= { "clk_uart2_src", "dummy", "clk_uart2_frac" };
137*4882a593Smuzhiyun PNAME(mux_uart3_p)		= { "clk_uart3_src", "dummy", "clk_uart3_frac" };
138*4882a593Smuzhiyun PNAME(mux_uart4_p)		= { "clk_uart4_src", "dummy", "clk_uart4_frac" };
139*4882a593Smuzhiyun PNAME(mux_dclk_vop_p)		= { "dclk_vop_src", "dclk_vop_frac", "xin24m" };
140*4882a593Smuzhiyun PNAME(mux_nandc_p)		= { "clk_nandc_div", "clk_nandc_div50" };
141*4882a593Smuzhiyun PNAME(mux_sdmmc_p)		= { "clk_sdmmc_div", "clk_sdmmc_div50" };
142*4882a593Smuzhiyun PNAME(mux_sdio_p)		= { "clk_sdio_div", "clk_sdio_div50" };
143*4882a593Smuzhiyun PNAME(mux_emmc_p)		= { "clk_emmc_div", "clk_emmc_div50" };
144*4882a593Smuzhiyun PNAME(mux_mac_p)		= { "clk_mac_src", "mac_clkin" };
145*4882a593Smuzhiyun PNAME(mux_mac_rmii_sel_p)	= { "clk_mac_rx_tx_div20", "clk_mac_rx_tx_div2" };
146*4882a593Smuzhiyun PNAME(mux_ddrstdby_p)		= { "clk_ddrphy1x_out", "clk_ddr_stdby_div4" };
147*4882a593Smuzhiyun PNAME(mux_rtc32k_p)		= { "xin32k", "clk_pvtm_32k", "clk_rtc32k_frac", "clk_rtc32k_div" };
148*4882a593Smuzhiyun PNAME(mux_usbphy_ref_p)		= { "xin24m", "clk_usbphy_ref_src" };
149*4882a593Smuzhiyun PNAME(mux_wifi_src_p)		= { "clk_wifi_dpll", "clk_wifi_vpll0" };
150*4882a593Smuzhiyun PNAME(mux_wifi_p)		= { "clk_wifi_osc", "clk_wifi_src" };
151*4882a593Smuzhiyun PNAME(mux_pdm_p)		= { "clk_pdm_src", "clk_pdm_frac" };
152*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_tx_p)	= { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "mclk_i2s0_8ch_in" };
153*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_tx_rx_p)	= { "clk_i2s0_8ch_tx_mux", "clk_i2s0_8ch_rx_mux"};
154*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_tx_out_p)	= { "clk_i2s0_8ch_tx", "xin12m" };
155*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_rx_p)	= { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "mclk_i2s0_8ch_in" };
156*4882a593Smuzhiyun PNAME(mux_i2s0_8ch_rx_tx_p)	= { "clk_i2s0_8ch_rx_mux", "clk_i2s0_8ch_tx_mux"};
157*4882a593Smuzhiyun PNAME(mux_i2s1_8ch_tx_p)	= { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "mclk_i2s1_8ch_in" };
158*4882a593Smuzhiyun PNAME(mux_i2s1_8ch_tx_rx_p)	= { "clk_i2s1_8ch_tx_mux", "clk_i2s1_8ch_rx_mux"};
159*4882a593Smuzhiyun PNAME(mux_i2s1_8ch_tx_out_p)	= { "clk_i2s1_8ch_tx", "xin12m" };
160*4882a593Smuzhiyun PNAME(mux_i2s1_8ch_rx_p)	= { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "mclk_i2s1_8ch_in" };
161*4882a593Smuzhiyun PNAME(mux_i2s1_8ch_rx_tx_p)	= { "clk_i2s1_8ch_rx_mux", "clk_i2s1_8ch_tx_mux"};
162*4882a593Smuzhiyun PNAME(mux_i2s2_8ch_tx_p)	= { "clk_i2s2_8ch_tx_src", "clk_i2s2_8ch_tx_frac", "mclk_i2s2_8ch_in" };
163*4882a593Smuzhiyun PNAME(mux_i2s2_8ch_tx_rx_p)	= { "clk_i2s2_8ch_tx_mux", "clk_i2s2_8ch_rx_mux"};
164*4882a593Smuzhiyun PNAME(mux_i2s2_8ch_tx_out_p)	= { "clk_i2s2_8ch_tx", "xin12m" };
165*4882a593Smuzhiyun PNAME(mux_i2s2_8ch_rx_p)	= { "clk_i2s2_8ch_rx_src", "clk_i2s2_8ch_rx_frac", "mclk_i2s2_8ch_in" };
166*4882a593Smuzhiyun PNAME(mux_i2s2_8ch_rx_tx_p)	= { "clk_i2s2_8ch_rx_mux", "clk_i2s2_8ch_tx_mux"};
167*4882a593Smuzhiyun PNAME(mux_i2s3_8ch_tx_p)	= { "clk_i2s3_8ch_tx_src", "clk_i2s3_8ch_tx_frac", "mclk_i2s3_8ch_in" };
168*4882a593Smuzhiyun PNAME(mux_i2s3_8ch_tx_rx_p)	= { "clk_i2s3_8ch_tx_mux", "clk_i2s3_8ch_rx_mux"};
169*4882a593Smuzhiyun PNAME(mux_i2s3_8ch_tx_out_p)	= { "clk_i2s3_8ch_tx", "xin12m" };
170*4882a593Smuzhiyun PNAME(mux_i2s3_8ch_rx_p)	= { "clk_i2s3_8ch_rx_src", "clk_i2s3_8ch_rx_frac", "mclk_i2s3_8ch_in" };
171*4882a593Smuzhiyun PNAME(mux_i2s3_8ch_rx_tx_p)	= { "clk_i2s3_8ch_rx_mux", "clk_i2s3_8ch_tx_mux"};
172*4882a593Smuzhiyun PNAME(mux_i2s0_2ch_p)		= { "clk_i2s0_2ch_src", "clk_i2s0_2ch_frac", "mclk_i2s0_2ch_in" };
173*4882a593Smuzhiyun PNAME(mux_i2s0_2ch_out_p)	= { "clk_i2s0_2ch", "xin12m" };
174*4882a593Smuzhiyun PNAME(mux_i2s1_2ch_p)		= { "clk_i2s1_2ch_src", "clk_i2s1_2ch_frac", "mclk_i2s1_2ch_in"};
175*4882a593Smuzhiyun PNAME(mux_i2s1_2ch_out_p)	= { "clk_i2s1_2ch", "xin12m" };
176*4882a593Smuzhiyun PNAME(mux_spdif_tx_src_p)	= { "clk_spdif_tx_div", "clk_spdif_tx_div50" };
177*4882a593Smuzhiyun PNAME(mux_spdif_tx_p)		= { "clk_spdif_tx_src", "clk_spdif_tx_frac", "mclk_i2s0_2ch_in" };
178*4882a593Smuzhiyun PNAME(mux_spdif_rx_src_p)	= { "clk_spdif_rx_div", "clk_spdif_rx_div50" };
179*4882a593Smuzhiyun PNAME(mux_spdif_rx_p)		= { "clk_spdif_rx_src", "clk_spdif_rx_frac" };
180*4882a593Smuzhiyun PNAME(mux_uart_src_p)		= { "usb480m", "xin24m", "dpll", "vpll0", "vpll1" };
181*4882a593Smuzhiyun static u32 uart_src_mux_idx[]	= { 3, 4, 0, 1, 2 };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static struct rockchip_pll_clock rk3308_pll_clks[] __initdata = {
184*4882a593Smuzhiyun 	[apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
185*4882a593Smuzhiyun 		     0, RK3308_PLL_CON(0),
186*4882a593Smuzhiyun 		     RK3308_MODE_CON, 0, 0, 0, rk3308_pll_rates),
187*4882a593Smuzhiyun 	[dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
188*4882a593Smuzhiyun 		     0, RK3308_PLL_CON(8),
189*4882a593Smuzhiyun 		     RK3308_MODE_CON, 2, 1, 0, rk3308_pll_rates),
190*4882a593Smuzhiyun 	[vpll0] = PLL(pll_rk3328, PLL_VPLL0, "vpll0", mux_pll_p,
191*4882a593Smuzhiyun 		     0, RK3308_PLL_CON(16),
192*4882a593Smuzhiyun 		     RK3308_MODE_CON, 4, 2, 0, rk3308_pll_rates),
193*4882a593Smuzhiyun 	[vpll1] = PLL(pll_rk3328, PLL_VPLL1, "vpll1", mux_pll_p,
194*4882a593Smuzhiyun 		     0, RK3308_PLL_CON(24),
195*4882a593Smuzhiyun 		     RK3308_MODE_CON, 6, 3, 0, rk3308_pll_rates),
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
199*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
200*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_uart0_fracmux __initdata =
203*4882a593Smuzhiyun 	MUX(0, "clk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT,
204*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(11), 14, 2, MFLAGS);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_uart1_fracmux __initdata =
207*4882a593Smuzhiyun 	MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
208*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(14), 14, 2, MFLAGS);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_uart2_fracmux __initdata =
211*4882a593Smuzhiyun 	MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
212*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(17), 14, 2, MFLAGS);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_uart3_fracmux __initdata =
215*4882a593Smuzhiyun 	MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
216*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(20), 14, 2, MFLAGS);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_uart4_fracmux __initdata =
219*4882a593Smuzhiyun 	MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
220*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(23), 14, 2, MFLAGS);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_dclk_vop_fracmux __initdata =
223*4882a593Smuzhiyun 	MUX(0, "dclk_vop_mux", mux_dclk_vop_p, CLK_SET_RATE_PARENT,
224*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(8), 14, 2, MFLAGS);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_rtc32k_fracmux __initdata =
227*4882a593Smuzhiyun 	MUX(SCLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, CLK_SET_RATE_PARENT,
228*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(2), 8, 2, MFLAGS);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_pdm_fracmux __initdata =
231*4882a593Smuzhiyun 	MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT,
232*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(46), 15, 1, MFLAGS);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s0_8ch_tx_fracmux __initdata =
235*4882a593Smuzhiyun 	MUX(SCLK_I2S0_8CH_TX_MUX, "clk_i2s0_8ch_tx_mux", mux_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
236*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(52), 10, 2, MFLAGS);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s0_8ch_rx_fracmux __initdata =
239*4882a593Smuzhiyun 	MUX(SCLK_I2S0_8CH_RX_MUX, "clk_i2s0_8ch_rx_mux", mux_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
240*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(54), 10, 2, MFLAGS);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s1_8ch_tx_fracmux __initdata =
243*4882a593Smuzhiyun 	MUX(SCLK_I2S1_8CH_TX_MUX, "clk_i2s1_8ch_tx_mux", mux_i2s1_8ch_tx_p, CLK_SET_RATE_PARENT,
244*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(56), 10, 2, MFLAGS);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s1_8ch_rx_fracmux __initdata =
247*4882a593Smuzhiyun 	MUX(SCLK_I2S1_8CH_RX_MUX, "clk_i2s1_8ch_rx_mux", mux_i2s1_8ch_rx_p, CLK_SET_RATE_PARENT,
248*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(58), 10, 2, MFLAGS);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s2_8ch_tx_fracmux __initdata =
251*4882a593Smuzhiyun 	MUX(SCLK_I2S2_8CH_TX_MUX, "clk_i2s2_8ch_tx_mux", mux_i2s2_8ch_tx_p, CLK_SET_RATE_PARENT,
252*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(60), 10, 2, MFLAGS);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s2_8ch_rx_fracmux __initdata =
255*4882a593Smuzhiyun 	MUX(SCLK_I2S2_8CH_RX_MUX, "clk_i2s2_8ch_rx_mux", mux_i2s2_8ch_rx_p, CLK_SET_RATE_PARENT,
256*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(62), 10, 2, MFLAGS);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s3_8ch_tx_fracmux __initdata =
259*4882a593Smuzhiyun 	MUX(SCLK_I2S3_8CH_TX_MUX, "clk_i2s3_8ch_tx_mux", mux_i2s3_8ch_tx_p, CLK_SET_RATE_PARENT,
260*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(64), 10, 2, MFLAGS);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s3_8ch_rx_fracmux __initdata =
263*4882a593Smuzhiyun 	MUX(SCLK_I2S3_8CH_RX_MUX, "clk_i2s3_8ch_rx_mux", mux_i2s3_8ch_rx_p, CLK_SET_RATE_PARENT,
264*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(66), 10, 2, MFLAGS);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s0_2ch_fracmux __initdata =
267*4882a593Smuzhiyun 	MUX(0, "clk_i2s0_2ch_mux", mux_i2s0_2ch_p, CLK_SET_RATE_PARENT,
268*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(68), 10, 2, MFLAGS);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_i2s1_2ch_fracmux __initdata =
271*4882a593Smuzhiyun 	MUX(0, "clk_i2s1_2ch_mux", mux_i2s1_2ch_p, CLK_SET_RATE_PARENT,
272*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(70), 10, 2, MFLAGS);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_spdif_tx_fracmux __initdata =
275*4882a593Smuzhiyun 	MUX(0, "clk_spdif_tx_mux", mux_spdif_tx_p, CLK_SET_RATE_PARENT,
276*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(48), 14, 2, MFLAGS);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_spdif_rx_fracmux __initdata =
279*4882a593Smuzhiyun 	MUX(0, "clk_spdif_rx_mux", mux_spdif_rx_p, CLK_SET_RATE_PARENT,
280*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(50), 15, 1, MFLAGS);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_clk_branches[] __initdata = {
284*4882a593Smuzhiyun 	/*
285*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 1
286*4882a593Smuzhiyun 	 */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
289*4882a593Smuzhiyun 			RK3308_MODE_CON, 8, 2, MFLAGS),
290*4882a593Smuzhiyun 	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/*
293*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 2
294*4882a593Smuzhiyun 	 */
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
297*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 0, GFLAGS),
298*4882a593Smuzhiyun 	GATE(0, "vpll0_core", "vpll0", CLK_IGNORE_UNUSED,
299*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 0, GFLAGS),
300*4882a593Smuzhiyun 	GATE(0, "vpll1_core", "vpll1", CLK_IGNORE_UNUSED,
301*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 0, GFLAGS),
302*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_core_dbg", "armclk", CLK_IGNORE_UNUSED,
303*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
304*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 2, GFLAGS),
305*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
306*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
307*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 1, GFLAGS),
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
310*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 3, GFLAGS),
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
313*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 4, GFLAGS),
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/*
316*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 3
317*4882a593Smuzhiyun 	 */
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_BUS_SRC, "clk_bus_src", mux_dpll_vpll0_vpll1_p, CLK_IS_CRITICAL,
320*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(5), 6, 2, MFLAGS,
321*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 0, GFLAGS),
322*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "clk_bus_src", CLK_IS_CRITICAL,
323*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(6), 8, 5, DFLAGS,
324*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 3, GFLAGS),
325*4882a593Smuzhiyun 	GATE(PCLK_DDR, "pclk_ddr", "pclk_bus", CLK_IGNORE_UNUSED,
326*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 15, GFLAGS),
327*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "clk_bus_src", CLK_IS_CRITICAL,
328*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(6), 0, 5, DFLAGS,
329*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 2, GFLAGS),
330*4882a593Smuzhiyun 	COMPOSITE_NOMUX(ACLK_BUS, "aclk_bus", "clk_bus_src", CLK_IS_CRITICAL,
331*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(5), 0, 5, DFLAGS,
332*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 1, GFLAGS),
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	COMPOSITE_MUXTBL(0, "clk_uart0_src", mux_uart_src_p, 0,
335*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(10), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
336*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 9, GFLAGS),
337*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_src", CLK_SET_RATE_PARENT,
338*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(12), CLK_FRAC_DIVIDER_NO_LIMIT,
339*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 11, GFLAGS,
340*4882a593Smuzhiyun 			&rk3308_uart0_fracmux),
341*4882a593Smuzhiyun 	GATE(SCLK_UART0, "clk_uart0", "clk_uart0_mux", 0,
342*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 12, GFLAGS),
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	COMPOSITE_MUXTBL(0, "clk_uart1_src", mux_uart_src_p, 0,
345*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(13), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
346*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 13, GFLAGS),
347*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
348*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(15), CLK_FRAC_DIVIDER_NO_LIMIT,
349*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 15, GFLAGS,
350*4882a593Smuzhiyun 			&rk3308_uart1_fracmux),
351*4882a593Smuzhiyun 	GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", 0,
352*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 0, GFLAGS),
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	COMPOSITE_MUXTBL(0, "clk_uart2_src", mux_uart_src_p, 0,
355*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(16), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
356*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 1, GFLAGS),
357*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
358*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(18), CLK_FRAC_DIVIDER_NO_LIMIT,
359*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 3, GFLAGS,
360*4882a593Smuzhiyun 			&rk3308_uart2_fracmux),
361*4882a593Smuzhiyun 	GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", CLK_SET_RATE_PARENT,
362*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 4, GFLAGS),
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	COMPOSITE_MUXTBL(0, "clk_uart3_src", mux_uart_src_p, 0,
365*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(19), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
366*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 5, GFLAGS),
367*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
368*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(21), CLK_FRAC_DIVIDER_NO_LIMIT,
369*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 7, GFLAGS,
370*4882a593Smuzhiyun 			&rk3308_uart3_fracmux),
371*4882a593Smuzhiyun 	GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", 0,
372*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 8, GFLAGS),
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	COMPOSITE_MUXTBL(0, "clk_uart4_src", mux_uart_src_p, 0,
375*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(22), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
376*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 9, GFLAGS),
377*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
378*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(24), CLK_FRAC_DIVIDER_NO_LIMIT,
379*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 11, GFLAGS,
380*4882a593Smuzhiyun 			&rk3308_uart4_fracmux),
381*4882a593Smuzhiyun 	GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", 0,
382*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 12, GFLAGS),
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_dpll_vpll0_xin24m_p, 0,
385*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(25), 14, 2, MFLAGS, 0, 7, DFLAGS,
386*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 13, GFLAGS),
387*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_dpll_vpll0_xin24m_p, 0,
388*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(26), 14, 2, MFLAGS, 0, 7, DFLAGS,
389*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 14, GFLAGS),
390*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_dpll_vpll0_xin24m_p, 0,
391*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(27), 14, 2, MFLAGS, 0, 7, DFLAGS,
392*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(2), 15, GFLAGS),
393*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_dpll_vpll0_xin24m_p, 0,
394*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(28), 14, 2, MFLAGS, 0, 7, DFLAGS,
395*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 0, GFLAGS),
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_dpll_vpll0_xin24m_p, 0,
398*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(29), 14, 2, MFLAGS, 0, 7, DFLAGS,
399*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 1, GFLAGS),
400*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_dpll_vpll0_xin24m_p, 0,
401*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(74), 14, 2, MFLAGS, 0, 7, DFLAGS,
402*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(15), 0, GFLAGS),
403*4882a593Smuzhiyun 	COMPOSITE(SCLK_PWM2, "clk_pwm2", mux_dpll_vpll0_xin24m_p, 0,
404*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(75), 14, 2, MFLAGS, 0, 7, DFLAGS,
405*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(15), 1, GFLAGS),
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI0, "clk_spi0", mux_dpll_vpll0_xin24m_p, 0,
408*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(30), 14, 2, MFLAGS, 0, 7, DFLAGS,
409*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 2, GFLAGS),
410*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
411*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(31), 14, 2, MFLAGS, 0, 7, DFLAGS,
412*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 3, GFLAGS),
413*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPI2, "clk_spi2", mux_dpll_vpll0_xin24m_p, 0,
414*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(32), 14, 2, MFLAGS, 0, 7, DFLAGS,
415*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 4, GFLAGS),
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
418*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 10, GFLAGS),
419*4882a593Smuzhiyun 	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
420*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 11, GFLAGS),
421*4882a593Smuzhiyun 	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
422*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 12, GFLAGS),
423*4882a593Smuzhiyun 	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
424*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 13, GFLAGS),
425*4882a593Smuzhiyun 	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
426*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 14, GFLAGS),
427*4882a593Smuzhiyun 	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
428*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 15, GFLAGS),
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
431*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(33), 0, 11, DFLAGS,
432*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 5, GFLAGS),
433*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
434*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(34), 0, 11, DFLAGS,
435*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 6, GFLAGS),
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0,
438*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(35), 0, 4, DFLAGS,
439*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 7, GFLAGS),
440*4882a593Smuzhiyun 	COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0,
441*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(35), 4, 2, DFLAGS,
442*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 8, GFLAGS),
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	GATE(SCLK_CPU_BOOST, "clk_cpu_boost", "xin24m", CLK_IGNORE_UNUSED,
445*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(3), 9, GFLAGS),
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_dpll_vpll0_vpll1_p, 0,
448*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
449*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 4, GFLAGS),
450*4882a593Smuzhiyun 	COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_dpll_vpll0_vpll1_p, 0,
451*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(7), 14, 2, MFLAGS, 8, 5, DFLAGS,
452*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 5, GFLAGS),
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	COMPOSITE(0, "dclk_vop_src", mux_dpll_vpll0_vpll1_p, 0,
455*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(8), 10, 2, MFLAGS, 0, 8, DFLAGS,
456*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 6, GFLAGS),
457*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", CLK_SET_RATE_PARENT,
458*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(9), 0,
459*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 7, GFLAGS,
460*4882a593Smuzhiyun 			&rk3308_dclk_vop_fracmux),
461*4882a593Smuzhiyun 	GATE(DCLK_VOP, "dclk_vop", "dclk_vop_mux", 0,
462*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 8, GFLAGS),
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/*
465*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 4
466*4882a593Smuzhiyun 	 */
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_PERI_SRC, "clk_peri_src", mux_dpll_vpll0_vpll1_p, CLK_IS_CRITICAL,
469*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(36), 6, 2, MFLAGS,
470*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 0, GFLAGS),
471*4882a593Smuzhiyun 	COMPOSITE_NOMUX(ACLK_PERI, "aclk_peri", "clk_peri_src", CLK_IS_CRITICAL,
472*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(36), 0, 5, DFLAGS,
473*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 1, GFLAGS),
474*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", CLK_IS_CRITICAL,
475*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(37), 0, 5, DFLAGS,
476*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 2, GFLAGS),
477*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", CLK_IS_CRITICAL,
478*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(37), 8, 5, DFLAGS,
479*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 3, GFLAGS),
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
482*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
483*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 4, GFLAGS),
484*4882a593Smuzhiyun 	COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_dpll_vpll0_vpll1_p, CLK_IGNORE_UNUSED,
485*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
486*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 4, GFLAGS),
487*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
488*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(38), 15, 1, MFLAGS,
489*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 5, GFLAGS),
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
492*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
493*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 6, GFLAGS),
494*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
495*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
496*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 6, GFLAGS),
497*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
498*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(39), 15, 1, MFLAGS,
499*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 7, GFLAGS),
500*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RK3308_SDMMC_CON0, 1),
501*4882a593Smuzhiyun 	MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RK3308_SDMMC_CON1, 1),
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
504*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
505*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 8, GFLAGS),
506*4882a593Smuzhiyun 	COMPOSITE(SCLK_SDIO_DIV50, "clk_sdio_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
507*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
508*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 8, GFLAGS),
509*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
510*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(40), 15, 1, MFLAGS,
511*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 9, GFLAGS),
512*4882a593Smuzhiyun 	MMC(SCLK_SDIO_DRV,		"sdio_drv",    "clk_sdio",	RK3308_SDIO_CON0,  1),
513*4882a593Smuzhiyun 	MMC(SCLK_SDIO_SAMPLE,	"sdio_sample", "clk_sdio",	RK3308_SDIO_CON1,  1),
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
516*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
517*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 10, GFLAGS),
518*4882a593Smuzhiyun 	COMPOSITE(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
519*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
520*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 10, GFLAGS),
521*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
522*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(41), 15, 1, MFLAGS,
523*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 11, GFLAGS),
524*4882a593Smuzhiyun 	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "clk_emmc",  RK3308_EMMC_CON0,  1),
525*4882a593Smuzhiyun 	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "clk_emmc",  RK3308_EMMC_CON1,  1),
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	COMPOSITE(SCLK_SFC, "clk_sfc", mux_dpll_vpll0_vpll1_p, 0,
528*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(42), 14, 2, MFLAGS, 0, 7, DFLAGS,
529*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 12, GFLAGS),
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k", 0,
532*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 13, GFLAGS),
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	COMPOSITE(SCLK_MAC_SRC, "clk_mac_src", mux_dpll_vpll0_vpll1_p, 0,
535*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
536*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 14, GFLAGS),
537*4882a593Smuzhiyun 	MUX(SCLK_MAC, "clk_mac", mux_mac_p,  CLK_SET_RATE_PARENT,
538*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(43), 14, 1, MFLAGS),
539*4882a593Smuzhiyun 	GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_mac", 0,
540*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(9), 1, GFLAGS),
541*4882a593Smuzhiyun 	GATE(SCLK_MAC_RX_TX, "clk_mac_rx_tx", "clk_mac", 0,
542*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(9), 0, GFLAGS),
543*4882a593Smuzhiyun 	FACTOR(0, "clk_mac_rx_tx_div2", "clk_mac_rx_tx", 0, 1, 2),
544*4882a593Smuzhiyun 	FACTOR(0, "clk_mac_rx_tx_div20", "clk_mac_rx_tx", 0, 1, 20),
545*4882a593Smuzhiyun 	MUX(SCLK_MAC_RMII, "clk_mac_rmii_sel", mux_mac_rmii_sel_p,  CLK_SET_RATE_PARENT,
546*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(43), 15, 1, MFLAGS),
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	COMPOSITE(SCLK_OWIRE, "clk_owire", mux_dpll_vpll0_xin24m_p, 0,
549*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(44), 14, 2, MFLAGS, 8, 6, DFLAGS,
550*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(8), 15, GFLAGS),
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/*
553*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 5
554*4882a593Smuzhiyun 	 */
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	GATE(0, "clk_ddr_mon_timer", "xin24m", CLK_IGNORE_UNUSED,
557*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 12, GFLAGS),
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	GATE(0, "clk_ddr_mon", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
560*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 10, GFLAGS),
561*4882a593Smuzhiyun 	GATE(0, "clk_ddr_upctrl", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
562*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 11, GFLAGS),
563*4882a593Smuzhiyun 	GATE(0, "clk_ddr_msch", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
564*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 12, GFLAGS),
565*4882a593Smuzhiyun 	GATE(0, "clk_ddr_msch_peribus", "clk_ddrphy1x_out", CLK_IGNORE_UNUSED,
566*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 13, GFLAGS),
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	COMPOSITE(SCLK_DDRCLK, "clk_ddrphy4x_src", mux_dpll_vpll0_vpll1_p, CLK_IS_CRITICAL,
569*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(1), 6, 2, MFLAGS, 0, 3, DFLAGS,
570*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 10, GFLAGS),
571*4882a593Smuzhiyun 	GATE(0, "clk_ddrphy4x", "clk_ddrphy4x_src", CLK_IS_CRITICAL,
572*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 11, GFLAGS),
573*4882a593Smuzhiyun 	FACTOR_GATE(0, "clk_ddr_stdby_div4", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
574*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(0), 13, GFLAGS),
575*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, CLK_IGNORE_UNUSED,
576*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(1), 8, 1, MFLAGS,
577*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 14, GFLAGS),
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/*
580*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 6
581*4882a593Smuzhiyun 	 */
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	GATE(PCLK_PMU, "pclk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
584*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 5, GFLAGS),
585*4882a593Smuzhiyun 	GATE(SCLK_PMU, "clk_pmu", "pclk_bus", CLK_IGNORE_UNUSED,
586*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 6, GFLAGS),
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
589*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(3), 0,
590*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 3, GFLAGS,
591*4882a593Smuzhiyun 			&rk3308_rtc32k_fracmux),
592*4882a593Smuzhiyun 	MUX(0, "clk_rtc32k_div_src", mux_vpll0_vpll1_p, 0,
593*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(2), 10, 1, MFLAGS),
594*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "clk_rtc32k_div", "clk_rtc32k_div_src", CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT,
595*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(4), 0, 16, DFLAGS,
596*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 2, GFLAGS),
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	COMPOSITE(0, "clk_usbphy_ref_src", mux_dpll_vpll0_p, 0,
599*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(72), 6, 1, MFLAGS, 0, 6, DFLAGS,
600*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 7, GFLAGS),
601*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT,
602*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(72), 7, 1, MFLAGS,
603*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 8, GFLAGS),
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	GATE(0, "clk_wifi_dpll", "dpll", 0,
606*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(15), 2, GFLAGS),
607*4882a593Smuzhiyun 	GATE(0, "clk_wifi_vpll0", "vpll0", 0,
608*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(15), 3, GFLAGS),
609*4882a593Smuzhiyun 	GATE(0, "clk_wifi_osc", "xin24m", 0,
610*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(15), 4, GFLAGS),
611*4882a593Smuzhiyun 	COMPOSITE(0, "clk_wifi_src", mux_wifi_src_p, 0,
612*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(44), 6, 1, MFLAGS, 0, 6, DFLAGS,
613*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 0, GFLAGS),
614*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_WIFI, "clk_wifi", mux_wifi_p, CLK_SET_RATE_PARENT,
615*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(44), 7, 1, MFLAGS,
616*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 1, GFLAGS),
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
619*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(4), 4, GFLAGS),
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/*
622*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 7
623*4882a593Smuzhiyun 	 */
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "clk_audio_src", mux_vpll0_vpll1_xin24m_p, CLK_IS_CRITICAL,
626*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(45), 6, 2, MFLAGS,
627*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 0, GFLAGS),
628*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_AUDIO, "hclk_audio", "clk_audio_src", CLK_IS_CRITICAL,
629*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(45), 0, 5, DFLAGS,
630*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 1, GFLAGS),
631*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_AUDIO, "pclk_audio", "clk_audio_src", CLK_IS_CRITICAL,
632*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(45), 8, 5, DFLAGS,
633*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 2, GFLAGS),
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	COMPOSITE(0, "clk_pdm_src", mux_vpll0_vpll1_xin24m_p, 0,
636*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(46), 8, 2, MFLAGS, 0, 7, DFLAGS,
637*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 3, GFLAGS),
638*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT,
639*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(47), 0,
640*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 4, GFLAGS,
641*4882a593Smuzhiyun 			&rk3308_pdm_fracmux),
642*4882a593Smuzhiyun 	GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", 0,
643*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 5, GFLAGS),
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
646*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
647*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 12, GFLAGS),
648*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
649*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(53), 0,
650*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 13, GFLAGS,
651*4882a593Smuzhiyun 			&rk3308_i2s0_8ch_tx_fracmux),
652*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", mux_i2s0_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
653*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(52), 12, 1, MFLAGS,
654*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 14, GFLAGS),
655*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_8CH_TX_OUT, "clk_i2s0_8ch_tx_out", mux_i2s0_8ch_tx_out_p, CLK_SET_RATE_PARENT,
656*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(52), 15, 1, MFLAGS,
657*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 15, GFLAGS),
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
660*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
661*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 0, GFLAGS),
662*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
663*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(55), 0,
664*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 1, GFLAGS,
665*4882a593Smuzhiyun 			&rk3308_i2s0_8ch_rx_fracmux),
666*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", mux_i2s0_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
667*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(54), 12, 1, MFLAGS,
668*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 2, GFLAGS),
669*4882a593Smuzhiyun 	GATE(SCLK_I2S0_8CH_RX_OUT, "clk_i2s0_8ch_rx_out", "clk_i2s0_8ch_rx", 0,
670*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 3, GFLAGS),
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
673*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
674*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 4, GFLAGS),
675*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", CLK_SET_RATE_PARENT,
676*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(57), 0,
677*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 5, GFLAGS,
678*4882a593Smuzhiyun 			&rk3308_i2s1_8ch_tx_fracmux),
679*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", mux_i2s1_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
680*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(56), 12, 1, MFLAGS,
681*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 6, GFLAGS),
682*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S1_8CH_TX_OUT, "clk_i2s1_8ch_tx_out", mux_i2s1_8ch_tx_out_p, CLK_SET_RATE_PARENT,
683*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(56), 15, 1, MFLAGS,
684*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 7, GFLAGS),
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
687*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
688*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 8, GFLAGS),
689*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", CLK_SET_RATE_PARENT,
690*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(59), 0,
691*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 9, GFLAGS,
692*4882a593Smuzhiyun 			&rk3308_i2s1_8ch_rx_fracmux),
693*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", mux_i2s1_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
694*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(58), 12, 1, MFLAGS,
695*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 10, GFLAGS),
696*4882a593Smuzhiyun 	GATE(SCLK_I2S1_8CH_RX_OUT, "clk_i2s1_8ch_rx_out", "clk_i2s1_8ch_rx", 0,
697*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 11, GFLAGS),
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S2_8CH_TX_SRC, "clk_i2s2_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
700*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
701*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 12, GFLAGS),
702*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_tx_frac", "clk_i2s2_8ch_tx_src", CLK_SET_RATE_PARENT,
703*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(61), 0,
704*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 13, GFLAGS,
705*4882a593Smuzhiyun 			&rk3308_i2s2_8ch_tx_fracmux),
706*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S2_8CH_TX, "clk_i2s2_8ch_tx", mux_i2s2_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
707*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(60), 12, 1, MFLAGS,
708*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 14, GFLAGS),
709*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S2_8CH_TX_OUT, "clk_i2s2_8ch_tx_out", mux_i2s2_8ch_tx_out_p, CLK_SET_RATE_PARENT,
710*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(60), 15, 1, MFLAGS,
711*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(11), 15, GFLAGS),
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S2_8CH_RX_SRC, "clk_i2s2_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
714*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
715*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 0, GFLAGS),
716*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_rx_frac", "clk_i2s2_8ch_rx_src", CLK_SET_RATE_PARENT,
717*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(63), 0,
718*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 1, GFLAGS,
719*4882a593Smuzhiyun 			&rk3308_i2s2_8ch_rx_fracmux),
720*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S2_8CH_RX, "clk_i2s2_8ch_rx", mux_i2s2_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
721*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(62), 12, 1, MFLAGS,
722*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 2, GFLAGS),
723*4882a593Smuzhiyun 	GATE(SCLK_I2S2_8CH_RX_OUT, "clk_i2s2_8ch_rx_out", "clk_i2s2_8ch_rx", 0,
724*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 3, GFLAGS),
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S3_8CH_TX_SRC, "clk_i2s3_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
727*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
728*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 4, GFLAGS),
729*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_tx_frac", "clk_i2s3_8ch_tx_src", CLK_SET_RATE_PARENT,
730*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(65), 0,
731*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 5, GFLAGS,
732*4882a593Smuzhiyun 			&rk3308_i2s3_8ch_tx_fracmux),
733*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S3_8CH_TX, "clk_i2s3_8ch_tx", mux_i2s3_8ch_tx_rx_p, CLK_SET_RATE_PARENT,
734*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(64), 12, 1, MFLAGS,
735*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 6, GFLAGS),
736*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S3_8CH_TX_OUT, "clk_i2s3_8ch_tx_out", mux_i2s3_8ch_tx_out_p, CLK_SET_RATE_PARENT,
737*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(64), 15, 1, MFLAGS,
738*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 7, GFLAGS),
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S3_8CH_RX_SRC, "clk_i2s3_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
741*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
742*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 8, GFLAGS),
743*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_rx_frac", "clk_i2s3_8ch_rx_src", CLK_SET_RATE_PARENT,
744*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(67), 0,
745*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 9, GFLAGS,
746*4882a593Smuzhiyun 			&rk3308_i2s3_8ch_rx_fracmux),
747*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S3_8CH_RX, "clk_i2s3_8ch_rx", mux_i2s3_8ch_rx_tx_p, CLK_SET_RATE_PARENT,
748*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(66), 12, 1, MFLAGS,
749*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 10, GFLAGS),
750*4882a593Smuzhiyun 	GATE(SCLK_I2S3_8CH_RX_OUT, "clk_i2s3_8ch_rx_out", "clk_i2s3_8ch_rx", 0,
751*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 11, GFLAGS),
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S0_2CH_SRC, "clk_i2s0_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
754*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
755*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 12, GFLAGS),
756*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s0_2ch_frac", "clk_i2s0_2ch_src", CLK_SET_RATE_PARENT,
757*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(69), 0,
758*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 13, GFLAGS,
759*4882a593Smuzhiyun 			&rk3308_i2s0_2ch_fracmux),
760*4882a593Smuzhiyun 	GATE(SCLK_I2S0_2CH, "clk_i2s0_2ch", "clk_i2s0_2ch_mux", 0,
761*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 14, GFLAGS),
762*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S0_2CH_OUT, "clk_i2s0_2ch_out", mux_i2s0_2ch_out_p, CLK_SET_RATE_PARENT,
763*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(68), 15, 1, MFLAGS,
764*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(12), 15, GFLAGS),
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	COMPOSITE(SCLK_I2S1_2CH_SRC, "clk_i2s1_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
767*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(70), 8, 2, MFLAGS, 0, 7, DFLAGS,
768*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(13), 0, GFLAGS),
769*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_i2s1_2ch_frac", "clk_i2s1_2ch_src", CLK_SET_RATE_PARENT,
770*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(71), 0,
771*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(13), 1, GFLAGS,
772*4882a593Smuzhiyun 			&rk3308_i2s1_2ch_fracmux),
773*4882a593Smuzhiyun 	GATE(SCLK_I2S1_2CH, "clk_i2s1_2ch", "clk_i2s1_2ch_mux", 0,
774*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(13), 2, GFLAGS),
775*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_I2S1_2CH_OUT, "clk_i2s1_2ch_out", mux_i2s1_2ch_out_p, CLK_SET_RATE_PARENT,
776*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(70), 15, 1, MFLAGS,
777*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(13), 3, GFLAGS),
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPDIF_TX_DIV, "clk_spdif_tx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
780*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
781*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 6, GFLAGS),
782*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPDIF_TX_DIV50, "clk_spdif_tx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
783*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
784*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 6, GFLAGS),
785*4882a593Smuzhiyun 	MUX(0, "clk_spdif_tx_src", mux_spdif_tx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
786*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(48), 12, 1, MFLAGS),
787*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_spdif_tx_frac", "clk_spdif_tx_src", CLK_SET_RATE_PARENT,
788*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(49), 0,
789*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 7, GFLAGS,
790*4882a593Smuzhiyun 			&rk3308_spdif_tx_fracmux),
791*4882a593Smuzhiyun 	GATE(SCLK_SPDIF_TX, "clk_spdif_tx", "clk_spdif_tx_mux", 0,
792*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 8, GFLAGS),
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPDIF_RX_DIV, "clk_spdif_rx_div", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
795*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
796*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 9, GFLAGS),
797*4882a593Smuzhiyun 	COMPOSITE(SCLK_SPDIF_RX_DIV50, "clk_spdif_rx_div50", mux_vpll0_vpll1_xin24m_p, CLK_IGNORE_UNUSED,
798*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
799*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 9, GFLAGS),
800*4882a593Smuzhiyun 	MUX(0, "clk_spdif_rx_src", mux_spdif_rx_src_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
801*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(50), 14, 1, MFLAGS),
802*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "clk_spdif_rx_frac", "clk_spdif_rx_src", CLK_SET_RATE_PARENT,
803*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(51), 0,
804*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 10, GFLAGS,
805*4882a593Smuzhiyun 			&rk3308_spdif_rx_fracmux),
806*4882a593Smuzhiyun 	GATE(SCLK_SPDIF_RX, "clk_spdif_rx", "clk_spdif_rx_mux", 0,
807*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(10), 11, GFLAGS),
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/*
810*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 8
811*4882a593Smuzhiyun 	 */
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 5, GFLAGS),
814*4882a593Smuzhiyun 	GATE(0, "pclk_core_dbg_niu", "aclk_core", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 6, GFLAGS),
815*4882a593Smuzhiyun 	GATE(0, "pclk_core_dbg_daplite", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 7, GFLAGS),
816*4882a593Smuzhiyun 	GATE(0, "aclk_core_perf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 8, GFLAGS),
817*4882a593Smuzhiyun 	GATE(0, "pclk_core_grf", "pclk_core_dbg", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 9, GFLAGS),
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 2, GFLAGS),
820*4882a593Smuzhiyun 	GATE(0, "aclk_peribus_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 3, GFLAGS),
821*4882a593Smuzhiyun 	GATE(ACLK_MAC, "aclk_mac", "aclk_peri", 0, RK3308_CLKGATE_CON(9), 4, GFLAGS),
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	GATE(0, "hclk_peri_niu", "hclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 5, GFLAGS),
824*4882a593Smuzhiyun 	GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 6, GFLAGS),
825*4882a593Smuzhiyun 	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 7, GFLAGS),
826*4882a593Smuzhiyun 	GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 8, GFLAGS),
827*4882a593Smuzhiyun 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 9, GFLAGS),
828*4882a593Smuzhiyun 	GATE(HCLK_SFC, "hclk_sfc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 10, GFLAGS),
829*4882a593Smuzhiyun 	GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 11, GFLAGS),
830*4882a593Smuzhiyun 	GATE(HCLK_HOST, "hclk_host", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 12, GFLAGS),
831*4882a593Smuzhiyun 	GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 13, GFLAGS),
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	GATE(0, "pclk_peri_niu", "pclk_peri", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 14, GFLAGS),
834*4882a593Smuzhiyun 	GATE(PCLK_MAC, "pclk_mac", "pclk_peri", 0, RK3308_CLKGATE_CON(9), 15, GFLAGS),
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	GATE(0, "hclk_audio_niu", "hclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 0, GFLAGS),
837*4882a593Smuzhiyun 	GATE(HCLK_PDM, "hclk_pdm", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 1, GFLAGS),
838*4882a593Smuzhiyun 	GATE(HCLK_SPDIFTX, "hclk_spdiftx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 2, GFLAGS),
839*4882a593Smuzhiyun 	GATE(HCLK_SPDIFRX, "hclk_spdifrx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 3, GFLAGS),
840*4882a593Smuzhiyun 	GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 4, GFLAGS),
841*4882a593Smuzhiyun 	GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 5, GFLAGS),
842*4882a593Smuzhiyun 	GATE(HCLK_I2S2_8CH, "hclk_i2s2_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 6, GFLAGS),
843*4882a593Smuzhiyun 	GATE(HCLK_I2S3_8CH, "hclk_i2s3_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 7, GFLAGS),
844*4882a593Smuzhiyun 	GATE(HCLK_I2S0_2CH, "hclk_i2s0_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 8, GFLAGS),
845*4882a593Smuzhiyun 	GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 9, GFLAGS),
846*4882a593Smuzhiyun 	GATE(HCLK_VAD, "hclk_vad", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 10, GFLAGS),
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	GATE(0, "pclk_audio_niu", "pclk_audio", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 11, GFLAGS),
849*4882a593Smuzhiyun 	GATE(PCLK_ACODEC, "pclk_acodec", "pclk_audio", 0, RK3308_CLKGATE_CON(14), 12, GFLAGS),
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	GATE(0, "aclk_bus_niu", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 0, GFLAGS),
852*4882a593Smuzhiyun 	GATE(0, "aclk_intmem", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 1, GFLAGS),
853*4882a593Smuzhiyun 	GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 2, GFLAGS),
854*4882a593Smuzhiyun 	GATE(ACLK_VOP, "aclk_vop", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 3, GFLAGS),
855*4882a593Smuzhiyun 	GATE(0, "aclk_gic", "aclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 4, GFLAGS),
856*4882a593Smuzhiyun 	/* aclk_dmaci0 is controlled by sgrf_clkgat_con. */
857*4882a593Smuzhiyun 	SGRF_GATE(ACLK_DMAC0, "aclk_dmac0", "aclk_bus"),
858*4882a593Smuzhiyun 	/* aclk_dmac1 is controlled by sgrf_clkgat_con. */
859*4882a593Smuzhiyun 	SGRF_GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_bus"),
860*4882a593Smuzhiyun 	/* watchdog pclk is controlled by sgrf_clkgat_con. */
861*4882a593Smuzhiyun 	SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	GATE(0, "hclk_bus_niu", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 5, GFLAGS),
864*4882a593Smuzhiyun 	GATE(0, "hclk_rom", "hclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 6, GFLAGS),
865*4882a593Smuzhiyun 	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 7, GFLAGS),
866*4882a593Smuzhiyun 	GATE(HCLK_VOP, "hclk_vop", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 8, GFLAGS),
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	GATE(0, "pclk_bus_niu", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 9, GFLAGS),
869*4882a593Smuzhiyun 	GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 10, GFLAGS),
870*4882a593Smuzhiyun 	GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 11, GFLAGS),
871*4882a593Smuzhiyun 	GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 12, GFLAGS),
872*4882a593Smuzhiyun 	GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 13, GFLAGS),
873*4882a593Smuzhiyun 	GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 14, GFLAGS),
874*4882a593Smuzhiyun 	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 15, GFLAGS),
875*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 0, GFLAGS),
876*4882a593Smuzhiyun 	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 1, GFLAGS),
877*4882a593Smuzhiyun 	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 2, GFLAGS),
878*4882a593Smuzhiyun 	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 3, GFLAGS),
879*4882a593Smuzhiyun 	GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 4, GFLAGS),
880*4882a593Smuzhiyun 	GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 5, GFLAGS),
881*4882a593Smuzhiyun 	GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 6, GFLAGS),
882*4882a593Smuzhiyun 	GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 7, GFLAGS),
883*4882a593Smuzhiyun 	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 8, GFLAGS),
884*4882a593Smuzhiyun 	GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 9, GFLAGS),
885*4882a593Smuzhiyun 	GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 10, GFLAGS),
886*4882a593Smuzhiyun 	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 12, GFLAGS),
887*4882a593Smuzhiyun 	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 13, GFLAGS),
888*4882a593Smuzhiyun 	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 14, GFLAGS),
889*4882a593Smuzhiyun 	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 15, GFLAGS),
890*4882a593Smuzhiyun 	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 0, GFLAGS),
891*4882a593Smuzhiyun 	GATE(PCLK_SGRF, "pclk_sgrf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 1, GFLAGS),
892*4882a593Smuzhiyun 	GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 2, GFLAGS),
893*4882a593Smuzhiyun 	GATE(PCLK_USBSD_DET, "pclk_usbsd_det", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 3, GFLAGS),
894*4882a593Smuzhiyun 	GATE(PCLK_DDR_UPCTL, "pclk_ddr_upctl", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 4, GFLAGS),
895*4882a593Smuzhiyun 	GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 5, GFLAGS),
896*4882a593Smuzhiyun 	GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 6, GFLAGS),
897*4882a593Smuzhiyun 	GATE(PCLK_DDR_STDBY, "pclk_ddr_stdby", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 7, GFLAGS),
898*4882a593Smuzhiyun 	GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 8, GFLAGS),
899*4882a593Smuzhiyun 	GATE(PCLK_CRU, "pclk_cru", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 9, GFLAGS),
900*4882a593Smuzhiyun 	GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 10, GFLAGS),
901*4882a593Smuzhiyun 	GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 11, GFLAGS),
902*4882a593Smuzhiyun 	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 12, GFLAGS),
903*4882a593Smuzhiyun 	GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 13, GFLAGS),
904*4882a593Smuzhiyun 	GATE(PCLK_CAN, "pclk_can", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 14, GFLAGS),
905*4882a593Smuzhiyun 	GATE(PCLK_OWIRE, "pclk_owire", "pclk_bus", CLK_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 15, GFLAGS),
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308_dclk_vop_frac[] __initdata = {
909*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", CLK_SET_RATE_PARENT,
910*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(9), 0,
911*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 7, GFLAGS,
912*4882a593Smuzhiyun 			&rk3308_dclk_vop_fracmux),
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun static struct rockchip_clk_branch rk3308b_dclk_vop_frac[] __initdata = {
916*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", CLK_SET_RATE_PARENT,
917*4882a593Smuzhiyun 			RK3308_CLKSEL_CON(9), 0,
918*4882a593Smuzhiyun 			RK3308_CLKGATE_CON(1), 7, GFLAGS,
919*4882a593Smuzhiyun 			&rk3308_dclk_vop_fracmux),
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun static void __iomem *rk3308_cru_base;
923*4882a593Smuzhiyun 
rk3308_dump_cru(void)924*4882a593Smuzhiyun void rk3308_dump_cru(void)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	if (rk3308_cru_base) {
927*4882a593Smuzhiyun 		pr_warn("CRU:\n");
928*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
929*4882a593Smuzhiyun 			       32, 4, rk3308_cru_base,
930*4882a593Smuzhiyun 			       0x500, false);
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
rk3308_clk_init(struct device_node * np)934*4882a593Smuzhiyun static void __init rk3308_clk_init(struct device_node *np)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
937*4882a593Smuzhiyun 	void __iomem *reg_base;
938*4882a593Smuzhiyun 	struct clk **clks;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
941*4882a593Smuzhiyun 	if (!reg_base) {
942*4882a593Smuzhiyun 		pr_err("%s: could not map cru region\n", __func__);
943*4882a593Smuzhiyun 		return;
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
947*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
948*4882a593Smuzhiyun 		pr_err("%s: rockchip clk init failed\n", __func__);
949*4882a593Smuzhiyun 		iounmap(reg_base);
950*4882a593Smuzhiyun 		return;
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 	clks = ctx->clk_data.clks;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rk3308_pll_clks,
955*4882a593Smuzhiyun 				   ARRAY_SIZE(rk3308_pll_clks),
956*4882a593Smuzhiyun 				   RK3308_GRF_SOC_STATUS0);
957*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rk3308_clk_branches,
958*4882a593Smuzhiyun 				       ARRAY_SIZE(rk3308_clk_branches));
959*4882a593Smuzhiyun 	rockchip_soc_id_init();
960*4882a593Smuzhiyun 	if (soc_is_rk3308b())
961*4882a593Smuzhiyun 		rockchip_clk_register_branches(ctx, rk3308b_dclk_vop_frac,
962*4882a593Smuzhiyun 					       ARRAY_SIZE(rk3308b_dclk_vop_frac));
963*4882a593Smuzhiyun 	else
964*4882a593Smuzhiyun 		rockchip_clk_register_branches(ctx, rk3308_dclk_vop_frac,
965*4882a593Smuzhiyun 					       ARRAY_SIZE(rk3308_dclk_vop_frac));
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
968*4882a593Smuzhiyun 				     3, clks[PLL_APLL], clks[PLL_VPLL0],
969*4882a593Smuzhiyun 				     &rk3308_cpuclk_data, rk3308_cpuclk_rates,
970*4882a593Smuzhiyun 				     ARRAY_SIZE(rk3308_cpuclk_rates));
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	rockchip_register_softrst(np, 10, reg_base + RK3308_SOFTRST_CON(0),
973*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	rockchip_register_restart_notifier(ctx, RK3308_GLB_SRST_FST, NULL);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	if (!rk_dump_cru) {
980*4882a593Smuzhiyun 		rk3308_cru_base = reg_base;
981*4882a593Smuzhiyun 		rk_dump_cru = rk3308_dump_cru;
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun CLK_OF_DECLARE(rk3308_cru, "rockchip,rk3308-cru", rk3308_clk_init);
986*4882a593Smuzhiyun 
clk_rk3308_probe(struct platform_device * pdev)987*4882a593Smuzhiyun static int __init clk_rk3308_probe(struct platform_device *pdev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	rk3308_clk_init(np);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return 0;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun static const struct of_device_id clk_rk3308_match_table[] = {
997*4882a593Smuzhiyun 	{
998*4882a593Smuzhiyun 		.compatible = "rockchip,rk3308-cru",
999*4882a593Smuzhiyun 	},
1000*4882a593Smuzhiyun 	{ }
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk3308_match_table);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static struct platform_driver clk_rk3308_driver = {
1005*4882a593Smuzhiyun 	.driver		= {
1006*4882a593Smuzhiyun 		.name	= "clk-rk3308",
1007*4882a593Smuzhiyun 		.of_match_table = clk_rk3308_match_table,
1008*4882a593Smuzhiyun 	},
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rk3308_driver, clk_rk3308_probe);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK3308 Clock Driver");
1013*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1014