1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MundoReader S.L.
4*4882a593Smuzhiyun * Author: Heiko Stuebner <heiko@sntech.de>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
7*4882a593Smuzhiyun * Author: Xing Zheng <zhengxing@rock-chips.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/syscore_ops.h>
17*4882a593Smuzhiyun #include <dt-bindings/clock/rk3036-cru.h>
18*4882a593Smuzhiyun #include "clk.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define RK3036_GRF_SOC_STATUS0 0x14c
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum rk3036_plls {
23*4882a593Smuzhiyun apll, dpll, gpll,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3036_pll_rates[] = {
27*4882a593Smuzhiyun /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
28*4882a593Smuzhiyun RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
29*4882a593Smuzhiyun RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
30*4882a593Smuzhiyun RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
31*4882a593Smuzhiyun RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
32*4882a593Smuzhiyun RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
33*4882a593Smuzhiyun RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
34*4882a593Smuzhiyun RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
35*4882a593Smuzhiyun RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
36*4882a593Smuzhiyun RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
37*4882a593Smuzhiyun RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
38*4882a593Smuzhiyun RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
39*4882a593Smuzhiyun RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
40*4882a593Smuzhiyun RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
41*4882a593Smuzhiyun RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
42*4882a593Smuzhiyun RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
43*4882a593Smuzhiyun RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
44*4882a593Smuzhiyun RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
45*4882a593Smuzhiyun RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
46*4882a593Smuzhiyun RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
47*4882a593Smuzhiyun RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
48*4882a593Smuzhiyun RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
49*4882a593Smuzhiyun RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
50*4882a593Smuzhiyun RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
51*4882a593Smuzhiyun RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
52*4882a593Smuzhiyun RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
53*4882a593Smuzhiyun RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
54*4882a593Smuzhiyun RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
55*4882a593Smuzhiyun RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
56*4882a593Smuzhiyun RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
57*4882a593Smuzhiyun RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
58*4882a593Smuzhiyun RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
59*4882a593Smuzhiyun RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
60*4882a593Smuzhiyun RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
61*4882a593Smuzhiyun RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
62*4882a593Smuzhiyun RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
63*4882a593Smuzhiyun RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
64*4882a593Smuzhiyun RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
65*4882a593Smuzhiyun RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
66*4882a593Smuzhiyun RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
67*4882a593Smuzhiyun RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
68*4882a593Smuzhiyun RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
69*4882a593Smuzhiyun RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
70*4882a593Smuzhiyun { /* sentinel */ },
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define RK3036_DIV_CPU_MASK 0x1f
74*4882a593Smuzhiyun #define RK3036_DIV_CPU_SHIFT 8
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define RK3036_DIV_PERI_MASK 0xf
77*4882a593Smuzhiyun #define RK3036_DIV_PERI_SHIFT 0
78*4882a593Smuzhiyun #define RK3036_DIV_ACLK_MASK 0x7
79*4882a593Smuzhiyun #define RK3036_DIV_ACLK_SHIFT 4
80*4882a593Smuzhiyun #define RK3036_DIV_HCLK_MASK 0x3
81*4882a593Smuzhiyun #define RK3036_DIV_HCLK_SHIFT 8
82*4882a593Smuzhiyun #define RK3036_DIV_PCLK_MASK 0x7
83*4882a593Smuzhiyun #define RK3036_DIV_PCLK_SHIFT 12
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define RK3036_CLKSEL1(_core_periph_div) \
86*4882a593Smuzhiyun { \
87*4882a593Smuzhiyun .reg = RK2928_CLKSEL_CON(1), \
88*4882a593Smuzhiyun .val = HIWORD_UPDATE(_core_periph_div, RK3036_DIV_PERI_MASK, \
89*4882a593Smuzhiyun RK3036_DIV_PERI_SHIFT) \
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define RK3036_CPUCLK_RATE(_prate, _core_periph_div) \
93*4882a593Smuzhiyun { \
94*4882a593Smuzhiyun .prate = _prate, \
95*4882a593Smuzhiyun .divs = { \
96*4882a593Smuzhiyun RK3036_CLKSEL1(_core_periph_div), \
97*4882a593Smuzhiyun }, \
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3036_cpuclk_rates[] __initdata = {
101*4882a593Smuzhiyun RK3036_CPUCLK_RATE(1200000000, 4),
102*4882a593Smuzhiyun RK3036_CPUCLK_RATE(1008000000, 4),
103*4882a593Smuzhiyun RK3036_CPUCLK_RATE(816000000, 4),
104*4882a593Smuzhiyun RK3036_CPUCLK_RATE(600000000, 4),
105*4882a593Smuzhiyun RK3036_CPUCLK_RATE(408000000, 4),
106*4882a593Smuzhiyun RK3036_CPUCLK_RATE(312000000, 4),
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3036_cpuclk_data = {
110*4882a593Smuzhiyun .core_reg[0] = RK2928_CLKSEL_CON(0),
111*4882a593Smuzhiyun .div_core_shift[0] = 0,
112*4882a593Smuzhiyun .div_core_mask[0] = 0x1f,
113*4882a593Smuzhiyun .num_cores = 1,
114*4882a593Smuzhiyun .mux_core_alt = 1,
115*4882a593Smuzhiyun .mux_core_main = 0,
116*4882a593Smuzhiyun .mux_core_shift = 7,
117*4882a593Smuzhiyun .mux_core_mask = 0x1,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun PNAME(mux_pll_p) = { "xin24m", "xin24m" };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun PNAME(mux_busclk_p) = { "dummy_apll", "dpll_cpu", "gpll_cpu" };
123*4882a593Smuzhiyun PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" };
124*4882a593Smuzhiyun PNAME(mux_pll_src_apll_dpll_gpll_p) = { "apll", "dpll", "gpll" };
125*4882a593Smuzhiyun PNAME(mux_pll_src_dmyapll_dpll_gpll_p) = { "dummy_apll", "dpll", "gpll" };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun PNAME(mux_timer_p) = { "xin24m", "pclk_peri_src" };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun PNAME(mux_pll_src_dmyapll_dpll_gpll_usb480m_p) = { "dummy_apll", "dpll", "gpll", "usb480m" };
130*4882a593Smuzhiyun PNAME(mux_pll_src_dmyapll_dpll_gpll_xin24_p) = { "dummy_apll", "dpll", "gpll", "xin24m" };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun PNAME(mux_mmc_src_p) = { "dummy_apll", "dpll", "gpll", "xin24m" };
133*4882a593Smuzhiyun PNAME(mux_i2s_pre_p) = { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" };
134*4882a593Smuzhiyun PNAME(mux_i2s_clkout_p) = { "i2s_pre", "xin12m" };
135*4882a593Smuzhiyun PNAME(mux_spdif_p) = { "spdif_src", "spdif_frac", "xin12m" };
136*4882a593Smuzhiyun PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
137*4882a593Smuzhiyun PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
138*4882a593Smuzhiyun PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
139*4882a593Smuzhiyun PNAME(mux_mac_p) = { "mac_pll_src", "rmii_clkin" };
140*4882a593Smuzhiyun PNAME(mux_dclk_p) = { "dclk_lcdc", "dclk_cru" };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static struct rockchip_pll_clock rk3036_pll_clks[] __initdata = {
143*4882a593Smuzhiyun [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
144*4882a593Smuzhiyun RK2928_MODE_CON, 0, 5, 0, rk3036_pll_rates),
145*4882a593Smuzhiyun [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
146*4882a593Smuzhiyun RK2928_MODE_CON, 4, 4, 0, NULL),
147*4882a593Smuzhiyun [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
148*4882a593Smuzhiyun RK2928_MODE_CON, 12, 6, ROCKCHIP_PLL_SYNC_RATE, rk3036_pll_rates),
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
152*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
153*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static struct rockchip_clk_branch rk3036_uart0_fracmux __initdata =
156*4882a593Smuzhiyun MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
157*4882a593Smuzhiyun RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static struct rockchip_clk_branch rk3036_uart1_fracmux __initdata =
160*4882a593Smuzhiyun MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
161*4882a593Smuzhiyun RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static struct rockchip_clk_branch rk3036_uart2_fracmux __initdata =
164*4882a593Smuzhiyun MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
165*4882a593Smuzhiyun RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static struct rockchip_clk_branch rk3036_i2s_fracmux __initdata =
168*4882a593Smuzhiyun MUX(SCLK_I2S_PRE, "i2s_pre", mux_i2s_pre_p, CLK_SET_RATE_PARENT,
169*4882a593Smuzhiyun RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct rockchip_clk_branch rk3036_spdif_fracmux __initdata =
172*4882a593Smuzhiyun MUX(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, 0,
173*4882a593Smuzhiyun RK2928_CLKSEL_CON(5), 8, 2, MFLAGS);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct rockchip_clk_branch rk3036_clk_branches[] __initdata = {
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Clock-Architecture Diagram 1
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun GATE(0, "gpll_armclk", "gpll", CLK_IGNORE_UNUSED,
181*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 6, GFLAGS),
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun * Clock-Architecture Diagram 2
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
190*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 2, GFLAGS),
191*4882a593Smuzhiyun GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
192*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 8, GFLAGS),
193*4882a593Smuzhiyun COMPOSITE_NOGATE(0, "ddrphy2x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
194*4882a593Smuzhiyun RK2928_CLKSEL_CON(26), 8, 1, MFLAGS, 0, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
195*4882a593Smuzhiyun FACTOR(0, "ddrphy", "ddrphy2x", 0, 1, 2),
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
198*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
199*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 7, GFLAGS),
200*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "aclk_core_pre", "armclk", CLK_IGNORE_UNUSED,
201*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
202*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 7, GFLAGS),
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun GATE(0, "dpll_cpu", "dpll", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(10), 8, GFLAGS),
205*4882a593Smuzhiyun GATE(0, "gpll_cpu", "gpll", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(0), 1, GFLAGS),
206*4882a593Smuzhiyun COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_busclk_p, CLK_IS_CRITICAL,
207*4882a593Smuzhiyun RK2928_CLKSEL_CON(0), 14, 2, MFLAGS, 8, 5, DFLAGS),
208*4882a593Smuzhiyun GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", CLK_IS_CRITICAL,
209*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 3, GFLAGS),
210*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_src", CLK_IS_CRITICAL,
211*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
212*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 5, GFLAGS),
213*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", CLK_IS_CRITICAL,
214*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 8, 2, DFLAGS | CLK_DIVIDER_READ_ONLY,
215*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 4, GFLAGS),
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun COMPOSITE(0, "aclk_peri_src", mux_pll_src_dmyapll_dpll_gpll_p, 0,
218*4882a593Smuzhiyun RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS,
219*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 0, GFLAGS),
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IS_CRITICAL,
222*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 1, GFLAGS),
223*4882a593Smuzhiyun DIV(0, "pclk_peri_src", "aclk_peri_src", CLK_IS_CRITICAL,
224*4882a593Smuzhiyun RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
225*4882a593Smuzhiyun GATE(PCLK_PERI, "pclk_peri", "pclk_peri_src", CLK_IS_CRITICAL,
226*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 3, GFLAGS),
227*4882a593Smuzhiyun DIV(0, "hclk_peri_src", "aclk_peri_src", CLK_IS_CRITICAL,
228*4882a593Smuzhiyun RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
229*4882a593Smuzhiyun GATE(HCLK_PERI, "hclk_peri", "hclk_peri_src", CLK_IS_CRITICAL,
230*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 2, GFLAGS),
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_TIMER0, "sclk_timer0", mux_timer_p, CLK_IGNORE_UNUSED,
233*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 4, 1, MFLAGS,
234*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 0, GFLAGS),
235*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_TIMER1, "sclk_timer1", mux_timer_p, CLK_IGNORE_UNUSED,
236*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 5, 1, MFLAGS,
237*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 1, GFLAGS),
238*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_TIMER2, "sclk_timer2", mux_timer_p, CLK_IGNORE_UNUSED,
239*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 6, 1, MFLAGS,
240*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 4, GFLAGS),
241*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_TIMER3, "sclk_timer3", mux_timer_p, CLK_IGNORE_UNUSED,
242*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 7, 1, MFLAGS,
243*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 5, GFLAGS),
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun MUX(0, "uart_pll_clk", mux_pll_src_dmyapll_dpll_gpll_usb480m_p, 0,
246*4882a593Smuzhiyun RK2928_CLKSEL_CON(13), 10, 2, MFLAGS),
247*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "uart0_src", "uart_pll_clk", 0,
248*4882a593Smuzhiyun RK2928_CLKSEL_CON(13), 0, 7, DFLAGS,
249*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 8, GFLAGS),
250*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "uart1_src", "uart_pll_clk", 0,
251*4882a593Smuzhiyun RK2928_CLKSEL_CON(14), 0, 7, DFLAGS,
252*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 10, GFLAGS),
253*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "uart2_src", "uart_pll_clk", 0,
254*4882a593Smuzhiyun RK2928_CLKSEL_CON(15), 0, 7, DFLAGS,
255*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 12, GFLAGS),
256*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
257*4882a593Smuzhiyun RK2928_CLKSEL_CON(17), 0,
258*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 9, GFLAGS,
259*4882a593Smuzhiyun &rk3036_uart0_fracmux),
260*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
261*4882a593Smuzhiyun RK2928_CLKSEL_CON(18), 0,
262*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 11, GFLAGS,
263*4882a593Smuzhiyun &rk3036_uart1_fracmux),
264*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
265*4882a593Smuzhiyun RK2928_CLKSEL_CON(19), 0,
266*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 13, GFLAGS,
267*4882a593Smuzhiyun &rk3036_uart2_fracmux),
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun COMPOSITE(ACLK_VCODEC, "aclk_vcodec", mux_pll_src_dmyapll_dpll_gpll_p, 0,
270*4882a593Smuzhiyun RK2928_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS,
271*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 11, GFLAGS),
272*4882a593Smuzhiyun FACTOR_GATE(HCLK_VCODEC, "hclk_vcodec", "aclk_vcodec", 0, 1, 4,
273*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 12, GFLAGS),
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun COMPOSITE(ACLK_HEVC, "aclk_hevc", mux_pll_src_dmyapll_dpll_gpll_p, 0,
276*4882a593Smuzhiyun RK2928_CLKSEL_CON(20), 0, 2, MFLAGS, 2, 5, DFLAGS,
277*4882a593Smuzhiyun RK2928_CLKGATE_CON(10), 6, GFLAGS),
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun COMPOSITE(0, "aclk_disp1_pre", mux_pll_src_dmyapll_dpll_gpll_p, 0,
280*4882a593Smuzhiyun RK2928_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS,
281*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 4, GFLAGS),
282*4882a593Smuzhiyun COMPOSITE(0, "hclk_disp_pre", mux_pll_src_dmyapll_dpll_gpll_p, 0,
283*4882a593Smuzhiyun RK2928_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
284*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 11, GFLAGS),
285*4882a593Smuzhiyun COMPOSITE(SCLK_LCDC, "dclk_lcdc", mux_pll_src_apll_dpll_gpll_p, 0,
286*4882a593Smuzhiyun RK2928_CLKSEL_CON(28), 0, 2, MFLAGS, 8, 8, DFLAGS,
287*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 2, GFLAGS),
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun COMPOSITE_NODIV(0, "sclk_sdmmc_src", mux_mmc_src_p, 0,
290*4882a593Smuzhiyun RK2928_CLKSEL_CON(12), 8, 2, MFLAGS,
291*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 11, GFLAGS),
292*4882a593Smuzhiyun DIV(SCLK_SDMMC, "sclk_sdmmc", "sclk_sdmmc_src", 0,
293*4882a593Smuzhiyun RK2928_CLKSEL_CON(11), 0, 7, DFLAGS),
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun COMPOSITE_NODIV(0, "sclk_sdio_src", mux_mmc_src_p, 0,
296*4882a593Smuzhiyun RK2928_CLKSEL_CON(12), 10, 2, MFLAGS,
297*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 13, GFLAGS),
298*4882a593Smuzhiyun DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
299*4882a593Smuzhiyun RK2928_CLKSEL_CON(11), 8, 7, DFLAGS),
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
302*4882a593Smuzhiyun RK2928_CLKSEL_CON(12), 12, 2, MFLAGS, 0, 7, DFLAGS,
303*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 14, GFLAGS),
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3036_SDMMC_CON0, 1),
306*4882a593Smuzhiyun MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3036_SDMMC_CON1, 0),
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3036_SDIO_CON0, 1),
309*4882a593Smuzhiyun MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3036_SDIO_CON1, 0),
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3036_EMMC_CON0, 1),
312*4882a593Smuzhiyun MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3036_EMMC_CON1, 0),
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun COMPOSITE(0, "i2s_src", mux_pll_src_dmyapll_dpll_gpll_p, 0,
315*4882a593Smuzhiyun RK2928_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 7, DFLAGS,
316*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 9, GFLAGS),
317*4882a593Smuzhiyun COMPOSITE_FRACMUX(SCLK_I2S_FRAC, "i2s_frac", "i2s_src", CLK_SET_RATE_PARENT,
318*4882a593Smuzhiyun RK2928_CLKSEL_CON(7), 0,
319*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 10, GFLAGS,
320*4882a593Smuzhiyun &rk3036_i2s_fracmux),
321*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_clkout", mux_i2s_clkout_p, 0,
322*4882a593Smuzhiyun RK2928_CLKSEL_CON(3), 12, 1, MFLAGS,
323*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 13, GFLAGS),
324*4882a593Smuzhiyun GATE(SCLK_I2S, "sclk_i2s", "i2s_pre", CLK_SET_RATE_PARENT,
325*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 14, GFLAGS),
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun COMPOSITE(0, "spdif_src", mux_pll_src_dmyapll_dpll_gpll_p, 0,
328*4882a593Smuzhiyun RK2928_CLKSEL_CON(5), 10, 2, MFLAGS, 0, 7, DFLAGS,
329*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 10, GFLAGS),
330*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_src", 0,
331*4882a593Smuzhiyun RK2928_CLKSEL_CON(9), 0,
332*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 12, GFLAGS,
333*4882a593Smuzhiyun &rk3036_spdif_fracmux),
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin12m", CLK_IGNORE_UNUSED,
336*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 5, GFLAGS),
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_dmyapll_dpll_gpll_p, 0,
339*4882a593Smuzhiyun RK2928_CLKSEL_CON(34), 8, 2, MFLAGS, 0, 5, DFLAGS,
340*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 13, GFLAGS),
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun COMPOSITE(SCLK_SPI, "sclk_spi", mux_pll_src_dmyapll_dpll_gpll_p, 0,
343*4882a593Smuzhiyun RK2928_CLKSEL_CON(25), 8, 2, MFLAGS, 0, 7, DFLAGS,
344*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 9, GFLAGS),
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_dmyapll_dpll_gpll_p, 0,
347*4882a593Smuzhiyun RK2928_CLKSEL_CON(16), 8, 2, MFLAGS, 10, 5, DFLAGS,
348*4882a593Smuzhiyun RK2928_CLKGATE_CON(10), 4, GFLAGS),
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_dmyapll_dpll_gpll_xin24_p, 0,
351*4882a593Smuzhiyun RK2928_CLKSEL_CON(16), 0, 2, MFLAGS, 2, 5, DFLAGS,
352*4882a593Smuzhiyun RK2928_CLKGATE_CON(10), 5, GFLAGS),
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun COMPOSITE_NOGATE(SCLK_MACPLL, "mac_pll_src", mux_pll_src_apll_dpll_gpll_p, CLK_SET_RATE_NO_REPARENT,
355*4882a593Smuzhiyun RK2928_CLKSEL_CON(21), 0, 2, MFLAGS, 9, 5, DFLAGS),
356*4882a593Smuzhiyun MUX(SCLK_MACREF, "mac_clk_ref", mux_mac_p, CLK_SET_RATE_PARENT,
357*4882a593Smuzhiyun RK2928_CLKSEL_CON(21), 3, 1, MFLAGS),
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_MAC, "mac_clk", "mac_clk_ref", 0,
360*4882a593Smuzhiyun RK2928_CLKSEL_CON(21), 4, 5, DFLAGS,
361*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 6, GFLAGS),
362*4882a593Smuzhiyun FACTOR(0, "sclk_macref_out", "hclk_peri_src", 0, 1, 2),
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun MUX(SCLK_HDMI, "dclk_hdmi", mux_dclk_p, 0,
365*4882a593Smuzhiyun RK2928_CLKSEL_CON(31), 0, 1, MFLAGS),
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * Clock-Architecture Diagram 3
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* aclk_cpu gates */
372*4882a593Smuzhiyun GATE(0, "sclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 12, GFLAGS),
373*4882a593Smuzhiyun GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 10, GFLAGS),
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* hclk_cpu gates */
376*4882a593Smuzhiyun GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 6, GFLAGS),
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* pclk_cpu gates */
379*4882a593Smuzhiyun GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS),
380*4882a593Smuzhiyun GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_cpu", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(5), 7, GFLAGS),
381*4882a593Smuzhiyun GATE(PCLK_ACODEC, "pclk_acodec", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 14, GFLAGS),
382*4882a593Smuzhiyun GATE(PCLK_HDMI, "pclk_hdmi", "pclk_cpu", 0, RK2928_CLKGATE_CON(3), 8, GFLAGS),
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* aclk_vio gates */
385*4882a593Smuzhiyun GATE(ACLK_VIO, "aclk_vio", "aclk_disp1_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 13, GFLAGS),
386*4882a593Smuzhiyun GATE(ACLK_LCDC, "aclk_lcdc", "aclk_disp1_pre", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun GATE(HCLK_VIO_BUS, "hclk_vio_bus", "hclk_disp_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 12, GFLAGS),
389*4882a593Smuzhiyun GATE(HCLK_LCDC, "hclk_lcdc", "hclk_disp_pre", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* xin24m gates */
393*4882a593Smuzhiyun GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK2928_CLKGATE_CON(10), 0, GFLAGS),
394*4882a593Smuzhiyun GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, RK2928_CLKGATE_CON(10), 1, GFLAGS),
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* aclk_peri gates */
397*4882a593Smuzhiyun GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 3, GFLAGS),
398*4882a593Smuzhiyun GATE(0, "aclk_cpu_peri", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 2, GFLAGS),
399*4882a593Smuzhiyun GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 1, GFLAGS),
400*4882a593Smuzhiyun GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 15, GFLAGS),
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* hclk_peri gates */
403*4882a593Smuzhiyun GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 0, GFLAGS),
404*4882a593Smuzhiyun GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 13, GFLAGS),
405*4882a593Smuzhiyun GATE(0, "hclk_peri_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 14, GFLAGS),
406*4882a593Smuzhiyun GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 9, GFLAGS),
407*4882a593Smuzhiyun GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 10, GFLAGS),
408*4882a593Smuzhiyun GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 11, GFLAGS),
409*4882a593Smuzhiyun GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 0, GFLAGS),
410*4882a593Smuzhiyun GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 13, GFLAGS),
411*4882a593Smuzhiyun GATE(HCLK_OTG1, "hclk_otg1", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(7), 3, GFLAGS),
412*4882a593Smuzhiyun GATE(HCLK_I2S, "hclk_i2s", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS),
413*4882a593Smuzhiyun GATE(HCLK_SFC, "hclk_sfc", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 14, GFLAGS),
414*4882a593Smuzhiyun GATE(HCLK_MAC, "hclk_mac", "hclk_peri", 0, RK2928_CLKGATE_CON(3), 5, GFLAGS),
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* pclk_peri gates */
417*4882a593Smuzhiyun GATE(0, "pclk_peri_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 1, GFLAGS),
418*4882a593Smuzhiyun GATE(0, "pclk_efuse", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 2, GFLAGS),
419*4882a593Smuzhiyun GATE(PCLK_TIMER, "pclk_timer", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 7, GFLAGS),
420*4882a593Smuzhiyun GATE(PCLK_PWM, "pclk_pwm", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 10, GFLAGS),
421*4882a593Smuzhiyun GATE(PCLK_SPI, "pclk_spi", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 12, GFLAGS),
422*4882a593Smuzhiyun GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
423*4882a593Smuzhiyun GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
424*4882a593Smuzhiyun GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
425*4882a593Smuzhiyun GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
426*4882a593Smuzhiyun GATE(PCLK_I2C0, "pclk_i2c0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
427*4882a593Smuzhiyun GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 5, GFLAGS),
428*4882a593Smuzhiyun GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
429*4882a593Smuzhiyun GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
430*4882a593Smuzhiyun GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
431*4882a593Smuzhiyun GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static void __iomem *rk3036_cru_base;
435*4882a593Smuzhiyun
rk3036_dump_cru(void)436*4882a593Smuzhiyun static void rk3036_dump_cru(void)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun if (rk3036_cru_base) {
439*4882a593Smuzhiyun pr_warn("CRU:\n");
440*4882a593Smuzhiyun print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
441*4882a593Smuzhiyun 32, 4, rk3036_cru_base,
442*4882a593Smuzhiyun 0x1f8, false);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
rk3036_clk_init(struct device_node * np)446*4882a593Smuzhiyun static void __init rk3036_clk_init(struct device_node *np)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
449*4882a593Smuzhiyun void __iomem *reg_base;
450*4882a593Smuzhiyun struct clk *clk;
451*4882a593Smuzhiyun struct clk **clks;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
454*4882a593Smuzhiyun if (!reg_base) {
455*4882a593Smuzhiyun pr_err("%s: could not map cru region\n", __func__);
456*4882a593Smuzhiyun return;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun * Make uart_pll_clk a child of the gpll, as all other sources are
461*4882a593Smuzhiyun * not that usable / stable.
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun writel_relaxed(HIWORD_UPDATE(0x2, 0x3, 10),
464*4882a593Smuzhiyun reg_base + RK2928_CLKSEL_CON(13));
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
467*4882a593Smuzhiyun if (IS_ERR(ctx)) {
468*4882a593Smuzhiyun pr_err("%s: rockchip clk init failed\n", __func__);
469*4882a593Smuzhiyun iounmap(reg_base);
470*4882a593Smuzhiyun return;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun clks = ctx->clk_data.clks;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "usb480m", "xin24m", 0, 20, 1);
475*4882a593Smuzhiyun if (IS_ERR(clk))
476*4882a593Smuzhiyun pr_warn("%s: could not register clock usb480m: %ld\n",
477*4882a593Smuzhiyun __func__, PTR_ERR(clk));
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun rockchip_clk_register_plls(ctx, rk3036_pll_clks,
480*4882a593Smuzhiyun ARRAY_SIZE(rk3036_pll_clks),
481*4882a593Smuzhiyun RK3036_GRF_SOC_STATUS0);
482*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, rk3036_clk_branches,
483*4882a593Smuzhiyun ARRAY_SIZE(rk3036_clk_branches));
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
486*4882a593Smuzhiyun 2, clks[PLL_APLL], clks[PLL_GPLL],
487*4882a593Smuzhiyun &rk3036_cpuclk_data, rk3036_cpuclk_rates,
488*4882a593Smuzhiyun ARRAY_SIZE(rk3036_cpuclk_rates));
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
491*4882a593Smuzhiyun ROCKCHIP_SOFTRST_HIWORD_MASK);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun rockchip_register_restart_notifier(ctx, RK2928_GLB_SRST_FST, NULL);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun rockchip_clk_of_add_provider(np, ctx);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (!rk_dump_cru) {
498*4882a593Smuzhiyun rk3036_cru_base = reg_base;
499*4882a593Smuzhiyun rk_dump_cru = rk3036_dump_cru;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun CLK_OF_DECLARE(rk3036_cru, "rockchip,rk3036-cru", rk3036_clk_init);
503*4882a593Smuzhiyun
clk_rk3036_probe(struct platform_device * pdev)504*4882a593Smuzhiyun static int __init clk_rk3036_probe(struct platform_device *pdev)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun rk3036_clk_init(np);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static const struct of_device_id clk_rk3036_match_table[] = {
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun .compatible = "rockchip,rk3036-cru",
516*4882a593Smuzhiyun },
517*4882a593Smuzhiyun { }
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk3036_match_table);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static struct platform_driver clk_rk3036_driver = {
522*4882a593Smuzhiyun .driver = {
523*4882a593Smuzhiyun .name = "clk-rk3036",
524*4882a593Smuzhiyun .of_match_table = clk_rk3036_match_table,
525*4882a593Smuzhiyun },
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rk3036_driver, clk_rk3036_probe);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK3036 Clock Driver");
530*4882a593Smuzhiyun MODULE_LICENSE("GPL");
531