xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-pvtm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_platform.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun #include <linux/clk-provider.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CLK_SEL_EXTERNAL_32K		0
20*4882a593Smuzhiyun #define CLK_SEL_INTERNAL_PVTM		1
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define wr_msk_bit(v, off, msk)  ((v) << (off) | (msk << (16 + (off))))
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct rockchip_clock_pvtm;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct rockchip_clock_pvtm_info {
27*4882a593Smuzhiyun 	u32 con;
28*4882a593Smuzhiyun 	u32 sta;
29*4882a593Smuzhiyun 	u32 sel_con;
30*4882a593Smuzhiyun 	u32 sel_shift;
31*4882a593Smuzhiyun 	u32 sel_value;
32*4882a593Smuzhiyun 	u32 sel_mask;
33*4882a593Smuzhiyun 	u32 div_shift;
34*4882a593Smuzhiyun 	u32 div_mask;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	u32 (*get_value)(struct rockchip_clock_pvtm *pvtm,
37*4882a593Smuzhiyun 			 unsigned int time_us);
38*4882a593Smuzhiyun 	int (*init_freq)(struct rockchip_clock_pvtm *pvtm);
39*4882a593Smuzhiyun 	int (*sel_enable)(struct rockchip_clock_pvtm *pvtm);
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct rockchip_clock_pvtm {
43*4882a593Smuzhiyun 	const struct rockchip_clock_pvtm_info *info;
44*4882a593Smuzhiyun 	struct regmap *grf;
45*4882a593Smuzhiyun 	struct clk *pvtm_clk;
46*4882a593Smuzhiyun 	struct clk *clk;
47*4882a593Smuzhiyun 	unsigned long rate;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
xin32k_pvtm_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)50*4882a593Smuzhiyun static unsigned long xin32k_pvtm_recalc_rate(struct clk_hw *hw,
51*4882a593Smuzhiyun 					     unsigned long parent_rate)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	return 32768;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const struct clk_ops xin32k_pvtm = {
57*4882a593Smuzhiyun 	.recalc_rate = xin32k_pvtm_recalc_rate,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
rockchip_clock_pvtm_delay(unsigned int delay)60*4882a593Smuzhiyun static void rockchip_clock_pvtm_delay(unsigned int delay)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	unsigned int ms = delay / 1000;
63*4882a593Smuzhiyun 	unsigned int us = delay % 1000;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if (ms > 0) {
66*4882a593Smuzhiyun 		if (ms < 20)
67*4882a593Smuzhiyun 			us += ms * 1000;
68*4882a593Smuzhiyun 		else
69*4882a593Smuzhiyun 			msleep(ms);
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (us >= 10)
73*4882a593Smuzhiyun 		usleep_range(us, us + 100);
74*4882a593Smuzhiyun 	else
75*4882a593Smuzhiyun 		udelay(us);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
rockchip_clock_sel_internal_pvtm(struct rockchip_clock_pvtm * pvtm)78*4882a593Smuzhiyun static int rockchip_clock_sel_internal_pvtm(struct rockchip_clock_pvtm *pvtm)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	int ret = 0;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	ret = regmap_write(pvtm->grf, pvtm->info->sel_con,
83*4882a593Smuzhiyun 			   wr_msk_bit(pvtm->info->sel_value,
84*4882a593Smuzhiyun 				      pvtm->info->sel_shift,
85*4882a593Smuzhiyun 				      pvtm->info->sel_mask));
86*4882a593Smuzhiyun 	if (ret != 0)
87*4882a593Smuzhiyun 		pr_err("%s: fail to write register\n", __func__);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return ret;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* get pmu pvtm value */
rockchip_clock_pvtm_get_value(struct rockchip_clock_pvtm * pvtm,u32 time_us)93*4882a593Smuzhiyun static u32 rockchip_clock_pvtm_get_value(struct rockchip_clock_pvtm *pvtm,
94*4882a593Smuzhiyun 					 u32 time_us)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	const struct rockchip_clock_pvtm_info *info = pvtm->info;
97*4882a593Smuzhiyun 	u32 val = 0, sta = 0;
98*4882a593Smuzhiyun 	u32 clk_cnt, check_cnt;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* 24m clk ,24cnt=1us */
101*4882a593Smuzhiyun 	clk_cnt = time_us * 24;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	regmap_write(pvtm->grf, info->con + 0x4, clk_cnt);
104*4882a593Smuzhiyun 	regmap_write(pvtm->grf, info->con, wr_msk_bit(3, 0, 0x3));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	rockchip_clock_pvtm_delay(time_us);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	check_cnt = 100;
109*4882a593Smuzhiyun 	while (check_cnt) {
110*4882a593Smuzhiyun 		regmap_read(pvtm->grf, info->sta, &sta);
111*4882a593Smuzhiyun 		if (sta & 0x1)
112*4882a593Smuzhiyun 			break;
113*4882a593Smuzhiyun 		udelay(4);
114*4882a593Smuzhiyun 		check_cnt--;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (check_cnt) {
118*4882a593Smuzhiyun 		regmap_read(pvtm->grf, info->sta + 0x4, &val);
119*4882a593Smuzhiyun 	} else {
120*4882a593Smuzhiyun 		pr_err("%s: wait pvtm_done timeout!\n", __func__);
121*4882a593Smuzhiyun 		val = 0;
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	regmap_write(pvtm->grf, info->con, wr_msk_bit(0, 0, 0x3));
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return val;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
rockchip_clock_pvtm_init_freq(struct rockchip_clock_pvtm * pvtm)129*4882a593Smuzhiyun static int rockchip_clock_pvtm_init_freq(struct rockchip_clock_pvtm *pvtm)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	u32 pvtm_cnt = 0;
132*4882a593Smuzhiyun 	u32 div, time_us;
133*4882a593Smuzhiyun 	int ret = 0;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	time_us = 1000;
136*4882a593Smuzhiyun 	pvtm_cnt = pvtm->info->get_value(pvtm, time_us);
137*4882a593Smuzhiyun 	pr_debug("get pvtm_cnt = %d\n", pvtm_cnt);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* set pvtm_div to get rate */
140*4882a593Smuzhiyun 	div = DIV_ROUND_UP(1000 * pvtm_cnt,  pvtm->rate);
141*4882a593Smuzhiyun 	if (div > pvtm->info->div_mask) {
142*4882a593Smuzhiyun 		pr_err("pvtm_div out of bounary! set max instead\n");
143*4882a593Smuzhiyun 		div = pvtm->info->div_mask;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	pr_debug("set div %d, rate %luKHZ\n", div, pvtm->rate);
147*4882a593Smuzhiyun 	ret = regmap_write(pvtm->grf, pvtm->info->con,
148*4882a593Smuzhiyun 			   wr_msk_bit(div, pvtm->info->div_shift,
149*4882a593Smuzhiyun 				      pvtm->info->div_mask));
150*4882a593Smuzhiyun 	if (ret != 0)
151*4882a593Smuzhiyun 		goto out;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* pmu pvtm oscilator enable */
154*4882a593Smuzhiyun 	ret = regmap_write(pvtm->grf, pvtm->info->con,
155*4882a593Smuzhiyun 			   wr_msk_bit(1, 1, 0x1));
156*4882a593Smuzhiyun 	if (ret != 0)
157*4882a593Smuzhiyun 		goto out;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	ret = pvtm->info->sel_enable(pvtm);
160*4882a593Smuzhiyun out:
161*4882a593Smuzhiyun 	if (ret != 0)
162*4882a593Smuzhiyun 		pr_err("%s: fail to write register\n", __func__);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
clock_pvtm_regitstor(struct device * dev,struct rockchip_clock_pvtm * pvtm)167*4882a593Smuzhiyun static int clock_pvtm_regitstor(struct device *dev,
168*4882a593Smuzhiyun 				struct rockchip_clock_pvtm *pvtm)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct clk_init_data init = {};
171*4882a593Smuzhiyun 	struct clk_hw *clk_hw;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Init the xin32k_pvtm */
174*4882a593Smuzhiyun 	pvtm->info->init_freq(pvtm);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	init.parent_names = NULL;
177*4882a593Smuzhiyun 	init.num_parents = 0;
178*4882a593Smuzhiyun 	init.name = "xin32k_pvtm";
179*4882a593Smuzhiyun 	init.ops = &xin32k_pvtm;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	clk_hw = devm_kzalloc(dev, sizeof(*clk_hw), GFP_KERNEL);
182*4882a593Smuzhiyun 	if (!clk_hw)
183*4882a593Smuzhiyun 		return -ENOMEM;
184*4882a593Smuzhiyun 	clk_hw->init = &init;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* optional override of the clockname */
187*4882a593Smuzhiyun 	of_property_read_string_index(dev->of_node, "clock-output-names",
188*4882a593Smuzhiyun 				      0, &init.name);
189*4882a593Smuzhiyun 	pvtm->clk = devm_clk_register(dev, clk_hw);
190*4882a593Smuzhiyun 	if (IS_ERR(pvtm->clk))
191*4882a593Smuzhiyun 		return PTR_ERR(pvtm->clk);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return of_clk_add_provider(dev->of_node, of_clk_src_simple_get,
194*4882a593Smuzhiyun 				   pvtm->clk);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const struct rockchip_clock_pvtm_info rk3368_pvtm_data = {
198*4882a593Smuzhiyun 	.con = 0x180,
199*4882a593Smuzhiyun 	.sta = 0x190,
200*4882a593Smuzhiyun 	.sel_con = 0x100,
201*4882a593Smuzhiyun 	.sel_shift = 6,
202*4882a593Smuzhiyun 	.sel_value = CLK_SEL_INTERNAL_PVTM,
203*4882a593Smuzhiyun 	.sel_mask = 0x1,
204*4882a593Smuzhiyun 	.div_shift = 2,
205*4882a593Smuzhiyun 	.div_mask = 0x3f,
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	.sel_enable = rockchip_clock_sel_internal_pvtm,
208*4882a593Smuzhiyun 	.get_value = rockchip_clock_pvtm_get_value,
209*4882a593Smuzhiyun 	.init_freq = rockchip_clock_pvtm_init_freq,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const struct of_device_id rockchip_clock_pvtm_match[] = {
213*4882a593Smuzhiyun 	{
214*4882a593Smuzhiyun 		.compatible = "rockchip,rk3368-pvtm-clock",
215*4882a593Smuzhiyun 		.data = (void *)&rk3368_pvtm_data,
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 	{}
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rockchip_clock_pvtm_match);
220*4882a593Smuzhiyun 
rockchip_clock_pvtm_probe(struct platform_device * pdev)221*4882a593Smuzhiyun static int rockchip_clock_pvtm_probe(struct platform_device *pdev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
224*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
225*4882a593Smuzhiyun 	const struct of_device_id *match;
226*4882a593Smuzhiyun 	struct rockchip_clock_pvtm *pvtm;
227*4882a593Smuzhiyun 	int error;
228*4882a593Smuzhiyun 	u32 rate;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pvtm = devm_kzalloc(dev, sizeof(*pvtm), GFP_KERNEL);
231*4882a593Smuzhiyun 	if (!pvtm)
232*4882a593Smuzhiyun 		return -ENOMEM;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	match = of_match_node(rockchip_clock_pvtm_match, np);
235*4882a593Smuzhiyun 	if (!match)
236*4882a593Smuzhiyun 		return -ENXIO;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	pvtm->info = (const struct rockchip_clock_pvtm_info *)match->data;
239*4882a593Smuzhiyun 	if (!pvtm->info)
240*4882a593Smuzhiyun 		return -EINVAL;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (!dev->parent || !dev->parent->of_node)
243*4882a593Smuzhiyun 		return -EINVAL;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	pvtm->grf = syscon_node_to_regmap(dev->parent->of_node);
246*4882a593Smuzhiyun 	if (IS_ERR(pvtm->grf))
247*4882a593Smuzhiyun 		return PTR_ERR(pvtm->grf);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "pvtm-rate", &rate))
250*4882a593Smuzhiyun 		pvtm->rate  = rate;
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		pvtm->rate  = 32768;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	pvtm->pvtm_clk = devm_clk_get(&pdev->dev, "pvtm_pmu_clk");
255*4882a593Smuzhiyun 	if (IS_ERR(pvtm->pvtm_clk)) {
256*4882a593Smuzhiyun 		error = PTR_ERR(pvtm->pvtm_clk);
257*4882a593Smuzhiyun 		if (error != -EPROBE_DEFER)
258*4882a593Smuzhiyun 			dev_err(&pdev->dev,
259*4882a593Smuzhiyun 				"failed to get pvtm core clock: %d\n",
260*4882a593Smuzhiyun 				error);
261*4882a593Smuzhiyun 		goto out_probe;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	error = clk_prepare_enable(pvtm->pvtm_clk);
265*4882a593Smuzhiyun 	if (error) {
266*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable the clock: %d\n",
267*4882a593Smuzhiyun 			error);
268*4882a593Smuzhiyun 		goto out_probe;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pvtm);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	error = clock_pvtm_regitstor(&pdev->dev, pvtm);
274*4882a593Smuzhiyun 	if (error) {
275*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to registor clock: %d\n",
276*4882a593Smuzhiyun 			error);
277*4882a593Smuzhiyun 		goto out_clk_put;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return error;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun out_clk_put:
283*4882a593Smuzhiyun 	clk_disable_unprepare(pvtm->pvtm_clk);
284*4882a593Smuzhiyun out_probe:
285*4882a593Smuzhiyun 	return error;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
rockchip_clock_pvtm_remove(struct platform_device * pdev)288*4882a593Smuzhiyun static int rockchip_clock_pvtm_remove(struct platform_device *pdev)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct rockchip_clock_pvtm *pvtm = platform_get_drvdata(pdev);
291*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	of_clk_del_provider(np);
294*4882a593Smuzhiyun 	clk_disable_unprepare(pvtm->pvtm_clk);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct platform_driver rockchip_clock_pvtm_driver = {
300*4882a593Smuzhiyun 	.driver = {
301*4882a593Smuzhiyun 		.name = "rockchip-clcok-pvtm",
302*4882a593Smuzhiyun 		.of_match_table = rockchip_clock_pvtm_match,
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	.probe = rockchip_clock_pvtm_probe,
305*4882a593Smuzhiyun 	.remove = rockchip_clock_pvtm_remove,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun module_platform_driver(rockchip_clock_pvtm_driver);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip Clock Pvtm Driver");
311*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
312